1*7414Skre /* idc.c 4.2 82/07/15 */ 26941Ssam 36941Ssam #include "rb.h" 46941Ssam #if NIDC > 0 56941Ssam int idcdebug = 0; 66941Ssam #define printd if(idcdebug)printf 76941Ssam int idctrb[1000]; 86941Ssam int *trp = idctrb; 96941Ssam #define trace(a,b) {*trp++ = (int)a; *trp++ = (int)b; if(trp>&idctrb[998])trp=idctrb;} 106941Ssam /* 116941Ssam * IDC (RB730) disk driver 126941Ssam * 136941Ssam * There can only ever be one IDC on a machine, 146941Ssam * and only on a VAX-11/730. We take advantage 156941Ssam * of that to simplify the driver. 166941Ssam * 176941Ssam * TODO: 186941Ssam * dk_busy 196941Ssam * ecc 206941Ssam * dump 216941Ssam */ 226941Ssam #include "../h/param.h" 236941Ssam #include "../h/systm.h" 246941Ssam #include "../h/buf.h" 256941Ssam #include "../h/conf.h" 266941Ssam #include "../h/dir.h" 276941Ssam #include "../h/user.h" 286941Ssam #include "../h/pte.h" 296941Ssam #include "../h/map.h" 306941Ssam #include "../h/vm.h" 316941Ssam #include "../h/ubareg.h" 326941Ssam #include "../h/ubavar.h" 336941Ssam #include "../h/dk.h" 346941Ssam #include "../h/cpu.h" 356941Ssam #include "../h/cmap.h" 366941Ssam #include "../h/dkbad.h" 376941Ssam 386941Ssam #include "../h/idcreg.h" 396941Ssam 406941Ssam struct idc_softc { 416941Ssam int sc_bcnt; /* number of bytes to transfer */ 426941Ssam int sc_resid; /* total number of bytes to transfer */ 436941Ssam int sc_ubaddr; /* Unibus address of data */ 446941Ssam short sc_unit; /* unit doing transfer */ 456941Ssam short sc_softas; /* software attention summary bits */ 466941Ssam union idc_dar { 476941Ssam long dar_l; 486941Ssam u_short dar_w[2]; 496941Ssam u_char dar_b[4]; 506941Ssam } sc_un; /* prototype disk address register */ 516941Ssam } idc_softc; 526941Ssam 536941Ssam #define dar_dar dar_l /* the whole disk address */ 546941Ssam #define dar_cyl dar_w[1] /* cylinder address */ 556941Ssam #define dar_trk dar_b[1] /* track */ 566941Ssam #define dar_sect dar_b[0] /* sector */ 576941Ssam #define sc_dar sc_un.dar_dar 586941Ssam #define sc_cyl sc_un.dar_cyl 596941Ssam #define sc_trk sc_un.dar_trk 606941Ssam #define sc_sect sc_un.dar_sect 616941Ssam 626941Ssam /* THIS SHOULD BE READ OFF THE PACK, PER DRIVE */ 636941Ssam struct size { 646941Ssam daddr_t nblocks; 656941Ssam int cyloff; 666941Ssam } rb02_sizes[8] ={ 676941Ssam 15884, 0, /* A=cyl 0 thru 399 */ 686941Ssam 4480, 400, /* B=cyl 400 thru 510 */ 696941Ssam 20480, 0, /* C=cyl 0 thru 511 */ 706941Ssam 0, 0, 716941Ssam 0, 0, 726941Ssam 0, 0, 736941Ssam 0, 0, 746941Ssam 0, 0, 756941Ssam }, rb80_sizes[8] ={ 766941Ssam 15884, 0, /* A=cyl 0 thru 36 */ 776941Ssam 33440, 37, /* B=cyl 37 thru 114 */ 786941Ssam 242606, 0, /* C=cyl 0 thru 558 */ 796941Ssam 0, 0, 806941Ssam 0, 0, 816941Ssam 0, 0, 826941Ssam 82080, 115, /* G=cyl 115 thru 304 */ 836941Ssam 110143, 305, /* H=cyl 305 thru 558 */ 846941Ssam }; 856941Ssam /* END OF STUFF WHICH SHOULD BE READ IN PER DISK */ 866941Ssam 876941Ssam int idcprobe(), idcslave(), idcattach(), idcdgo(), idcintr(); 886941Ssam struct uba_ctlr *idcminfo[NIDC]; 896941Ssam struct uba_device *idcdinfo[NRB]; 906941Ssam 916941Ssam u_short idcstd[] = { 0174400, 0}; 926941Ssam struct uba_driver idcdriver = 936941Ssam { idcprobe, idcslave, idcattach, idcdgo, idcstd, "rb", idcdinfo, "idc", idcminfo, 0 }; 946941Ssam struct buf idcutab[NRB]; 956941Ssam union idc_dar idccyl[NRB]; 966941Ssam 976941Ssam struct idcst { 986941Ssam short nbps; 996941Ssam short nsect; 1006941Ssam short ntrak; 1016941Ssam short nspc; 1026941Ssam short ncyl; 1036941Ssam struct size *sizes; 1046941Ssam } idcst[] = { 1056941Ssam 256, NRB02SECT, NRB02TRK, NRB02SECT*NRB02TRK, NRB02CYL, rb02_sizes, 1066941Ssam 512, NRB80SECT, NRB80TRK, NRB80SECT*NRB80TRK, NRB80CYL, rb80_sizes, 1076941Ssam }; 1086941Ssam 1096941Ssam struct buf ridcbuf[NRB]; 1106941Ssam 1116941Ssam #define b_cylin b_resid 1126941Ssam 1136941Ssam #ifdef INTRLVE 1146941Ssam daddr_t dkblock(); 1156941Ssam #endif 1166941Ssam 1176941Ssam int idcwstart, idcwticks, idcwatch(); 1186941Ssam 1196941Ssam idcprobe(reg) 1206941Ssam caddr_t reg; 1216941Ssam { 1226941Ssam register int br, cvec; 1236941Ssam register struct idcdevice *idcaddr; 1246941Ssam 1256941Ssam #ifdef lint 1266941Ssam br = 0; cvec = br; br = cvec; 1276941Ssam #endif 1286941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1296941Ssam idcaddr->idccsr = IDC_ATTN|IDC_IE; 1306941Ssam while ((idcaddr->idccsr & IDC_CRDY) == 0) 1316941Ssam ; 1326941Ssam idcaddr->idccsr = IDC_ATTN|IDC_CRDY; 133*7414Skre return (sizeof (struct idcdevice)); 1346941Ssam } 1356941Ssam 1366941Ssam idcslave(ui, reg) 1376941Ssam struct uba_device *ui; 1386941Ssam caddr_t reg; 1396941Ssam { 1406941Ssam register struct idcdevice *idcaddr; 1416941Ssam register int i; 1426941Ssam 1436941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1446941Ssam ui->ui_type = 0; 1456941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 1466941Ssam idcaddr->idccsr = IDC_GETSTAT|(ui->ui_slave<<8); 1476941Ssam idcwait(idcaddr, 0); 1486941Ssam i = idcaddr->idcmpr; 1496941Ssam idcaddr->idccsr = IDC_CRDY|(1<<(ui->ui_slave+16)); 1506941Ssam /* read header to synchronize microcode */ 1516941Ssam idcwait(idcaddr, 0); 1526941Ssam idcaddr->idccsr = (ui->ui_slave<<8)|IDC_RHDR; 1536941Ssam idcwait(idcaddr, 0); 1546941Ssam if (idcaddr->idccsr & IDC_ERR) 1556941Ssam return (0); 1566941Ssam i = idcaddr->idcmpr; /* read header word 1 */ 1576941Ssam i = idcaddr->idcmpr; /* read header word 2 */ 1586941Ssam if (idcaddr->idccsr&IDC_R80) 1596941Ssam ui->ui_type = 1; 1606941Ssam return (1); 1616941Ssam } 1626941Ssam 1636941Ssam idcattach(ui) 1646941Ssam register struct uba_device *ui; 1656941Ssam { 1666941Ssam 1676941Ssam /* 1686941Ssam * Fix all addresses to correspond 1696941Ssam * to the "real" IDC address. 1706941Ssam */ 1716941Ssam ui->ui_mi->um_addr = ui->ui_addr = (caddr_t)uba_hd[0].uh_uba + 0x200; 1726941Ssam ui->ui_physaddr = (caddr_t)uba_hd[0].uh_physuba + 0x200; 1736941Ssam if (idcwstart == 0) { 1746941Ssam timeout(idcwatch, (caddr_t)0, hz); 1756941Ssam idcwstart++; 1766941Ssam } 1776941Ssam if (ui->ui_dk >= 0) 1786941Ssam if (ui->ui_type) 1796941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB80SECT * 256); 1806941Ssam else 1816941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB02SECT * 128); 1826941Ssam idccyl[ui->ui_unit].dar_dar = -1; 1836941Ssam ui->ui_flags = 0; 1846941Ssam } 1856941Ssam 1866941Ssam idcstrategy(bp) 1876941Ssam register struct buf *bp; 1886941Ssam { 1896941Ssam register struct uba_device *ui; 1906941Ssam register struct idcst *st; 1916941Ssam register int unit; 1926941Ssam register struct buf *dp; 1936941Ssam int xunit = minor(bp->b_dev) & 07; 1946941Ssam long bn, sz; 1956941Ssam 1966941Ssam sz = (bp->b_bcount+511) >> 9; 1976941Ssam unit = dkunit(bp); 1986941Ssam if (unit >= NRB) 1996941Ssam goto bad; 2006941Ssam ui = idcdinfo[unit]; 2016941Ssam if (ui == 0 || ui->ui_alive == 0) 2026941Ssam goto bad; 2036941Ssam st = &idcst[ui->ui_type]; 2046941Ssam if (bp->b_blkno < 0 || 2056941Ssam (bn = dkblock(bp))+sz > st->sizes[xunit].nblocks) 2066941Ssam goto bad; 2076941Ssam if (ui->ui_type == 0) 2086941Ssam bn *= 2; 2096941Ssam bp->b_cylin = bn/st->nspc + st->sizes[xunit].cyloff; 2106941Ssam (void) spl5(); 2116941Ssam trace('strt',bp); 2126941Ssam dp = &idcutab[ui->ui_unit]; 2136941Ssam disksort(dp, bp); 2146941Ssam if (dp->b_active == 0) { 2156941Ssam trace('!act',dp); 2166941Ssam (void) idcustart(ui); 2176941Ssam bp = &ui->ui_mi->um_tab; 2186941Ssam if (bp->b_actf && bp->b_active == 0) 2196941Ssam (void) idcstart(ui->ui_mi); 2206941Ssam } 2216941Ssam (void) spl0(); 2226941Ssam return; 2236941Ssam 2246941Ssam bad: 2256941Ssam bp->b_flags |= B_ERROR; 2266941Ssam iodone(bp); 2276941Ssam return; 2286941Ssam } 2296941Ssam 2306941Ssam idcustart(ui) 2316941Ssam register struct uba_device *ui; 2326941Ssam { 2336941Ssam register struct buf *bp, *dp; 2346941Ssam register struct uba_ctlr *um; 2356941Ssam register struct idcdevice *idcaddr; 2366941Ssam register struct idcst *st; 2376941Ssam union idc_dar cyltrk; 2386941Ssam daddr_t bn; 2396941Ssam int unit; 2406941Ssam 2416941Ssam if (ui == 0) 2426941Ssam return (0); 2436941Ssam dk_busy &= ~(1<<ui->ui_dk); 2446941Ssam dp = &idcutab[ui->ui_unit]; 2456941Ssam um = ui->ui_mi; 2466941Ssam unit = ui->ui_slave; 2476941Ssam trace('ust', dp); 2486941Ssam idcaddr = (struct idcdevice *)um->um_addr; 2496941Ssam if (um->um_tab.b_active) { 2506941Ssam idc_softc.sc_softas |= 1<<unit; 2516941Ssam trace('umac',idc_softc.sc_softas); 2526941Ssam return (0); 2536941Ssam } 2546941Ssam if ((bp = dp->b_actf) == NULL) { 2556941Ssam trace('!bp',0); 2566941Ssam return (0); 2576941Ssam } 2586941Ssam if (dp->b_active) { 2596941Ssam trace('dpac',dp->b_active); 2606941Ssam goto done; 2616941Ssam } 2626941Ssam dp->b_active = 1; 2636941Ssam /* CHECK DRIVE READY? */ 2646941Ssam bn = dkblock(bp); 2656941Ssam trace('seek', bn); 2666941Ssam if (ui->ui_type == 0) 2676941Ssam bn *= 2; 2686941Ssam st = &idcst[ui->ui_type]; 2696941Ssam cyltrk.dar_cyl = bp->b_cylin; 2706941Ssam cyltrk.dar_trk = (bn / st->nsect) % st->ntrak; 2716941Ssam cyltrk.dar_sect = 0; 2726941Ssam printd("idcustart, unit %d, cyltrk 0x%x\n", unit, cyltrk.dar_dar); 2736941Ssam /* 2746941Ssam * If on cylinder, no need to seek. 2756941Ssam */ 2766941Ssam if (cyltrk.dar_dar == idccyl[ui->ui_unit].dar_dar) 2776941Ssam goto done; 2786941Ssam /* 2796941Ssam * RB80 can change heads (tracks) just by loading 2806941Ssam * the disk address register, perform optimization 2816941Ssam * here instead of doing a full seek. 2826941Ssam */ 2836941Ssam if (ui->ui_type && cyltrk.dar_cyl == idccyl[ui->ui_unit].dar_cyl) { 2846941Ssam idcaddr->idccsr = IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8); 2856941Ssam idcaddr->idcdar = cyltrk.dar_dar; 2866941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 2876941Ssam goto done; 2886941Ssam } 2896941Ssam /* 2906941Ssam * Need to do a full seek. Select the unit, clear 2916941Ssam * its attention bit, set the command, load the 2926941Ssam * disk address register, and then go. 2936941Ssam */ 2946941Ssam idcaddr->idccsr = 2956941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 2966941Ssam idcaddr->idcdar = cyltrk.dar_dar; 2976941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 2986941Ssam printd(" seek"); 2996941Ssam idcaddr->idccsr = IDC_IE|IDC_SEEK|(unit<<8); 3006941Ssam if (ui->ui_dk >= 0) { 3016941Ssam dk_busy |= 1<<ui->ui_dk; 3026941Ssam dk_seek[ui->ui_dk]++; 3036941Ssam } 3046941Ssam /* 3056941Ssam * RB80's initiate seeks very quickly. Wait for it 3066941Ssam * to come ready rather than taking the interrupt. 3076941Ssam */ 3086941Ssam if (ui->ui_type) { 3096941Ssam if (idcwait(idcaddr, 10) == 0) 3106941Ssam return (1); 3116941Ssam idcaddr->idccsr &= ~IDC_ATTN; 3126941Ssam /* has the seek completed? */ 3136941Ssam if (idcaddr->idccsr & IDC_DRDY) { 3146941Ssam printd(", drdy"); 3156941Ssam idcaddr->idccsr = 3166941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 3176941Ssam goto done; 3186941Ssam } 3196941Ssam } 3206941Ssam printd(", idccsr = 0x%x\n", idcaddr->idccsr); 3216941Ssam return (1); 3226941Ssam done: 3236941Ssam if (dp->b_active != 2) { 3246941Ssam trace('!=2',dp->b_active); 3256941Ssam dp->b_forw = NULL; 3266941Ssam if (um->um_tab.b_actf == NULL) 3276941Ssam um->um_tab.b_actf = dp; 3286941Ssam else { 3296941Ssam trace('!NUL',um->um_tab.b_actl); 3306941Ssam um->um_tab.b_actl->b_forw = dp; 3316941Ssam } 3326941Ssam um->um_tab.b_actl = dp; 3336941Ssam dp->b_active = 2; 3346941Ssam } 3356941Ssam return (0); 3366941Ssam } 3376941Ssam 3386941Ssam idcstart(um) 3396941Ssam register struct uba_ctlr *um; 3406941Ssam { 3416941Ssam register struct buf *bp, *dp; 3426941Ssam register struct uba_device *ui; 3436941Ssam register struct idcdevice *idcaddr; 3446941Ssam register struct idc_softc *sc; 3456941Ssam struct idcst *st; 3466941Ssam daddr_t bn; 3476941Ssam int sn, tn, cmd; 3486941Ssam 3496941Ssam loop: 3506941Ssam if ((dp = um->um_tab.b_actf) == NULL) { 3516941Ssam trace('nodp',um); 3526941Ssam return (0); 3536941Ssam } 3546941Ssam if ((bp = dp->b_actf) == NULL) { 3556941Ssam trace('nobp', dp); 3566941Ssam um->um_tab.b_actf = dp->b_forw; 3576941Ssam goto loop; 3586941Ssam } 3596941Ssam um->um_tab.b_active = 1; 3606941Ssam ui = idcdinfo[dkunit(bp)]; 3616941Ssam bn = dkblock(bp); 3626941Ssam trace('star',bp); 3636941Ssam if (ui->ui_type == 0) 3646941Ssam bn *= 2; 3656941Ssam sc = &idc_softc; 3666941Ssam st = &idcst[ui->ui_type]; 3676941Ssam sn = bn%st->nspc; 3686941Ssam tn = sn/st->nsect; 3696941Ssam sn %= st->nsect; 3706941Ssam sc->sc_sect = sn; 3716941Ssam sc->sc_trk = tn; 3726941Ssam sc->sc_cyl = bp->b_cylin; 3736941Ssam idcaddr = (struct idcdevice *)ui->ui_addr; 3746941Ssam printd("idcstart, unit %d, dar 0x%x", ui->ui_slave, sc->sc_dar); 3756941Ssam if (bp->b_flags & B_READ) 3766941Ssam cmd = IDC_IE|IDC_READ|(ui->ui_slave<<8); 3776941Ssam else 3786941Ssam cmd = IDC_IE|IDC_WRITE|(ui->ui_slave<<8); 3796941Ssam idcaddr->idccsr = IDC_CRDY|cmd; 3806941Ssam if ((idcaddr->idccsr&IDC_DRDY) == 0) { 3816941Ssam printf("rb%d: not ready\n", dkunit(bp)); 3826941Ssam um->um_tab.b_active = 0; 3836941Ssam um->um_tab.b_errcnt = 0; 3846941Ssam dp->b_actf = bp->av_forw; 3856941Ssam dp->b_active = 0; 3866941Ssam bp->b_flags |= B_ERROR; 3876941Ssam iodone(bp); 3886941Ssam goto loop; 3896941Ssam } 3906941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 3916941Ssam idccyl[ui->ui_unit].dar_sect = 0; 3926941Ssam sn = (st->nsect - sn) * st->nbps; 3936941Ssam if (sn > bp->b_bcount) 3946941Ssam sn = bp->b_bcount; 3956941Ssam sc->sc_bcnt = sn; 3966941Ssam sc->sc_resid = bp->b_bcount; 3976941Ssam sc->sc_unit = ui->ui_slave; 3986941Ssam printd(", bcr 0x%x, cmd 0x%x\n", sn, cmd); 3996941Ssam um->um_cmd = cmd; 4006941Ssam (void) ubago(ui); 4016941Ssam return (1); 4026941Ssam } 4036941Ssam 4046941Ssam idcdgo(um) 4056941Ssam register struct uba_ctlr *um; 4066941Ssam { 4076941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4086941Ssam register struct idc_softc *sc = &idc_softc; 4096941Ssam 4106941Ssam /* 4116941Ssam * VERY IMPORTANT: must load registers in this order. 4126941Ssam */ 4136941Ssam idcaddr->idcbar = sc->sc_ubaddr = um->um_ubinfo&0x3ffff; 4146941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 4156941Ssam idcaddr->idcdar = sc->sc_dar; 4166941Ssam printd("idcdgo, ubinfo 0x%x, cmd 0x%x\n", um->um_ubinfo, um->um_cmd); 4176941Ssam idcaddr->idccsr = um->um_cmd; 4186941Ssam trace('go', um); 4196941Ssam um->um_tab.b_active = 2; 4206941Ssam /*** CLEAR SPURIOUS ATTN ON R80? ***/ 4216941Ssam } 4226941Ssam 4236941Ssam idcintr(idc) 4246941Ssam int idc; 4256941Ssam { 4266941Ssam register struct uba_ctlr *um = idcminfo[idc]; 4276941Ssam register struct uba_device *ui; 4286941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4296941Ssam register struct idc_softc *sc = &idc_softc; 4306941Ssam register struct buf *bp, *dp; 4316941Ssam struct idcst *st; 4326941Ssam int unit, as, er, cmd, ds = 0; 4336941Ssam 4346941Ssam printd("idcintr, idccsr 0x%x", idcaddr->idccsr); 4356941Ssam top: 4366941Ssam idcwticks = 0; 4376941Ssam trace('intr', um->um_tab.b_active); 4386941Ssam if (um->um_tab.b_active == 2) { 4396941Ssam /* 4406941Ssam * Process a data transfer complete interrupt. 4416941Ssam */ 4426941Ssam um->um_tab.b_active = 1; 4436941Ssam dp = um->um_tab.b_actf; 4446941Ssam bp = dp->b_actf; 4456941Ssam ui = idcdinfo[dkunit(bp)]; 4466941Ssam unit = ui->ui_slave; 4476941Ssam st = &idcst[ui->ui_type]; 4486941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 4496941Ssam if ((er = idcaddr->idccsr) & IDC_ERR) { 4506941Ssam if (er & IDC_DE) { 4516941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 4526941Ssam idcaddr->idccsr = IDC_GETSTAT|(unit<<8); 4536941Ssam idcwait(idcaddr, 0); 4546941Ssam ds = idcaddr->idcmpr; 4556941Ssam idcaddr->idccsr = 4566941Ssam IDC_IE|IDC_CRDY|(1<<(unit+16)); 4576941Ssam } 4586941Ssam printd(", er 0x%x, ds 0x%x", er, ds); 4596941Ssam if (ds & IDCDS_WL) { 4606941Ssam printf("rb%d: write locked\n", dkunit(bp)); 4616941Ssam bp->b_flags |= B_ERROR; 4626941Ssam } else if (++um->um_tab.b_errcnt > 28 || er&IDC_HARD) { 4636941Ssam hard: 4646941Ssam harderr(bp, "rb"); 4656941Ssam printf("csr=%b ds=%b\n", er, IDCCSR_BITS, ds, 4666941Ssam ui->ui_type?IDCRB80DS_BITS:IDCRB02DS_BITS); 4676941Ssam bp->b_flags |= B_ERROR; 4686941Ssam } else if (er & IDC_DCK) { 4696941Ssam switch (er & IDC_ECS) { 4706941Ssam case IDC_ECS_NONE: 4716941Ssam break; 4726941Ssam case IDC_ECS_SOFT: 4736941Ssam idcecc(ui); 4746941Ssam break; 4756941Ssam case IDC_ECS_HARD: 4766941Ssam default: 4776941Ssam goto hard; 4786941Ssam } 4796941Ssam } else 4806941Ssam /* recoverable error, set up for retry */ 4816941Ssam goto seek; 4826941Ssam } 4836941Ssam if ((sc->sc_resid -= sc->sc_bcnt) != 0) { 4846941Ssam sc->sc_ubaddr += sc->sc_bcnt; 4856941Ssam /* 4866941Ssam * Current transfer is complete, have 4876941Ssam * we overflowed to the next track? 4886941Ssam */ 4896941Ssam if ((sc->sc_sect += sc->sc_bcnt/st->nbps) == st->nsect) { 4906941Ssam sc->sc_sect = 0; 4916941Ssam if (++sc->sc_trk == st->ntrak) { 4926941Ssam sc->sc_trk = 0; 4936941Ssam sc->sc_cyl++; 4946941Ssam } else if (ui->ui_type) { 4956941Ssam /* 4966941Ssam * RB80 can change heads just by 4976941Ssam * loading the disk address register. 4986941Ssam */ 4996941Ssam idcaddr->idccsr = IDC_SEEK|IDC_CRDY| 5006941Ssam IDC_IE|(unit<<8); 5016941Ssam printd(", change to track 0x%x", sc->sc_dar); 5026941Ssam idcaddr->idcdar = sc->sc_dar; 5036941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5046941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5056941Ssam goto cont; 5066941Ssam } 5076941Ssam /* 5086941Ssam * Changing tracks on RB02 or cylinders 5096941Ssam * on RB80, start a seek. 5106941Ssam */ 5116941Ssam seek: 5126941Ssam cmd = IDC_IE|IDC_SEEK|(unit<<8); 5136941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5146941Ssam idcaddr->idcdar = sc->sc_dar; 5156941Ssam printd(", seek to 0x%x\n", sc->sc_dar); 5166941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5176941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5186941Ssam sc->sc_bcnt = 0; 5196941Ssam idcaddr->idccsr = cmd; 5206941Ssam if (ui->ui_type) { 5216941Ssam if (idcwait(idcaddr, 10) == 0) 5226941Ssam return; 5236941Ssam idcaddr->idccsr &= ~IDC_ATTN; 5246941Ssam if (idcaddr->idccsr & IDC_DRDY) 5256941Ssam goto top; 5266941Ssam } 5276941Ssam } else { 5286941Ssam /* 5296941Ssam * Continue transfer on current track. 5306941Ssam */ 5316941Ssam cont: 5326941Ssam sc->sc_bcnt = (st->nsect-sc->sc_sect)*st->nbps; 5336941Ssam if (sc->sc_bcnt > sc->sc_resid) 5346941Ssam sc->sc_bcnt = sc->sc_resid; 5356941Ssam if (bp->b_flags & B_READ) 5366941Ssam cmd = IDC_IE|IDC_READ|(unit<<8); 5376941Ssam else 5386941Ssam cmd = IDC_IE|IDC_WRITE|(unit<<8); 5396941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5406941Ssam idcaddr->idcbar = sc->sc_ubaddr; 5416941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 5426941Ssam idcaddr->idcdar = sc->sc_dar; 5436941Ssam printd(", continue I/O 0x%x, 0x%x\n", sc->sc_dar, sc->sc_bcnt); 5446941Ssam idcaddr->idccsr = cmd; 5456941Ssam um->um_tab.b_active = 2; 5466941Ssam } 5476941Ssam return; 5486941Ssam } 5496941Ssam /* 5506941Ssam * Entire transfer is done, clean up. 5516941Ssam */ 5526941Ssam ubadone(um); 5536941Ssam dk_busy &= ~(1 << ui->ui_dk); 5546941Ssam um->um_tab.b_active = 0; 5556941Ssam um->um_tab.b_errcnt = 0; 5566941Ssam um->um_tab.b_actf = dp->b_forw; 5576941Ssam dp->b_active = 0; 5586941Ssam dp->b_errcnt = 0; 5596941Ssam dp->b_actf = bp->av_forw; 5606941Ssam trace('done', dp); trace(um->um_tab.b_actf, dp->b_actf); 5616941Ssam bp->b_resid = sc->sc_resid; 5626941Ssam printd(", iodone, resid 0x%x\n", bp->b_resid); 5636941Ssam iodone(bp); 5646941Ssam if (dp->b_actf) 5656941Ssam if (idcustart(ui)) 5666941Ssam return; 5676941Ssam } else if (um->um_tab.b_active == 1) { 5686941Ssam /* 5696941Ssam * Got an interrupt while setting up for a command 5706941Ssam * or doing a mid-transfer seek. Save any attentions 5716941Ssam * for later and process a mid-transfer seek complete. 5726941Ssam */ 5736941Ssam as = idcaddr->idccsr; 5746941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 5756941Ssam as = (as >> 16) & 0xf; 5766941Ssam unit = sc->sc_unit; 5776941Ssam sc->sc_softas |= as & ~(1<<unit); 5786941Ssam if (as & (1<<unit)) { 5796941Ssam printd(", seek1 complete"); 5806941Ssam um->um_tab.b_active = 2; 5816941Ssam goto top; 5826941Ssam } 5836941Ssam printd(", as1 %o\n", as); 5846941Ssam return; 5856941Ssam } 5866941Ssam /* 5876941Ssam * Process any seek initiated or complete interrupts. 5886941Ssam */ 5896941Ssam as = idcaddr->idccsr; 5906941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 5916941Ssam as = ((as >> 16) & 0xf) | sc->sc_softas; 5926941Ssam sc->sc_softas = 0; 5936941Ssam trace('as', as); 5946941Ssam printd(", as %o", as); 5956941Ssam for (unit = 0; unit < NRB; unit++) 5966941Ssam if (as & (1<<unit)) { 5976941Ssam as &= ~(1<<unit); 5986941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 5996941Ssam ui = idcdinfo[unit]; 6006941Ssam if (ui) { 6016941Ssam printd(", attn unit %d", unit); 6026941Ssam if (idcaddr->idccsr & IDC_DRDY) 6036941Ssam if (idcustart(ui)) { 6046941Ssam sc->sc_softas = as; 6056941Ssam return; 6066941Ssam } 6076941Ssam } else { 6086941Ssam printd(", unsol. intr. unit %d", unit); 6096941Ssam } 6106941Ssam } 6116941Ssam printd("\n"); 6126941Ssam if (um->um_tab.b_actf && um->um_tab.b_active == 0) { 6136941Ssam trace('stum',um->um_tab.b_actf); 6146941Ssam idcstart(um); 6156941Ssam } 6166941Ssam } 6176941Ssam 6186941Ssam idcwait(addr, cnt) 6196941Ssam register struct idcdevice *addr; 6206941Ssam register int cnt; 6216941Ssam { 6226941Ssam register int i; 6236941Ssam 6246941Ssam while (--cnt && (addr->idccsr & IDC_CRDY) == 0) 6256941Ssam for (i = 10; i; i--) 6266941Ssam ; 6276941Ssam return (cnt); 6286941Ssam } 6296941Ssam 6306941Ssam idcread(dev) 6316941Ssam dev_t dev; 6326941Ssam { 6336941Ssam register int unit = minor(dev) >> 3; 6346941Ssam 6356941Ssam if (unit >= NRB) 6366941Ssam u.u_error = ENXIO; 6376941Ssam else 6386941Ssam physio(idcstrategy, &ridcbuf[unit], dev, B_READ, minphys); 6396941Ssam } 6406941Ssam 6416941Ssam idcwrite(dev) 6426941Ssam dev_t dev; 6436941Ssam { 6446941Ssam register int unit = minor(dev) >> 3; 6456941Ssam 6466941Ssam if (unit >= NRB) 6476941Ssam u.u_error = ENXIO; 6486941Ssam else 6496941Ssam physio(idcstrategy, &ridcbuf[unit], dev, B_WRITE, minphys); 6506941Ssam } 6516941Ssam 6526941Ssam idcecc(ui) 6536941Ssam register struct uba_device *ui; 6546941Ssam { 6556941Ssam register struct idcdevice *idc = (struct idcdevice *)ui->ui_addr; 6566941Ssam register struct buf *bp = idcutab[ui->ui_unit].b_actf; 6576941Ssam register struct uba_ctlr *um = ui->ui_mi; 6586941Ssam register struct idcst *st; 6596941Ssam register int i; 6606941Ssam struct uba_regs *ubp = ui->ui_hd->uh_uba; 6616941Ssam int bit, byte, mask; 6626941Ssam caddr_t addr; 6636941Ssam int reg, npf, o; 6646941Ssam int cn, tn, sn; 6656941Ssam 6666941Ssam printf("idcecc: HELP!\n"); 6676941Ssam npf = btop(idc->idcbcr + idc_softc.sc_bcnt) - 1;; 6686941Ssam reg = btop(idc_softc.sc_ubaddr) + npf; 6696941Ssam o = (int)bp->b_un.b_addr & PGOFSET; 6706941Ssam st = &idcst[ui->ui_type]; 6716941Ssam cn = idc_softc.sc_cyl; 6726941Ssam tn = idc_softc.sc_trk; 6736941Ssam sn = idc_softc.sc_sect; 6746941Ssam um->um_tab.b_active = 1; /* Either complete or continuing... */ 6756941Ssam printf("rb%d%c: soft ecc sn%d\n", dkunit(bp), 6766941Ssam 'a'+(minor(bp->b_dev)&07), 6776941Ssam (cn*st->ntrak + tn) * st->nsect + sn + npf); 6786941Ssam mask = idc->idceccpat; 6796941Ssam i = idc->idceccpos - 1; /* -1 makes 0 origin */ 6806941Ssam bit = i&07; 6816941Ssam i = (i&~07)>>3; 6826941Ssam byte = i + o; 6836941Ssam while (i < 512 && (int)ptob(npf)+i < idc_softc.sc_bcnt && bit > -11) { 6846941Ssam addr = ptob(ubp->uba_map[reg+btop(byte)].pg_pfnum)+ 6856941Ssam (byte & PGOFSET); 6866941Ssam putmemc(addr, getmemc(addr)^(mask<<bit)); 6876941Ssam byte++; 6886941Ssam i++; 6896941Ssam bit -= 8; 6906941Ssam } 6916941Ssam idc_softc.sc_bcnt += idc->idcbcr; 6926941Ssam um->um_tab.b_errcnt = 0; /* error has been corrected */ 6936941Ssam return; 6946941Ssam } 6956941Ssam 6966941Ssam idcreset(uban) 6976941Ssam int uban; 6986941Ssam { 6996941Ssam register struct uba_ctlr *um; 7006941Ssam register struct uba_device *ui; 7016941Ssam register unit; 7026941Ssam 7036941Ssam if ((um = idcminfo[0]) == 0 || um->um_ubanum != uban || 7046941Ssam um->um_alive == 0) 7056941Ssam return; 7066941Ssam printf(" idc0"); 7076941Ssam um->um_tab.b_active = 0; 7086941Ssam um->um_tab.b_actf = um->um_tab.b_actl = 0; 7096941Ssam if (um->um_ubinfo) { 7106941Ssam printf("<%d>", (um->um_ubinfo>>28)&0xf); 7116941Ssam ubadone(um); 7126941Ssam } 7136941Ssam for (unit = 0; unit < NRB; unit++) { 7146941Ssam if ((ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 7156941Ssam continue; 7166941Ssam idcutab[unit].b_active = 0; 7176941Ssam (void) idcustart(ui); 7186941Ssam } 7196941Ssam (void) idcstart(um); 7206941Ssam } 7216941Ssam 7226941Ssam idcwatch() 7236941Ssam { 7246941Ssam register struct uba_ctlr *um; 7256941Ssam register unit; 7266941Ssam 7276941Ssam timeout(idcwatch, (caddr_t)0, hz); 7286941Ssam um = idcminfo[0]; 7296941Ssam if (um == 0 || um->um_alive == 0) 7306941Ssam return; 7316941Ssam if (um->um_tab.b_active == 0) { 7326941Ssam for (unit = 0; unit < NRB; unit++) 7336941Ssam if (idcutab[unit].b_active) 7346941Ssam goto active; 7356941Ssam idcwticks = 0; 7366941Ssam return; 7376941Ssam } 7386941Ssam active: 7396941Ssam idcwticks++; 7406941Ssam if (idcwticks >= 20) { 7416941Ssam idcwticks = 0; 7426941Ssam printf("idc0: lost interrupt\n"); 7436941Ssam idcintr(0); 7446941Ssam } 7456941Ssam } 7466941Ssam 7476941Ssam idcdump(dev) 7486941Ssam dev_t dev; 7496941Ssam { 7506941Ssam #ifdef notdef 7516941Ssam struct idcdevice *idcaddr; 7526941Ssam char *start; 7536941Ssam int num, blk, unit, dbsize; 7546941Ssam struct size *sizes; 7556941Ssam register struct uba_regs *uba; 7566941Ssam register struct uba_device *ui; 7576941Ssam struct idcst *st; 7586941Ssam 7596941Ssam unit = minor(dev) >> 3; 7606941Ssam if (unit >= NRB) 7616941Ssam return (ENXIO); 7626941Ssam #define phys(cast, addr) ((cast)((int)addr & 0x7fffffff)) 7636941Ssam ui = phys(struct uba_device *, idcdinfo[unit]); 7646941Ssam if (ui->ui_alive == 0) 7656941Ssam return (ENXIO); 7666941Ssam uba = phys(struct uba_hd *, ui->ui_hd)->uh_physuba; 7676941Ssam ubainit(uba); 7686941Ssam idcaddr = (struct idcdevice *)ui->ui_physaddr; 7696941Ssam num = maxfree; 7706941Ssam start = 0; 7716941Ssam /*** 7726941Ssam idcaddr->idccs1 = IDC_CCLR; 7736941Ssam idcaddr->idccs2 = unit; 7746941Ssam idcaddr->idccs1 = idctypes[ui->ui_type]|IDC_DCLR|IDC_GO; 7756941Ssam idcwait(idcaddr); 7766941Ssam dbsize = 20 or 31; 7776941Ssam ***/ 7786941Ssam st = &idcst[ui->ui_type]; 7796941Ssam sizes = phys(struct size *, st->sizes); 7806941Ssam if (dumplo < 0 || dumplo + num >= sizes[minor(dev)&07].nblocks) 7816941Ssam return (EINVAL); 7826941Ssam while (num > 0) { 7836941Ssam register struct pte *io; 7846941Ssam register int i; 7856941Ssam int cn, sn, tn; 7866941Ssam daddr_t bn; 7876941Ssam 7886941Ssam blk = num > dbsize ? dbsize : num; 7896941Ssam io = uba->uba_map; 7906941Ssam for (i = 0; i < blk; i++) 7916941Ssam *(int *)io++ = (btop(start)+i) | (1<<21) | UBAMR_MRV; 7926941Ssam *(int *)io = 0; 7936941Ssam bn = dumplo + btop(start); 7946941Ssam cn = bn/st->nspc + sizes[minor(dev)&07].cyloff; 7956941Ssam sn = bn%st->nspc; 7966941Ssam tn = sn/st->nsect; 7976941Ssam sn = sn%st->nsect; 7986941Ssam /*** 7996941Ssam idcaddr->idccyl = cn; 8006941Ssam rp = (short *) &idcaddr->idcda; 8016941Ssam *rp = (tn << 8) + sn; 8026941Ssam *--rp = 0; 8036941Ssam *--rp = -blk*NBPG / sizeof (short); 8046941Ssam *--rp = idctypes[ui->ui_type]|IDC_GO|IDC_WRITE; 8056941Ssam idcwait(idcaddr); 8066941Ssam ***/ 8076941Ssam if (idcaddr->idccsr & IDC_ERR) 8086941Ssam return (EIO); 8096941Ssam start += blk*NBPG; 8106941Ssam num -= blk; 8116941Ssam } 8126941Ssam return (0); 8136941Ssam #else 8146941Ssam return (ENXIO); 8156941Ssam #endif 8166941Ssam } 8176941Ssam #endif 818