1*18316Sralph /* idc.c 6.4 85/03/12 */ 26941Ssam 36941Ssam #include "rb.h" 46941Ssam #if NIDC > 0 58569Sroot int idcdebug = 0; 68569Sroot #define printd if(idcdebug)printf 78569Sroot int idctrb[1000]; 88569Sroot int *trp = idctrb; 98608Sroot #define trace(a,b) {*trp++ = *(int*)a; *trp++ = (int)b; if(trp>&idctrb[998])trp=idctrb;} 106941Ssam /* 116941Ssam * IDC (RB730) disk driver 126941Ssam * 136941Ssam * There can only ever be one IDC on a machine, 146941Ssam * and only on a VAX-11/730. We take advantage 156941Ssam * of that to simplify the driver. 166941Ssam * 176941Ssam * TODO: 186941Ssam * dk_busy 196941Ssam * ecc 206941Ssam */ 219774Ssam #include "../machine/pte.h" 229774Ssam 2317073Sbloom #include "param.h" 2417073Sbloom #include "systm.h" 2517073Sbloom #include "buf.h" 2617073Sbloom #include "conf.h" 2717073Sbloom #include "dir.h" 2817073Sbloom #include "user.h" 2917073Sbloom #include "map.h" 3017073Sbloom #include "vm.h" 3117073Sbloom #include "dk.h" 3217073Sbloom #include "cmap.h" 3317073Sbloom #include "dkbad.h" 3417073Sbloom #include "uio.h" 3517073Sbloom #include "kernel.h" 36*18316Sralph #include "syslog.h" 376941Ssam 388475Sroot #include "../vax/cpu.h" 3917073Sbloom #include "ubareg.h" 4017073Sbloom #include "ubavar.h" 4117073Sbloom #include "idcreg.h" 426941Ssam 436941Ssam struct idc_softc { 446941Ssam int sc_bcnt; /* number of bytes to transfer */ 456941Ssam int sc_resid; /* total number of bytes to transfer */ 466941Ssam int sc_ubaddr; /* Unibus address of data */ 476941Ssam short sc_unit; /* unit doing transfer */ 486941Ssam short sc_softas; /* software attention summary bits */ 496941Ssam union idc_dar { 506941Ssam long dar_l; 516941Ssam u_short dar_w[2]; 526941Ssam u_char dar_b[4]; 536941Ssam } sc_un; /* prototype disk address register */ 546941Ssam } idc_softc; 556941Ssam 566941Ssam #define dar_dar dar_l /* the whole disk address */ 576941Ssam #define dar_cyl dar_w[1] /* cylinder address */ 586941Ssam #define dar_trk dar_b[1] /* track */ 596941Ssam #define dar_sect dar_b[0] /* sector */ 606941Ssam #define sc_dar sc_un.dar_dar 616941Ssam #define sc_cyl sc_un.dar_cyl 626941Ssam #define sc_trk sc_un.dar_trk 636941Ssam #define sc_sect sc_un.dar_sect 646941Ssam 656941Ssam /* THIS SHOULD BE READ OFF THE PACK, PER DRIVE */ 666941Ssam struct size { 676941Ssam daddr_t nblocks; 686941Ssam int cyloff; 696941Ssam } rb02_sizes[8] ={ 706941Ssam 15884, 0, /* A=cyl 0 thru 399 */ 716941Ssam 4480, 400, /* B=cyl 400 thru 510 */ 726941Ssam 20480, 0, /* C=cyl 0 thru 511 */ 736941Ssam 0, 0, 746941Ssam 0, 0, 756941Ssam 0, 0, 766941Ssam 0, 0, 776941Ssam 0, 0, 786941Ssam }, rb80_sizes[8] ={ 796941Ssam 15884, 0, /* A=cyl 0 thru 36 */ 806941Ssam 33440, 37, /* B=cyl 37 thru 114 */ 816941Ssam 242606, 0, /* C=cyl 0 thru 558 */ 826941Ssam 0, 0, 836941Ssam 0, 0, 846941Ssam 0, 0, 856941Ssam 82080, 115, /* G=cyl 115 thru 304 */ 866941Ssam 110143, 305, /* H=cyl 305 thru 558 */ 876941Ssam }; 886941Ssam /* END OF STUFF WHICH SHOULD BE READ IN PER DISK */ 896941Ssam 906941Ssam int idcprobe(), idcslave(), idcattach(), idcdgo(), idcintr(); 916941Ssam struct uba_ctlr *idcminfo[NIDC]; 926941Ssam struct uba_device *idcdinfo[NRB]; 936941Ssam 946941Ssam u_short idcstd[] = { 0174400, 0}; 956941Ssam struct uba_driver idcdriver = 966941Ssam { idcprobe, idcslave, idcattach, idcdgo, idcstd, "rb", idcdinfo, "idc", idcminfo, 0 }; 976941Ssam struct buf idcutab[NRB]; 986941Ssam union idc_dar idccyl[NRB]; 996941Ssam 1006941Ssam struct idcst { 1016941Ssam short nbps; 1026941Ssam short nsect; 1036941Ssam short ntrak; 1046941Ssam short nspc; 1056941Ssam short ncyl; 1066941Ssam struct size *sizes; 1076941Ssam } idcst[] = { 1086941Ssam 256, NRB02SECT, NRB02TRK, NRB02SECT*NRB02TRK, NRB02CYL, rb02_sizes, 1096941Ssam 512, NRB80SECT, NRB80TRK, NRB80SECT*NRB80TRK, NRB80CYL, rb80_sizes, 1106941Ssam }; 1116941Ssam 1126941Ssam struct buf ridcbuf[NRB]; 1136941Ssam 1146941Ssam #define b_cylin b_resid 1156941Ssam 1166941Ssam #ifdef INTRLVE 1176941Ssam daddr_t dkblock(); 1186941Ssam #endif 1196941Ssam 1206941Ssam int idcwstart, idcwticks, idcwatch(); 1216941Ssam 1228608Sroot /*ARGSUSED*/ 1236941Ssam idcprobe(reg) 1246941Ssam caddr_t reg; 1256941Ssam { 1266941Ssam register int br, cvec; 1276941Ssam register struct idcdevice *idcaddr; 1286941Ssam 1296941Ssam #ifdef lint 1306941Ssam br = 0; cvec = br; br = cvec; 1316941Ssam #endif 1326941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1336941Ssam idcaddr->idccsr = IDC_ATTN|IDC_IE; 1346941Ssam while ((idcaddr->idccsr & IDC_CRDY) == 0) 1356941Ssam ; 1366941Ssam idcaddr->idccsr = IDC_ATTN|IDC_CRDY; 1377414Skre return (sizeof (struct idcdevice)); 1386941Ssam } 1396941Ssam 1408608Sroot /*ARGSUSED*/ 1416941Ssam idcslave(ui, reg) 1426941Ssam struct uba_device *ui; 1436941Ssam caddr_t reg; 1446941Ssam { 1456941Ssam register struct idcdevice *idcaddr; 1466941Ssam register int i; 1476941Ssam 1486941Ssam idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200); 1496941Ssam ui->ui_type = 0; 1506941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 1516941Ssam idcaddr->idccsr = IDC_GETSTAT|(ui->ui_slave<<8); 1528721Sroot (void) idcwait(idcaddr, 0); 1536941Ssam i = idcaddr->idcmpr; 1546941Ssam idcaddr->idccsr = IDC_CRDY|(1<<(ui->ui_slave+16)); 1558721Sroot (void) idcwait(idcaddr, 0); 15617558Skarels if (idcaddr->idccsr&IDC_R80) { 15717558Skarels /* read header to synchronize microcode */ 15817558Skarels idcaddr->idccsr = (ui->ui_slave<<8)|IDC_RHDR; 15917558Skarels (void) idcwait(idcaddr, 0); 16017558Skarels if (idcaddr->idccsr & IDC_ERR) 16117558Skarels return (0); 16217558Skarels i = idcaddr->idcmpr; /* read header word 1 */ 16317558Skarels i = idcaddr->idcmpr; /* read header word 2 */ 1648608Sroot #ifdef lint 16517558Skarels i = i; 1668608Sroot #endif 1676941Ssam ui->ui_type = 1; 16817558Skarels } else 16917558Skarels /* 17017558Skarels * RB02 may not have pack spun up, just look for drive error. 17117558Skarels */ 17217558Skarels if (idcaddr->idccsr & IDC_DE) 17317558Skarels return (0); 1746941Ssam return (1); 1756941Ssam } 1766941Ssam 1776941Ssam idcattach(ui) 1786941Ssam register struct uba_device *ui; 1796941Ssam { 1806941Ssam 1816941Ssam /* 1826941Ssam * Fix all addresses to correspond 1836941Ssam * to the "real" IDC address. 1846941Ssam */ 1856941Ssam ui->ui_mi->um_addr = ui->ui_addr = (caddr_t)uba_hd[0].uh_uba + 0x200; 1866941Ssam ui->ui_physaddr = (caddr_t)uba_hd[0].uh_physuba + 0x200; 1876941Ssam if (idcwstart == 0) { 1886941Ssam timeout(idcwatch, (caddr_t)0, hz); 1896941Ssam idcwstart++; 1906941Ssam } 1916941Ssam if (ui->ui_dk >= 0) 1926941Ssam if (ui->ui_type) 1936941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB80SECT * 256); 1946941Ssam else 1956941Ssam dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB02SECT * 128); 1966941Ssam idccyl[ui->ui_unit].dar_dar = -1; 1976941Ssam ui->ui_flags = 0; 1986941Ssam } 1998569Sroot 2008569Sroot idcopen(dev) 2018569Sroot dev_t dev; 2028569Sroot { 2038569Sroot register int unit = minor(dev) >> 3; 2048569Sroot register struct uba_device *ui; 2058569Sroot 2068569Sroot if (unit >= NRB || (ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 2078569Sroot return (ENXIO); 2088569Sroot return (0); 2098569Sroot } 2106941Ssam 2116941Ssam idcstrategy(bp) 2126941Ssam register struct buf *bp; 2136941Ssam { 2146941Ssam register struct uba_device *ui; 2156941Ssam register struct idcst *st; 2166941Ssam register int unit; 2176941Ssam register struct buf *dp; 2186941Ssam int xunit = minor(bp->b_dev) & 07; 2196941Ssam long bn, sz; 2206941Ssam 2216941Ssam sz = (bp->b_bcount+511) >> 9; 2226941Ssam unit = dkunit(bp); 2236941Ssam if (unit >= NRB) 2246941Ssam goto bad; 2256941Ssam ui = idcdinfo[unit]; 2266941Ssam if (ui == 0 || ui->ui_alive == 0) 2276941Ssam goto bad; 2286941Ssam st = &idcst[ui->ui_type]; 2296941Ssam if (bp->b_blkno < 0 || 2306941Ssam (bn = dkblock(bp))+sz > st->sizes[xunit].nblocks) 2316941Ssam goto bad; 2326941Ssam if (ui->ui_type == 0) 2336941Ssam bn *= 2; 2346941Ssam bp->b_cylin = bn/st->nspc + st->sizes[xunit].cyloff; 2356941Ssam (void) spl5(); 2368608Sroot trace("strt",bp); 2376941Ssam dp = &idcutab[ui->ui_unit]; 2386941Ssam disksort(dp, bp); 2396941Ssam if (dp->b_active == 0) { 2408608Sroot trace("!act",dp); 2416941Ssam (void) idcustart(ui); 2426941Ssam bp = &ui->ui_mi->um_tab; 2436941Ssam if (bp->b_actf && bp->b_active == 0) 2446941Ssam (void) idcstart(ui->ui_mi); 2456941Ssam } 2466941Ssam (void) spl0(); 2476941Ssam return; 2486941Ssam 2496941Ssam bad: 2506941Ssam bp->b_flags |= B_ERROR; 2516941Ssam iodone(bp); 2526941Ssam return; 2536941Ssam } 2546941Ssam 2556941Ssam idcustart(ui) 2566941Ssam register struct uba_device *ui; 2576941Ssam { 2586941Ssam register struct buf *bp, *dp; 2596941Ssam register struct uba_ctlr *um; 2606941Ssam register struct idcdevice *idcaddr; 2616941Ssam register struct idcst *st; 2626941Ssam union idc_dar cyltrk; 2636941Ssam daddr_t bn; 2646941Ssam int unit; 2656941Ssam 2666941Ssam if (ui == 0) 2676941Ssam return (0); 2686941Ssam dk_busy &= ~(1<<ui->ui_dk); 2696941Ssam dp = &idcutab[ui->ui_unit]; 2706941Ssam um = ui->ui_mi; 2716941Ssam unit = ui->ui_slave; 2728608Sroot trace("ust", dp); 2736941Ssam idcaddr = (struct idcdevice *)um->um_addr; 2746941Ssam if (um->um_tab.b_active) { 2756941Ssam idc_softc.sc_softas |= 1<<unit; 2768608Sroot trace("umac",idc_softc.sc_softas); 2776941Ssam return (0); 2786941Ssam } 2796941Ssam if ((bp = dp->b_actf) == NULL) { 2808608Sroot trace("!bp",0); 2816941Ssam return (0); 2826941Ssam } 2836941Ssam if (dp->b_active) { 2848608Sroot trace("dpac",dp->b_active); 2856941Ssam goto done; 2866941Ssam } 2876941Ssam dp->b_active = 1; 2886941Ssam /* CHECK DRIVE READY? */ 2896941Ssam bn = dkblock(bp); 2908608Sroot trace("seek", bn); 2916941Ssam if (ui->ui_type == 0) 2926941Ssam bn *= 2; 2936941Ssam st = &idcst[ui->ui_type]; 2946941Ssam cyltrk.dar_cyl = bp->b_cylin; 2956941Ssam cyltrk.dar_trk = (bn / st->nsect) % st->ntrak; 2966941Ssam cyltrk.dar_sect = 0; 2976941Ssam printd("idcustart, unit %d, cyltrk 0x%x\n", unit, cyltrk.dar_dar); 2986941Ssam /* 2996941Ssam * If on cylinder, no need to seek. 3006941Ssam */ 3016941Ssam if (cyltrk.dar_dar == idccyl[ui->ui_unit].dar_dar) 3026941Ssam goto done; 3036941Ssam /* 3046941Ssam * RB80 can change heads (tracks) just by loading 3056941Ssam * the disk address register, perform optimization 3066941Ssam * here instead of doing a full seek. 3076941Ssam */ 3086941Ssam if (ui->ui_type && cyltrk.dar_cyl == idccyl[ui->ui_unit].dar_cyl) { 3096941Ssam idcaddr->idccsr = IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8); 3106941Ssam idcaddr->idcdar = cyltrk.dar_dar; 3116941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 3126941Ssam goto done; 3136941Ssam } 3146941Ssam /* 3156941Ssam * Need to do a full seek. Select the unit, clear 3166941Ssam * its attention bit, set the command, load the 3176941Ssam * disk address register, and then go. 3186941Ssam */ 3196941Ssam idcaddr->idccsr = 3206941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 3216941Ssam idcaddr->idcdar = cyltrk.dar_dar; 3226941Ssam idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar; 3236941Ssam printd(" seek"); 3246941Ssam idcaddr->idccsr = IDC_IE|IDC_SEEK|(unit<<8); 3256941Ssam if (ui->ui_dk >= 0) { 3266941Ssam dk_busy |= 1<<ui->ui_dk; 3276941Ssam dk_seek[ui->ui_dk]++; 3286941Ssam } 3296941Ssam /* 3306941Ssam * RB80's initiate seeks very quickly. Wait for it 3316941Ssam * to come ready rather than taking the interrupt. 3326941Ssam */ 3336941Ssam if (ui->ui_type) { 3346941Ssam if (idcwait(idcaddr, 10) == 0) 3356941Ssam return (1); 3366941Ssam idcaddr->idccsr &= ~IDC_ATTN; 3376941Ssam /* has the seek completed? */ 3386941Ssam if (idcaddr->idccsr & IDC_DRDY) { 3396941Ssam printd(", drdy"); 3406941Ssam idcaddr->idccsr = 3416941Ssam IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16)); 3426941Ssam goto done; 3436941Ssam } 3446941Ssam } 3456941Ssam printd(", idccsr = 0x%x\n", idcaddr->idccsr); 3466941Ssam return (1); 3476941Ssam done: 3486941Ssam if (dp->b_active != 2) { 3498608Sroot trace("!=2",dp->b_active); 3506941Ssam dp->b_forw = NULL; 3516941Ssam if (um->um_tab.b_actf == NULL) 3526941Ssam um->um_tab.b_actf = dp; 3536941Ssam else { 3548608Sroot trace("!NUL",um->um_tab.b_actl); 3556941Ssam um->um_tab.b_actl->b_forw = dp; 3566941Ssam } 3576941Ssam um->um_tab.b_actl = dp; 3586941Ssam dp->b_active = 2; 3596941Ssam } 3606941Ssam return (0); 3616941Ssam } 3626941Ssam 3636941Ssam idcstart(um) 3646941Ssam register struct uba_ctlr *um; 3656941Ssam { 3666941Ssam register struct buf *bp, *dp; 3676941Ssam register struct uba_device *ui; 3686941Ssam register struct idcdevice *idcaddr; 3696941Ssam register struct idc_softc *sc; 3706941Ssam struct idcst *st; 3716941Ssam daddr_t bn; 3726941Ssam int sn, tn, cmd; 3736941Ssam 3746941Ssam loop: 3756941Ssam if ((dp = um->um_tab.b_actf) == NULL) { 3768608Sroot trace("nodp",um); 3776941Ssam return (0); 3786941Ssam } 3796941Ssam if ((bp = dp->b_actf) == NULL) { 3808608Sroot trace("nobp", dp); 3816941Ssam um->um_tab.b_actf = dp->b_forw; 3826941Ssam goto loop; 3836941Ssam } 3846941Ssam um->um_tab.b_active = 1; 3856941Ssam ui = idcdinfo[dkunit(bp)]; 3866941Ssam bn = dkblock(bp); 3878608Sroot trace("star",bp); 3886941Ssam if (ui->ui_type == 0) 3896941Ssam bn *= 2; 3906941Ssam sc = &idc_softc; 3916941Ssam st = &idcst[ui->ui_type]; 3926941Ssam sn = bn%st->nspc; 3936941Ssam tn = sn/st->nsect; 3946941Ssam sn %= st->nsect; 3956941Ssam sc->sc_sect = sn; 3966941Ssam sc->sc_trk = tn; 3976941Ssam sc->sc_cyl = bp->b_cylin; 3986941Ssam idcaddr = (struct idcdevice *)ui->ui_addr; 3996941Ssam printd("idcstart, unit %d, dar 0x%x", ui->ui_slave, sc->sc_dar); 4006941Ssam if (bp->b_flags & B_READ) 4016941Ssam cmd = IDC_IE|IDC_READ|(ui->ui_slave<<8); 4026941Ssam else 4036941Ssam cmd = IDC_IE|IDC_WRITE|(ui->ui_slave<<8); 4046941Ssam idcaddr->idccsr = IDC_CRDY|cmd; 4056941Ssam if ((idcaddr->idccsr&IDC_DRDY) == 0) { 4066941Ssam printf("rb%d: not ready\n", dkunit(bp)); 4076941Ssam um->um_tab.b_active = 0; 4086941Ssam um->um_tab.b_errcnt = 0; 4096941Ssam dp->b_actf = bp->av_forw; 4106941Ssam dp->b_active = 0; 4116941Ssam bp->b_flags |= B_ERROR; 4126941Ssam iodone(bp); 4136941Ssam goto loop; 4146941Ssam } 4156941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 4166941Ssam idccyl[ui->ui_unit].dar_sect = 0; 4176941Ssam sn = (st->nsect - sn) * st->nbps; 4186941Ssam if (sn > bp->b_bcount) 4196941Ssam sn = bp->b_bcount; 4206941Ssam sc->sc_bcnt = sn; 4216941Ssam sc->sc_resid = bp->b_bcount; 4226941Ssam sc->sc_unit = ui->ui_slave; 4236941Ssam printd(", bcr 0x%x, cmd 0x%x\n", sn, cmd); 4246941Ssam um->um_cmd = cmd; 4256941Ssam (void) ubago(ui); 4266941Ssam return (1); 4276941Ssam } 4286941Ssam 4296941Ssam idcdgo(um) 4306941Ssam register struct uba_ctlr *um; 4316941Ssam { 4326941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4336941Ssam register struct idc_softc *sc = &idc_softc; 4346941Ssam 4356941Ssam /* 4366941Ssam * VERY IMPORTANT: must load registers in this order. 4376941Ssam */ 4386941Ssam idcaddr->idcbar = sc->sc_ubaddr = um->um_ubinfo&0x3ffff; 4396941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 4406941Ssam idcaddr->idcdar = sc->sc_dar; 4416941Ssam printd("idcdgo, ubinfo 0x%x, cmd 0x%x\n", um->um_ubinfo, um->um_cmd); 4426941Ssam idcaddr->idccsr = um->um_cmd; 4438608Sroot trace("go", um); 4446941Ssam um->um_tab.b_active = 2; 4456941Ssam /*** CLEAR SPURIOUS ATTN ON R80? ***/ 4466941Ssam } 4476941Ssam 4486941Ssam idcintr(idc) 4496941Ssam int idc; 4506941Ssam { 4516941Ssam register struct uba_ctlr *um = idcminfo[idc]; 4526941Ssam register struct uba_device *ui; 4536941Ssam register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr; 4546941Ssam register struct idc_softc *sc = &idc_softc; 4556941Ssam register struct buf *bp, *dp; 4566941Ssam struct idcst *st; 4576941Ssam int unit, as, er, cmd, ds = 0; 4586941Ssam 4596941Ssam printd("idcintr, idccsr 0x%x", idcaddr->idccsr); 4606941Ssam top: 4616941Ssam idcwticks = 0; 4628608Sroot trace("intr", um->um_tab.b_active); 4636941Ssam if (um->um_tab.b_active == 2) { 4646941Ssam /* 4656941Ssam * Process a data transfer complete interrupt. 4666941Ssam */ 4676941Ssam um->um_tab.b_active = 1; 4686941Ssam dp = um->um_tab.b_actf; 4696941Ssam bp = dp->b_actf; 4706941Ssam ui = idcdinfo[dkunit(bp)]; 4716941Ssam unit = ui->ui_slave; 4726941Ssam st = &idcst[ui->ui_type]; 4736941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 4746941Ssam if ((er = idcaddr->idccsr) & IDC_ERR) { 4756941Ssam if (er & IDC_DE) { 4766941Ssam idcaddr->idcmpr = IDCGS_GETSTAT; 4776941Ssam idcaddr->idccsr = IDC_GETSTAT|(unit<<8); 4788721Sroot (void) idcwait(idcaddr, 0); 4796941Ssam ds = idcaddr->idcmpr; 4806941Ssam idcaddr->idccsr = 4816941Ssam IDC_IE|IDC_CRDY|(1<<(unit+16)); 4826941Ssam } 4836941Ssam printd(", er 0x%x, ds 0x%x", er, ds); 4846941Ssam if (ds & IDCDS_WL) { 4856941Ssam printf("rb%d: write locked\n", dkunit(bp)); 4866941Ssam bp->b_flags |= B_ERROR; 4876941Ssam } else if (++um->um_tab.b_errcnt > 28 || er&IDC_HARD) { 4886941Ssam hard: 4896941Ssam harderr(bp, "rb"); 4906941Ssam printf("csr=%b ds=%b\n", er, IDCCSR_BITS, ds, 4916941Ssam ui->ui_type?IDCRB80DS_BITS:IDCRB02DS_BITS); 4926941Ssam bp->b_flags |= B_ERROR; 4936941Ssam } else if (er & IDC_DCK) { 4946941Ssam switch (er & IDC_ECS) { 4956941Ssam case IDC_ECS_NONE: 4966941Ssam break; 4976941Ssam case IDC_ECS_SOFT: 4986941Ssam idcecc(ui); 4996941Ssam break; 5006941Ssam case IDC_ECS_HARD: 5016941Ssam default: 5026941Ssam goto hard; 5036941Ssam } 5046941Ssam } else 5056941Ssam /* recoverable error, set up for retry */ 5066941Ssam goto seek; 5076941Ssam } 5086941Ssam if ((sc->sc_resid -= sc->sc_bcnt) != 0) { 5096941Ssam sc->sc_ubaddr += sc->sc_bcnt; 5106941Ssam /* 5116941Ssam * Current transfer is complete, have 5126941Ssam * we overflowed to the next track? 5136941Ssam */ 5146941Ssam if ((sc->sc_sect += sc->sc_bcnt/st->nbps) == st->nsect) { 5156941Ssam sc->sc_sect = 0; 5166941Ssam if (++sc->sc_trk == st->ntrak) { 5176941Ssam sc->sc_trk = 0; 5186941Ssam sc->sc_cyl++; 5196941Ssam } else if (ui->ui_type) { 5206941Ssam /* 5216941Ssam * RB80 can change heads just by 5226941Ssam * loading the disk address register. 5236941Ssam */ 5246941Ssam idcaddr->idccsr = IDC_SEEK|IDC_CRDY| 5256941Ssam IDC_IE|(unit<<8); 5266941Ssam printd(", change to track 0x%x", sc->sc_dar); 5276941Ssam idcaddr->idcdar = sc->sc_dar; 5286941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5296941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5306941Ssam goto cont; 5316941Ssam } 5326941Ssam /* 5336941Ssam * Changing tracks on RB02 or cylinders 5346941Ssam * on RB80, start a seek. 5356941Ssam */ 5366941Ssam seek: 5376941Ssam cmd = IDC_IE|IDC_SEEK|(unit<<8); 5386941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5396941Ssam idcaddr->idcdar = sc->sc_dar; 5406941Ssam printd(", seek to 0x%x\n", sc->sc_dar); 5416941Ssam idccyl[ui->ui_unit].dar_dar = sc->sc_dar; 5426941Ssam idccyl[ui->ui_unit].dar_sect = 0; 5436941Ssam sc->sc_bcnt = 0; 5446941Ssam idcaddr->idccsr = cmd; 5456941Ssam if (ui->ui_type) { 5466941Ssam if (idcwait(idcaddr, 10) == 0) 5476941Ssam return; 5486941Ssam idcaddr->idccsr &= ~IDC_ATTN; 5496941Ssam if (idcaddr->idccsr & IDC_DRDY) 5506941Ssam goto top; 5516941Ssam } 5526941Ssam } else { 5536941Ssam /* 5546941Ssam * Continue transfer on current track. 5556941Ssam */ 5566941Ssam cont: 5576941Ssam sc->sc_bcnt = (st->nsect-sc->sc_sect)*st->nbps; 5586941Ssam if (sc->sc_bcnt > sc->sc_resid) 5596941Ssam sc->sc_bcnt = sc->sc_resid; 5606941Ssam if (bp->b_flags & B_READ) 5616941Ssam cmd = IDC_IE|IDC_READ|(unit<<8); 5626941Ssam else 5636941Ssam cmd = IDC_IE|IDC_WRITE|(unit<<8); 5646941Ssam idcaddr->idccsr = cmd|IDC_CRDY; 5656941Ssam idcaddr->idcbar = sc->sc_ubaddr; 5666941Ssam idcaddr->idcbcr = -sc->sc_bcnt; 5676941Ssam idcaddr->idcdar = sc->sc_dar; 5686941Ssam printd(", continue I/O 0x%x, 0x%x\n", sc->sc_dar, sc->sc_bcnt); 5696941Ssam idcaddr->idccsr = cmd; 5706941Ssam um->um_tab.b_active = 2; 5716941Ssam } 5726941Ssam return; 5736941Ssam } 5746941Ssam /* 5756941Ssam * Entire transfer is done, clean up. 5766941Ssam */ 5776941Ssam ubadone(um); 5786941Ssam dk_busy &= ~(1 << ui->ui_dk); 5796941Ssam um->um_tab.b_active = 0; 5806941Ssam um->um_tab.b_errcnt = 0; 5816941Ssam um->um_tab.b_actf = dp->b_forw; 5826941Ssam dp->b_active = 0; 5836941Ssam dp->b_errcnt = 0; 5846941Ssam dp->b_actf = bp->av_forw; 5858608Sroot trace("done", dp); trace(&um->um_tab.b_actf, dp->b_actf); 5866941Ssam bp->b_resid = sc->sc_resid; 5876941Ssam printd(", iodone, resid 0x%x\n", bp->b_resid); 5886941Ssam iodone(bp); 5896941Ssam if (dp->b_actf) 5906941Ssam if (idcustart(ui)) 5916941Ssam return; 5926941Ssam } else if (um->um_tab.b_active == 1) { 5936941Ssam /* 5946941Ssam * Got an interrupt while setting up for a command 5956941Ssam * or doing a mid-transfer seek. Save any attentions 5966941Ssam * for later and process a mid-transfer seek complete. 5976941Ssam */ 5986941Ssam as = idcaddr->idccsr; 5996941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 6006941Ssam as = (as >> 16) & 0xf; 6016941Ssam unit = sc->sc_unit; 6026941Ssam sc->sc_softas |= as & ~(1<<unit); 6036941Ssam if (as & (1<<unit)) { 6046941Ssam printd(", seek1 complete"); 6056941Ssam um->um_tab.b_active = 2; 6066941Ssam goto top; 6076941Ssam } 6086941Ssam printd(", as1 %o\n", as); 6096941Ssam return; 6106941Ssam } 6116941Ssam /* 6126941Ssam * Process any seek initiated or complete interrupts. 6136941Ssam */ 6146941Ssam as = idcaddr->idccsr; 6156941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN); 6166941Ssam as = ((as >> 16) & 0xf) | sc->sc_softas; 6176941Ssam sc->sc_softas = 0; 6188608Sroot trace("as", as); 6196941Ssam printd(", as %o", as); 6206941Ssam for (unit = 0; unit < NRB; unit++) 6216941Ssam if (as & (1<<unit)) { 6226941Ssam as &= ~(1<<unit); 6236941Ssam idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8); 6246941Ssam ui = idcdinfo[unit]; 6256941Ssam if (ui) { 6266941Ssam printd(", attn unit %d", unit); 6276941Ssam if (idcaddr->idccsr & IDC_DRDY) 6286941Ssam if (idcustart(ui)) { 6296941Ssam sc->sc_softas = as; 6306941Ssam return; 6316941Ssam } 6326941Ssam } else { 6336941Ssam printd(", unsol. intr. unit %d", unit); 6346941Ssam } 6356941Ssam } 6366941Ssam printd("\n"); 6376941Ssam if (um->um_tab.b_actf && um->um_tab.b_active == 0) { 6388608Sroot trace("stum",um->um_tab.b_actf); 6398721Sroot (void) idcstart(um); 6406941Ssam } 6416941Ssam } 6426941Ssam 6438608Sroot idcwait(addr, n) 6446941Ssam register struct idcdevice *addr; 6458608Sroot register int n; 6466941Ssam { 6476941Ssam register int i; 6486941Ssam 6498608Sroot while (--n && (addr->idccsr & IDC_CRDY) == 0) 6506941Ssam for (i = 10; i; i--) 6516941Ssam ; 6528608Sroot return (n); 6536941Ssam } 6546941Ssam 6557728Sroot idcread(dev, uio) 6566941Ssam dev_t dev; 6577728Sroot struct uio *uio; 6586941Ssam { 6596941Ssam register int unit = minor(dev) >> 3; 6606941Ssam 6616941Ssam if (unit >= NRB) 6628161Sroot return (ENXIO); 6638161Sroot return (physio(idcstrategy, &ridcbuf[unit], dev, B_READ, minphys, uio)); 6646941Ssam } 6656941Ssam 6667834Sroot idcwrite(dev, uio) 6676941Ssam dev_t dev; 6687834Sroot struct uio *uio; 6696941Ssam { 6706941Ssam register int unit = minor(dev) >> 3; 6716941Ssam 6726941Ssam if (unit >= NRB) 6738161Sroot return (ENXIO); 6748161Sroot return (physio(idcstrategy, &ridcbuf[unit], dev, B_WRITE, minphys, uio)); 6756941Ssam } 6766941Ssam 6776941Ssam idcecc(ui) 6786941Ssam register struct uba_device *ui; 6796941Ssam { 6806941Ssam register struct idcdevice *idc = (struct idcdevice *)ui->ui_addr; 6816941Ssam register struct buf *bp = idcutab[ui->ui_unit].b_actf; 6826941Ssam register struct uba_ctlr *um = ui->ui_mi; 6836941Ssam register struct idcst *st; 6846941Ssam register int i; 6856941Ssam struct uba_regs *ubp = ui->ui_hd->uh_uba; 6866941Ssam int bit, byte, mask; 6876941Ssam caddr_t addr; 6886941Ssam int reg, npf, o; 6896941Ssam int cn, tn, sn; 6906941Ssam 6916941Ssam printf("idcecc: HELP!\n"); 6926941Ssam npf = btop(idc->idcbcr + idc_softc.sc_bcnt) - 1;; 6936941Ssam reg = btop(idc_softc.sc_ubaddr) + npf; 6946941Ssam o = (int)bp->b_un.b_addr & PGOFSET; 6956941Ssam st = &idcst[ui->ui_type]; 6966941Ssam cn = idc_softc.sc_cyl; 6976941Ssam tn = idc_softc.sc_trk; 6986941Ssam sn = idc_softc.sc_sect; 6996941Ssam um->um_tab.b_active = 1; /* Either complete or continuing... */ 700*18316Sralph log(KERN_RECOV, "rb%d%c: soft ecc sn%d\n", dkunit(bp), 7016941Ssam 'a'+(minor(bp->b_dev)&07), 7026941Ssam (cn*st->ntrak + tn) * st->nsect + sn + npf); 7036941Ssam mask = idc->idceccpat; 7046941Ssam i = idc->idceccpos - 1; /* -1 makes 0 origin */ 7056941Ssam bit = i&07; 7066941Ssam i = (i&~07)>>3; 7076941Ssam byte = i + o; 7086941Ssam while (i < 512 && (int)ptob(npf)+i < idc_softc.sc_bcnt && bit > -11) { 7096941Ssam addr = ptob(ubp->uba_map[reg+btop(byte)].pg_pfnum)+ 7106941Ssam (byte & PGOFSET); 7116941Ssam putmemc(addr, getmemc(addr)^(mask<<bit)); 7126941Ssam byte++; 7136941Ssam i++; 7146941Ssam bit -= 8; 7156941Ssam } 7166941Ssam idc_softc.sc_bcnt += idc->idcbcr; 7176941Ssam um->um_tab.b_errcnt = 0; /* error has been corrected */ 7186941Ssam return; 7196941Ssam } 7206941Ssam 7216941Ssam idcreset(uban) 7226941Ssam int uban; 7236941Ssam { 7246941Ssam register struct uba_ctlr *um; 7256941Ssam register struct uba_device *ui; 7266941Ssam register unit; 7276941Ssam 7286941Ssam if ((um = idcminfo[0]) == 0 || um->um_ubanum != uban || 7296941Ssam um->um_alive == 0) 7306941Ssam return; 7316941Ssam printf(" idc0"); 7326941Ssam um->um_tab.b_active = 0; 7336941Ssam um->um_tab.b_actf = um->um_tab.b_actl = 0; 7346941Ssam if (um->um_ubinfo) { 7356941Ssam printf("<%d>", (um->um_ubinfo>>28)&0xf); 7369354Ssam um->um_ubinfo = 0; 7376941Ssam } 7386941Ssam for (unit = 0; unit < NRB; unit++) { 7396941Ssam if ((ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 7406941Ssam continue; 7416941Ssam idcutab[unit].b_active = 0; 7426941Ssam (void) idcustart(ui); 7436941Ssam } 7446941Ssam (void) idcstart(um); 7456941Ssam } 7466941Ssam 7476941Ssam idcwatch() 7486941Ssam { 7496941Ssam register struct uba_ctlr *um; 7506941Ssam register unit; 7516941Ssam 7526941Ssam timeout(idcwatch, (caddr_t)0, hz); 7536941Ssam um = idcminfo[0]; 7546941Ssam if (um == 0 || um->um_alive == 0) 7556941Ssam return; 7566941Ssam if (um->um_tab.b_active == 0) { 7576941Ssam for (unit = 0; unit < NRB; unit++) 7586941Ssam if (idcutab[unit].b_active) 7596941Ssam goto active; 7606941Ssam idcwticks = 0; 7616941Ssam return; 7626941Ssam } 7636941Ssam active: 7646941Ssam idcwticks++; 7656941Ssam if (idcwticks >= 20) { 7666941Ssam idcwticks = 0; 7676941Ssam printf("idc0: lost interrupt\n"); 7686941Ssam idcintr(0); 7696941Ssam } 7706941Ssam } 7716941Ssam 7728608Sroot /*ARGSUSED*/ 7736941Ssam idcdump(dev) 7746941Ssam dev_t dev; 7756941Ssam { 7766941Ssam struct idcdevice *idcaddr; 7776941Ssam char *start; 77812147Sroot int num, blk, unit; 7796941Ssam struct size *sizes; 7806941Ssam register struct uba_regs *uba; 7816941Ssam register struct uba_device *ui; 7826941Ssam struct idcst *st; 78312778Ssam union idc_dar dar; 78412147Sroot int nspg; 7856941Ssam 7866941Ssam unit = minor(dev) >> 3; 7876941Ssam if (unit >= NRB) 7886941Ssam return (ENXIO); 7896941Ssam #define phys(cast, addr) ((cast)((int)addr & 0x7fffffff)) 7906941Ssam ui = phys(struct uba_device *, idcdinfo[unit]); 7916941Ssam if (ui->ui_alive == 0) 7926941Ssam return (ENXIO); 7936941Ssam uba = phys(struct uba_hd *, ui->ui_hd)->uh_physuba; 7946941Ssam ubainit(uba); 7956941Ssam idcaddr = (struct idcdevice *)ui->ui_physaddr; 79612147Sroot if (idcwait(idcaddr, 100) == 0) 79712147Sroot return (EFAULT); 79812147Sroot /* 79912147Sroot * Since we can only transfer one track at a time, and 80012147Sroot * the rl02 has 256 byte sectors, all the calculations 80112147Sroot * are done in terms of physical sectors (i.e. num and blk 80212147Sroot * are in sectors not NBPG blocks. 80312147Sroot */ 80412147Sroot st = phys(struct idcst *, &idcst[ui->ui_type]); 8056941Ssam sizes = phys(struct size *, st->sizes); 80612147Sroot if (dumplo < 0 || dumplo + maxfree >= sizes[minor(dev)&07].nblocks) 8076941Ssam return (EINVAL); 80812147Sroot nspg = NBPG / st->nbps; 80912147Sroot num = maxfree * nspg; 81012147Sroot start = 0; 81112147Sroot 8126941Ssam while (num > 0) { 8136941Ssam register struct pte *io; 8146941Ssam register int i; 8156941Ssam daddr_t bn; 8166941Ssam 81712147Sroot bn = (dumplo + btop(start)) * nspg; 81812147Sroot dar.dar_cyl = bn / st->nspc + sizes[minor(dev)&07].cyloff; 81912147Sroot bn %= st->nspc; 82012147Sroot dar.dar_trk = bn / st->nsect; 82112147Sroot dar.dar_sect = bn % st->nsect; 82212147Sroot blk = st->nsect - dar.dar_sect; 82312147Sroot if (num < blk) 82412147Sroot blk = num; 82512147Sroot 8266941Ssam io = uba->uba_map; 82712147Sroot for (i = 0; i < (blk + nspg - 1) / nspg; i++) 8286941Ssam *(int *)io++ = (btop(start)+i) | (1<<21) | UBAMR_MRV; 8296941Ssam *(int *)io = 0; 83012147Sroot 83112147Sroot idcaddr->idccsr = IDC_CRDY | IDC_SEEK | unit<<8; 83212147Sroot if ((idcaddr->idccsr&IDC_DRDY) == 0) 83312147Sroot return (EFAULT); 83412147Sroot idcaddr->idcdar = dar.dar_dar; 83512147Sroot idcaddr->idccsr = IDC_SEEK | unit << 8; 83612147Sroot while ((idcaddr->idccsr & (IDC_CRDY|IDC_DRDY)) 83712147Sroot != (IDC_CRDY|IDC_DRDY)) 83812147Sroot ; 83912147Sroot if (idcaddr->idccsr & IDC_ERR) { 84012147Sroot printf("rb%d: seek, csr=%b\n", 84112147Sroot unit, idcaddr->idccsr, IDCCSR_BITS); 8426941Ssam return (EIO); 84312147Sroot } 84412147Sroot 84512147Sroot idcaddr->idccsr = IDC_CRDY | IDC_WRITE | unit<<8; 84612147Sroot if ((idcaddr->idccsr&IDC_DRDY) == 0) 84712147Sroot return (EFAULT); 84812147Sroot idcaddr->idcbar = 0; /* start addr 0 */ 84912147Sroot idcaddr->idcbcr = - (blk * st->nbps); 85012147Sroot idcaddr->idcdar = dar.dar_dar; 85112147Sroot idcaddr->idccsr = IDC_WRITE | unit << 8; 85212147Sroot while ((idcaddr->idccsr & (IDC_CRDY|IDC_DRDY)) 85312147Sroot != (IDC_CRDY|IDC_DRDY)) 85412147Sroot ; 85512147Sroot if (idcaddr->idccsr & IDC_ERR) { 85612147Sroot printf("rb%d: write, csr=%b\n", 85712147Sroot unit, idcaddr->idccsr, IDCCSR_BITS); 85812147Sroot return (EIO); 85912147Sroot } 86012147Sroot 86112147Sroot start += blk * st->nbps; 8626941Ssam num -= blk; 8636941Ssam } 8646941Ssam return (0); 8656941Ssam } 86612503Ssam 86712503Ssam idcsize(dev) 86812503Ssam dev_t dev; 86912503Ssam { 87012503Ssam int unit = minor(dev) >> 3; 87112503Ssam struct uba_device *ui; 87212503Ssam struct idcst *st; 87312503Ssam 87412503Ssam if (unit >= NRB || (ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0) 87512503Ssam return (-1); 87612503Ssam st = &idcst[ui->ui_type]; 87712503Ssam return (st->sizes[minor(dev) & 07].nblocks); 87812503Ssam } 8796941Ssam #endif 880