xref: /csrg-svn/sys/vax/uba/idc.c (revision 10875)
1*10875Ssam /*	idc.c	4.12	83/02/10	*/
26941Ssam 
36941Ssam #include "rb.h"
46941Ssam #if NIDC > 0
58569Sroot int	idcdebug = 0;
68569Sroot #define	printd if(idcdebug)printf
78569Sroot int	idctrb[1000];
88569Sroot int	*trp = idctrb;
98608Sroot #define	trace(a,b) {*trp++ = *(int*)a; *trp++ = (int)b; if(trp>&idctrb[998])trp=idctrb;}
106941Ssam /*
116941Ssam  * IDC (RB730) disk driver
126941Ssam  *
136941Ssam  * There can only ever be one IDC on a machine,
146941Ssam  * and only on a VAX-11/730.  We take advantage
156941Ssam  * of that to simplify the driver.
166941Ssam  *
176941Ssam  * TODO:
186941Ssam  *	dk_busy
196941Ssam  *	ecc
206941Ssam  *	dump
216941Ssam  */
229774Ssam #include "../machine/pte.h"
239774Ssam 
246941Ssam #include "../h/param.h"
256941Ssam #include "../h/systm.h"
266941Ssam #include "../h/buf.h"
276941Ssam #include "../h/conf.h"
286941Ssam #include "../h/dir.h"
296941Ssam #include "../h/user.h"
306941Ssam #include "../h/map.h"
316941Ssam #include "../h/vm.h"
326941Ssam #include "../h/dk.h"
336941Ssam #include "../h/cmap.h"
346941Ssam #include "../h/dkbad.h"
357728Sroot #include "../h/uio.h"
36*10875Ssam #include "../h/kernel.h"
376941Ssam 
388475Sroot #include "../vax/cpu.h"
398475Sroot #include "../vaxuba/ubareg.h"
408475Sroot #include "../vaxuba/ubavar.h"
418475Sroot #include "../vaxuba/idcreg.h"
426941Ssam 
436941Ssam struct idc_softc {
446941Ssam 	int	sc_bcnt;	/* number of bytes to transfer */
456941Ssam 	int	sc_resid;	/* total number of bytes to transfer */
466941Ssam 	int	sc_ubaddr;	/* Unibus address of data */
476941Ssam 	short	sc_unit;	/* unit doing transfer */
486941Ssam 	short	sc_softas;	/* software attention summary bits */
496941Ssam 	union idc_dar {
506941Ssam 		long	dar_l;
516941Ssam 		u_short	dar_w[2];
526941Ssam 		u_char	dar_b[4];
536941Ssam 	} sc_un;		/* prototype disk address register */
546941Ssam } idc_softc;
556941Ssam 
566941Ssam #define	dar_dar		dar_l		/* the whole disk address */
576941Ssam #define	dar_cyl		dar_w[1]	/* cylinder address */
586941Ssam #define	dar_trk		dar_b[1]	/* track */
596941Ssam #define	dar_sect	dar_b[0]	/* sector */
606941Ssam #define	sc_dar		sc_un.dar_dar
616941Ssam #define	sc_cyl		sc_un.dar_cyl
626941Ssam #define	sc_trk		sc_un.dar_trk
636941Ssam #define	sc_sect		sc_un.dar_sect
646941Ssam 
656941Ssam /* THIS SHOULD BE READ OFF THE PACK, PER DRIVE */
666941Ssam struct size {
676941Ssam 	daddr_t	nblocks;
686941Ssam 	int	cyloff;
696941Ssam } rb02_sizes[8] ={
706941Ssam 	15884,	0,		/* A=cyl 0 thru 399 */
716941Ssam 	4480,	400,		/* B=cyl 400 thru 510 */
726941Ssam 	20480,	0,		/* C=cyl 0 thru 511 */
736941Ssam 	0,	0,
746941Ssam 	0,	0,
756941Ssam 	0,	0,
766941Ssam 	0,	0,
776941Ssam 	0,	0,
786941Ssam }, rb80_sizes[8] ={
796941Ssam 	15884,	0,		/* A=cyl 0 thru 36 */
806941Ssam 	33440,	37,		/* B=cyl 37 thru 114 */
816941Ssam 	242606,	0,		/* C=cyl 0 thru 558 */
826941Ssam 	0,	0,
836941Ssam 	0,	0,
846941Ssam 	0,	0,
856941Ssam 	82080,	115,		/* G=cyl 115 thru 304 */
866941Ssam 	110143,	305,		/* H=cyl 305 thru 558 */
876941Ssam };
886941Ssam /* END OF STUFF WHICH SHOULD BE READ IN PER DISK */
896941Ssam 
906941Ssam int	idcprobe(), idcslave(), idcattach(), idcdgo(), idcintr();
916941Ssam struct	uba_ctlr *idcminfo[NIDC];
926941Ssam struct	uba_device *idcdinfo[NRB];
936941Ssam 
946941Ssam u_short	idcstd[] = { 0174400, 0};
956941Ssam struct	uba_driver idcdriver =
966941Ssam  { idcprobe, idcslave, idcattach, idcdgo, idcstd, "rb", idcdinfo, "idc", idcminfo, 0 };
976941Ssam struct	buf idcutab[NRB];
986941Ssam union	idc_dar idccyl[NRB];
996941Ssam 
1006941Ssam struct	idcst {
1016941Ssam 	short	nbps;
1026941Ssam 	short	nsect;
1036941Ssam 	short	ntrak;
1046941Ssam 	short	nspc;
1056941Ssam 	short	ncyl;
1066941Ssam 	struct	size *sizes;
1076941Ssam } idcst[] = {
1086941Ssam 	256, NRB02SECT, NRB02TRK, NRB02SECT*NRB02TRK, NRB02CYL,	rb02_sizes,
1096941Ssam 	512, NRB80SECT, NRB80TRK, NRB80SECT*NRB80TRK, NRB80CYL,	rb80_sizes,
1106941Ssam };
1116941Ssam 
1126941Ssam struct	buf ridcbuf[NRB];
1136941Ssam 
1146941Ssam #define	b_cylin	b_resid
1156941Ssam 
1166941Ssam #ifdef INTRLVE
1176941Ssam daddr_t	dkblock();
1186941Ssam #endif
1196941Ssam 
1206941Ssam int	idcwstart, idcwticks, idcwatch();
1216941Ssam 
1228608Sroot /*ARGSUSED*/
1236941Ssam idcprobe(reg)
1246941Ssam 	caddr_t reg;
1256941Ssam {
1266941Ssam 	register int br, cvec;
1276941Ssam 	register struct idcdevice *idcaddr;
1286941Ssam 
1296941Ssam #ifdef lint
1306941Ssam 	br = 0; cvec = br; br = cvec;
1316941Ssam #endif
1326941Ssam 	idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200);
1336941Ssam 	idcaddr->idccsr = IDC_ATTN|IDC_IE;
1346941Ssam 	while ((idcaddr->idccsr & IDC_CRDY) == 0)
1356941Ssam 		;
1366941Ssam 	idcaddr->idccsr = IDC_ATTN|IDC_CRDY;
1377414Skre 	return (sizeof (struct idcdevice));
1386941Ssam }
1396941Ssam 
1408608Sroot /*ARGSUSED*/
1416941Ssam idcslave(ui, reg)
1426941Ssam 	struct uba_device *ui;
1436941Ssam 	caddr_t reg;
1446941Ssam {
1456941Ssam 	register struct idcdevice *idcaddr;
1466941Ssam 	register int i;
1476941Ssam 
1486941Ssam 	idcaddr = (struct idcdevice *)((caddr_t)uba_hd[0].uh_uba + 0x200);
1496941Ssam 	ui->ui_type = 0;
1506941Ssam 	idcaddr->idcmpr = IDCGS_GETSTAT;
1516941Ssam 	idcaddr->idccsr = IDC_GETSTAT|(ui->ui_slave<<8);
1528721Sroot 	(void) idcwait(idcaddr, 0);
1536941Ssam 	i = idcaddr->idcmpr;
1546941Ssam 	idcaddr->idccsr = IDC_CRDY|(1<<(ui->ui_slave+16));
1556941Ssam 	/* read header to synchronize microcode */
1568721Sroot 	(void) idcwait(idcaddr, 0);
1576941Ssam 	idcaddr->idccsr = (ui->ui_slave<<8)|IDC_RHDR;
1588721Sroot 	(void) idcwait(idcaddr, 0);
1596941Ssam 	if (idcaddr->idccsr & IDC_ERR)
1606941Ssam 		return (0);
1616941Ssam 	i = idcaddr->idcmpr;		/* read header word 1 */
1626941Ssam 	i = idcaddr->idcmpr;		/* read header word 2 */
1638608Sroot #ifdef lint
1648608Sroot 	i = i;
1658608Sroot #endif
1666941Ssam 	if (idcaddr->idccsr&IDC_R80)
1676941Ssam 		ui->ui_type = 1;
1686941Ssam 	return (1);
1696941Ssam }
1706941Ssam 
1716941Ssam idcattach(ui)
1726941Ssam 	register struct uba_device *ui;
1736941Ssam {
1746941Ssam 
1756941Ssam 	/*
1766941Ssam 	 * Fix all addresses to correspond
1776941Ssam 	 * to the "real" IDC address.
1786941Ssam 	 */
1796941Ssam 	ui->ui_mi->um_addr = ui->ui_addr = (caddr_t)uba_hd[0].uh_uba + 0x200;
1806941Ssam 	ui->ui_physaddr = (caddr_t)uba_hd[0].uh_physuba + 0x200;
1816941Ssam 	if (idcwstart == 0) {
1826941Ssam 		timeout(idcwatch, (caddr_t)0, hz);
1836941Ssam 		idcwstart++;
1846941Ssam 	}
1856941Ssam 	if (ui->ui_dk >= 0)
1866941Ssam 		if (ui->ui_type)
1876941Ssam 			dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB80SECT * 256);
1886941Ssam 		else
1896941Ssam 			dk_mspw[ui->ui_dk] = 1.0 / (60 * NRB02SECT * 128);
1906941Ssam 	idccyl[ui->ui_unit].dar_dar = -1;
1916941Ssam 	ui->ui_flags = 0;
1926941Ssam }
1938569Sroot 
1948569Sroot idcopen(dev)
1958569Sroot 	dev_t dev;
1968569Sroot {
1978569Sroot 	register int unit = minor(dev) >> 3;
1988569Sroot 	register struct uba_device *ui;
1998569Sroot 
2008569Sroot 	if (unit >= NRB || (ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0)
2018569Sroot 		return (ENXIO);
2028569Sroot 	return (0);
2038569Sroot }
2046941Ssam 
2056941Ssam idcstrategy(bp)
2066941Ssam 	register struct buf *bp;
2076941Ssam {
2086941Ssam 	register struct uba_device *ui;
2096941Ssam 	register struct idcst *st;
2106941Ssam 	register int unit;
2116941Ssam 	register struct buf *dp;
2126941Ssam 	int xunit = minor(bp->b_dev) & 07;
2136941Ssam 	long bn, sz;
2146941Ssam 
2156941Ssam 	sz = (bp->b_bcount+511) >> 9;
2166941Ssam 	unit = dkunit(bp);
2176941Ssam 	if (unit >= NRB)
2186941Ssam 		goto bad;
2196941Ssam 	ui = idcdinfo[unit];
2206941Ssam 	if (ui == 0 || ui->ui_alive == 0)
2216941Ssam 		goto bad;
2226941Ssam 	st = &idcst[ui->ui_type];
2236941Ssam 	if (bp->b_blkno < 0 ||
2246941Ssam 	    (bn = dkblock(bp))+sz > st->sizes[xunit].nblocks)
2256941Ssam 		goto bad;
2266941Ssam 	if (ui->ui_type == 0)
2276941Ssam 		bn *= 2;
2286941Ssam 	bp->b_cylin = bn/st->nspc + st->sizes[xunit].cyloff;
2296941Ssam 	(void) spl5();
2308608Sroot 	trace("strt",bp);
2316941Ssam 	dp = &idcutab[ui->ui_unit];
2326941Ssam 	disksort(dp, bp);
2336941Ssam 	if (dp->b_active == 0) {
2348608Sroot 		trace("!act",dp);
2356941Ssam 		(void) idcustart(ui);
2366941Ssam 		bp = &ui->ui_mi->um_tab;
2376941Ssam 		if (bp->b_actf && bp->b_active == 0)
2386941Ssam 			(void) idcstart(ui->ui_mi);
2396941Ssam 	}
2406941Ssam 	(void) spl0();
2416941Ssam 	return;
2426941Ssam 
2436941Ssam bad:
2446941Ssam 	bp->b_flags |= B_ERROR;
2456941Ssam 	iodone(bp);
2466941Ssam 	return;
2476941Ssam }
2486941Ssam 
2496941Ssam idcustart(ui)
2506941Ssam 	register struct uba_device *ui;
2516941Ssam {
2526941Ssam 	register struct buf *bp, *dp;
2536941Ssam 	register struct uba_ctlr *um;
2546941Ssam 	register struct idcdevice *idcaddr;
2556941Ssam 	register struct idcst *st;
2566941Ssam 	union idc_dar cyltrk;
2576941Ssam 	daddr_t bn;
2586941Ssam 	int unit;
2596941Ssam 
2606941Ssam 	if (ui == 0)
2616941Ssam 		return (0);
2626941Ssam 	dk_busy &= ~(1<<ui->ui_dk);
2636941Ssam 	dp = &idcutab[ui->ui_unit];
2646941Ssam 	um = ui->ui_mi;
2656941Ssam 	unit = ui->ui_slave;
2668608Sroot 	trace("ust", dp);
2676941Ssam 	idcaddr = (struct idcdevice *)um->um_addr;
2686941Ssam 	if (um->um_tab.b_active) {
2696941Ssam 		idc_softc.sc_softas |= 1<<unit;
2708608Sroot 		trace("umac",idc_softc.sc_softas);
2716941Ssam 		return (0);
2726941Ssam 	}
2736941Ssam 	if ((bp = dp->b_actf) == NULL) {
2748608Sroot 		trace("!bp",0);
2756941Ssam 		return (0);
2766941Ssam 	}
2776941Ssam 	if (dp->b_active) {
2788608Sroot 		trace("dpac",dp->b_active);
2796941Ssam 		goto done;
2806941Ssam 	}
2816941Ssam 	dp->b_active = 1;
2826941Ssam 	/* CHECK DRIVE READY? */
2836941Ssam 	bn = dkblock(bp);
2848608Sroot 	trace("seek", bn);
2856941Ssam 	if (ui->ui_type == 0)
2866941Ssam 		bn *= 2;
2876941Ssam 	st = &idcst[ui->ui_type];
2886941Ssam 	cyltrk.dar_cyl = bp->b_cylin;
2896941Ssam 	cyltrk.dar_trk = (bn / st->nsect) % st->ntrak;
2906941Ssam 	cyltrk.dar_sect = 0;
2916941Ssam 	printd("idcustart, unit %d, cyltrk 0x%x\n", unit, cyltrk.dar_dar);
2926941Ssam 	/*
2936941Ssam 	 * If on cylinder, no need to seek.
2946941Ssam 	 */
2956941Ssam 	if (cyltrk.dar_dar == idccyl[ui->ui_unit].dar_dar)
2966941Ssam 		goto done;
2976941Ssam 	/*
2986941Ssam 	 * RB80 can change heads (tracks) just by loading
2996941Ssam 	 * the disk address register, perform optimization
3006941Ssam 	 * here instead of doing a full seek.
3016941Ssam 	 */
3026941Ssam 	if (ui->ui_type && cyltrk.dar_cyl == idccyl[ui->ui_unit].dar_cyl) {
3036941Ssam 		idcaddr->idccsr = IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8);
3046941Ssam 		idcaddr->idcdar = cyltrk.dar_dar;
3056941Ssam 		idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar;
3066941Ssam 		goto done;
3076941Ssam 	}
3086941Ssam 	/*
3096941Ssam 	 * Need to do a full seek.  Select the unit, clear
3106941Ssam 	 * its attention bit, set the command, load the
3116941Ssam 	 * disk address register, and then go.
3126941Ssam 	 */
3136941Ssam 	idcaddr->idccsr =
3146941Ssam 	    IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16));
3156941Ssam 	idcaddr->idcdar = cyltrk.dar_dar;
3166941Ssam 	idccyl[ui->ui_unit].dar_dar = cyltrk.dar_dar;
3176941Ssam 	printd("  seek");
3186941Ssam 	idcaddr->idccsr = IDC_IE|IDC_SEEK|(unit<<8);
3196941Ssam 	if (ui->ui_dk >= 0) {
3206941Ssam 		dk_busy |= 1<<ui->ui_dk;
3216941Ssam 		dk_seek[ui->ui_dk]++;
3226941Ssam 	}
3236941Ssam 	/*
3246941Ssam 	 * RB80's initiate seeks very quickly.  Wait for it
3256941Ssam 	 * to come ready rather than taking the interrupt.
3266941Ssam 	 */
3276941Ssam 	if (ui->ui_type) {
3286941Ssam 		if (idcwait(idcaddr, 10) == 0)
3296941Ssam 			return (1);
3306941Ssam 		idcaddr->idccsr &= ~IDC_ATTN;
3316941Ssam 		/* has the seek completed? */
3326941Ssam 		if (idcaddr->idccsr & IDC_DRDY) {
3336941Ssam 			printd(", drdy");
3346941Ssam 			idcaddr->idccsr =
3356941Ssam 			    IDC_CRDY|IDC_IE|IDC_SEEK|(unit<<8)|(1<<(unit+16));
3366941Ssam 			goto done;
3376941Ssam 		}
3386941Ssam 	}
3396941Ssam 	printd(", idccsr = 0x%x\n", idcaddr->idccsr);
3406941Ssam 	return (1);
3416941Ssam done:
3426941Ssam 	if (dp->b_active != 2) {
3438608Sroot 		trace("!=2",dp->b_active);
3446941Ssam 		dp->b_forw = NULL;
3456941Ssam 		if (um->um_tab.b_actf == NULL)
3466941Ssam 			um->um_tab.b_actf = dp;
3476941Ssam 		else {
3488608Sroot 			trace("!NUL",um->um_tab.b_actl);
3496941Ssam 			um->um_tab.b_actl->b_forw = dp;
3506941Ssam 		}
3516941Ssam 		um->um_tab.b_actl = dp;
3526941Ssam 		dp->b_active = 2;
3536941Ssam 	}
3546941Ssam 	return (0);
3556941Ssam }
3566941Ssam 
3576941Ssam idcstart(um)
3586941Ssam 	register struct uba_ctlr *um;
3596941Ssam {
3606941Ssam 	register struct buf *bp, *dp;
3616941Ssam 	register struct uba_device *ui;
3626941Ssam 	register struct idcdevice *idcaddr;
3636941Ssam 	register struct idc_softc *sc;
3646941Ssam 	struct idcst *st;
3656941Ssam 	daddr_t bn;
3666941Ssam 	int sn, tn, cmd;
3676941Ssam 
3686941Ssam loop:
3696941Ssam 	if ((dp = um->um_tab.b_actf) == NULL) {
3708608Sroot 		trace("nodp",um);
3716941Ssam 		return (0);
3726941Ssam 	}
3736941Ssam 	if ((bp = dp->b_actf) == NULL) {
3748608Sroot 		trace("nobp", dp);
3756941Ssam 		um->um_tab.b_actf = dp->b_forw;
3766941Ssam 		goto loop;
3776941Ssam 	}
3786941Ssam 	um->um_tab.b_active = 1;
3796941Ssam 	ui = idcdinfo[dkunit(bp)];
3806941Ssam 	bn = dkblock(bp);
3818608Sroot 	trace("star",bp);
3826941Ssam 	if (ui->ui_type == 0)
3836941Ssam 		bn *= 2;
3846941Ssam 	sc = &idc_softc;
3856941Ssam 	st = &idcst[ui->ui_type];
3866941Ssam 	sn = bn%st->nspc;
3876941Ssam 	tn = sn/st->nsect;
3886941Ssam 	sn %= st->nsect;
3896941Ssam 	sc->sc_sect = sn;
3906941Ssam 	sc->sc_trk = tn;
3916941Ssam 	sc->sc_cyl = bp->b_cylin;
3926941Ssam 	idcaddr = (struct idcdevice *)ui->ui_addr;
3936941Ssam 	printd("idcstart, unit %d, dar 0x%x", ui->ui_slave, sc->sc_dar);
3946941Ssam 	if (bp->b_flags & B_READ)
3956941Ssam 		cmd = IDC_IE|IDC_READ|(ui->ui_slave<<8);
3966941Ssam 	else
3976941Ssam 		cmd = IDC_IE|IDC_WRITE|(ui->ui_slave<<8);
3986941Ssam 	idcaddr->idccsr = IDC_CRDY|cmd;
3996941Ssam 	if ((idcaddr->idccsr&IDC_DRDY) == 0) {
4006941Ssam 		printf("rb%d: not ready\n", dkunit(bp));
4016941Ssam 		um->um_tab.b_active = 0;
4026941Ssam 		um->um_tab.b_errcnt = 0;
4036941Ssam 		dp->b_actf = bp->av_forw;
4046941Ssam 		dp->b_active = 0;
4056941Ssam 		bp->b_flags |= B_ERROR;
4066941Ssam 		iodone(bp);
4076941Ssam 		goto loop;
4086941Ssam 	}
4096941Ssam 	idccyl[ui->ui_unit].dar_dar = sc->sc_dar;
4106941Ssam 	idccyl[ui->ui_unit].dar_sect = 0;
4116941Ssam 	sn = (st->nsect - sn) * st->nbps;
4126941Ssam 	if (sn > bp->b_bcount)
4136941Ssam 		sn = bp->b_bcount;
4146941Ssam 	sc->sc_bcnt = sn;
4156941Ssam 	sc->sc_resid = bp->b_bcount;
4166941Ssam 	sc->sc_unit = ui->ui_slave;
4176941Ssam 	printd(", bcr 0x%x, cmd 0x%x\n", sn, cmd);
4186941Ssam 	um->um_cmd = cmd;
4196941Ssam 	(void) ubago(ui);
4206941Ssam 	return (1);
4216941Ssam }
4226941Ssam 
4236941Ssam idcdgo(um)
4246941Ssam 	register struct uba_ctlr *um;
4256941Ssam {
4266941Ssam 	register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr;
4276941Ssam 	register struct idc_softc *sc = &idc_softc;
4286941Ssam 
4296941Ssam 	/*
4306941Ssam 	 * VERY IMPORTANT: must load registers in this order.
4316941Ssam 	 */
4326941Ssam 	idcaddr->idcbar = sc->sc_ubaddr = um->um_ubinfo&0x3ffff;
4336941Ssam 	idcaddr->idcbcr = -sc->sc_bcnt;
4346941Ssam 	idcaddr->idcdar = sc->sc_dar;
4356941Ssam 	printd("idcdgo, ubinfo 0x%x, cmd 0x%x\n", um->um_ubinfo, um->um_cmd);
4366941Ssam 	idcaddr->idccsr = um->um_cmd;
4378608Sroot 	trace("go", um);
4386941Ssam 	um->um_tab.b_active = 2;
4396941Ssam 	/*** CLEAR SPURIOUS ATTN ON R80? ***/
4406941Ssam }
4416941Ssam 
4426941Ssam idcintr(idc)
4436941Ssam 	int idc;
4446941Ssam {
4456941Ssam 	register struct uba_ctlr *um = idcminfo[idc];
4466941Ssam 	register struct uba_device *ui;
4476941Ssam 	register struct idcdevice *idcaddr = (struct idcdevice *)um->um_addr;
4486941Ssam 	register struct idc_softc *sc = &idc_softc;
4496941Ssam 	register struct buf *bp, *dp;
4506941Ssam 	struct idcst *st;
4516941Ssam 	int unit, as, er, cmd, ds = 0;
4526941Ssam 
4536941Ssam 	printd("idcintr, idccsr 0x%x", idcaddr->idccsr);
4546941Ssam top:
4556941Ssam 	idcwticks = 0;
4568608Sroot 	trace("intr", um->um_tab.b_active);
4576941Ssam 	if (um->um_tab.b_active == 2) {
4586941Ssam 		/*
4596941Ssam 		 * Process a data transfer complete interrupt.
4606941Ssam 		 */
4616941Ssam 		um->um_tab.b_active = 1;
4626941Ssam 		dp = um->um_tab.b_actf;
4636941Ssam 		bp = dp->b_actf;
4646941Ssam 		ui = idcdinfo[dkunit(bp)];
4656941Ssam 		unit = ui->ui_slave;
4666941Ssam 		st = &idcst[ui->ui_type];
4676941Ssam 		idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8);
4686941Ssam 		if ((er = idcaddr->idccsr) & IDC_ERR) {
4696941Ssam 			if (er & IDC_DE) {
4706941Ssam 				idcaddr->idcmpr = IDCGS_GETSTAT;
4716941Ssam 				idcaddr->idccsr = IDC_GETSTAT|(unit<<8);
4728721Sroot 				(void) idcwait(idcaddr, 0);
4736941Ssam 				ds = idcaddr->idcmpr;
4746941Ssam 				idcaddr->idccsr =
4756941Ssam 				    IDC_IE|IDC_CRDY|(1<<(unit+16));
4766941Ssam 			}
4776941Ssam 			printd(", er 0x%x, ds 0x%x", er, ds);
4786941Ssam 			if (ds & IDCDS_WL) {
4796941Ssam 				printf("rb%d: write locked\n", dkunit(bp));
4806941Ssam 				bp->b_flags |= B_ERROR;
4816941Ssam 			} else if (++um->um_tab.b_errcnt > 28 || er&IDC_HARD) {
4826941Ssam hard:
4836941Ssam 				harderr(bp, "rb");
4846941Ssam 				printf("csr=%b ds=%b\n", er, IDCCSR_BITS, ds,
4856941Ssam 				    ui->ui_type?IDCRB80DS_BITS:IDCRB02DS_BITS);
4866941Ssam 				bp->b_flags |= B_ERROR;
4876941Ssam 			} else if (er & IDC_DCK) {
4886941Ssam 				switch (er & IDC_ECS) {
4896941Ssam 				case IDC_ECS_NONE:
4906941Ssam 					break;
4916941Ssam 				case IDC_ECS_SOFT:
4926941Ssam 					idcecc(ui);
4936941Ssam 					break;
4946941Ssam 				case IDC_ECS_HARD:
4956941Ssam 				default:
4966941Ssam 					goto hard;
4976941Ssam 				}
4986941Ssam 			} else
4996941Ssam 				/* recoverable error, set up for retry */
5006941Ssam 				goto seek;
5016941Ssam 		}
5026941Ssam 		if ((sc->sc_resid -= sc->sc_bcnt) != 0) {
5036941Ssam 			sc->sc_ubaddr += sc->sc_bcnt;
5046941Ssam 			/*
5056941Ssam 			 * Current transfer is complete, have
5066941Ssam 			 * we overflowed to the next track?
5076941Ssam 			 */
5086941Ssam 			if ((sc->sc_sect += sc->sc_bcnt/st->nbps) == st->nsect) {
5096941Ssam 				sc->sc_sect = 0;
5106941Ssam 				if (++sc->sc_trk == st->ntrak) {
5116941Ssam 					sc->sc_trk = 0;
5126941Ssam 					sc->sc_cyl++;
5136941Ssam 				} else if (ui->ui_type) {
5146941Ssam 					/*
5156941Ssam 					 * RB80 can change heads just by
5166941Ssam 					 * loading the disk address register.
5176941Ssam 					 */
5186941Ssam 					idcaddr->idccsr = IDC_SEEK|IDC_CRDY|
5196941Ssam 					    IDC_IE|(unit<<8);
5206941Ssam 					printd(", change to track 0x%x", sc->sc_dar);
5216941Ssam 					idcaddr->idcdar = sc->sc_dar;
5226941Ssam 					idccyl[ui->ui_unit].dar_dar = sc->sc_dar;
5236941Ssam 					idccyl[ui->ui_unit].dar_sect = 0;
5246941Ssam 					goto cont;
5256941Ssam 				}
5266941Ssam 				/*
5276941Ssam 				 * Changing tracks on RB02 or cylinders
5286941Ssam 				 * on RB80, start a seek.
5296941Ssam 				 */
5306941Ssam seek:
5316941Ssam 				cmd = IDC_IE|IDC_SEEK|(unit<<8);
5326941Ssam 				idcaddr->idccsr = cmd|IDC_CRDY;
5336941Ssam 				idcaddr->idcdar = sc->sc_dar;
5346941Ssam 				printd(", seek to 0x%x\n", sc->sc_dar);
5356941Ssam 				idccyl[ui->ui_unit].dar_dar = sc->sc_dar;
5366941Ssam 				idccyl[ui->ui_unit].dar_sect = 0;
5376941Ssam 				sc->sc_bcnt = 0;
5386941Ssam 				idcaddr->idccsr = cmd;
5396941Ssam 				if (ui->ui_type) {
5406941Ssam 					if (idcwait(idcaddr, 10) == 0)
5416941Ssam 						return;
5426941Ssam 					idcaddr->idccsr &= ~IDC_ATTN;
5436941Ssam 					if (idcaddr->idccsr & IDC_DRDY)
5446941Ssam 						goto top;
5456941Ssam 				}
5466941Ssam 			} else {
5476941Ssam 				/*
5486941Ssam 				 * Continue transfer on current track.
5496941Ssam 				 */
5506941Ssam cont:
5516941Ssam 				sc->sc_bcnt = (st->nsect-sc->sc_sect)*st->nbps;
5526941Ssam 				if (sc->sc_bcnt > sc->sc_resid)
5536941Ssam 					sc->sc_bcnt = sc->sc_resid;
5546941Ssam 				if (bp->b_flags & B_READ)
5556941Ssam 					cmd = IDC_IE|IDC_READ|(unit<<8);
5566941Ssam 				else
5576941Ssam 					cmd = IDC_IE|IDC_WRITE|(unit<<8);
5586941Ssam 				idcaddr->idccsr = cmd|IDC_CRDY;
5596941Ssam 				idcaddr->idcbar = sc->sc_ubaddr;
5606941Ssam 				idcaddr->idcbcr = -sc->sc_bcnt;
5616941Ssam 				idcaddr->idcdar = sc->sc_dar;
5626941Ssam 				printd(", continue I/O 0x%x, 0x%x\n", sc->sc_dar, sc->sc_bcnt);
5636941Ssam 				idcaddr->idccsr = cmd;
5646941Ssam 				um->um_tab.b_active = 2;
5656941Ssam 			}
5666941Ssam 			return;
5676941Ssam 		}
5686941Ssam 		/*
5696941Ssam 		 * Entire transfer is done, clean up.
5706941Ssam 		 */
5716941Ssam 		ubadone(um);
5726941Ssam 		dk_busy &= ~(1 << ui->ui_dk);
5736941Ssam 		um->um_tab.b_active = 0;
5746941Ssam 		um->um_tab.b_errcnt = 0;
5756941Ssam 		um->um_tab.b_actf = dp->b_forw;
5766941Ssam 		dp->b_active = 0;
5776941Ssam 		dp->b_errcnt = 0;
5786941Ssam 		dp->b_actf = bp->av_forw;
5798608Sroot 		trace("done", dp); trace(&um->um_tab.b_actf, dp->b_actf);
5806941Ssam 		bp->b_resid = sc->sc_resid;
5816941Ssam 		printd(", iodone, resid 0x%x\n", bp->b_resid);
5826941Ssam 		iodone(bp);
5836941Ssam 		if (dp->b_actf)
5846941Ssam 			if (idcustart(ui))
5856941Ssam 				return;
5866941Ssam 	} else if (um->um_tab.b_active == 1) {
5876941Ssam 		/*
5886941Ssam 		 * Got an interrupt while setting up for a command
5896941Ssam 		 * or doing a mid-transfer seek.  Save any attentions
5906941Ssam 		 * for later and process a mid-transfer seek complete.
5916941Ssam 		 */
5926941Ssam 		as = idcaddr->idccsr;
5936941Ssam 		idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN);
5946941Ssam 		as = (as >> 16) & 0xf;
5956941Ssam 		unit = sc->sc_unit;
5966941Ssam 		sc->sc_softas |= as & ~(1<<unit);
5976941Ssam 		if (as & (1<<unit)) {
5986941Ssam 			printd(", seek1 complete");
5996941Ssam 			um->um_tab.b_active = 2;
6006941Ssam 			goto top;
6016941Ssam 		}
6026941Ssam 		printd(", as1 %o\n", as);
6036941Ssam 		return;
6046941Ssam 	}
6056941Ssam 	/*
6066941Ssam 	 * Process any seek initiated or complete interrupts.
6076941Ssam 	 */
6086941Ssam 	as = idcaddr->idccsr;
6096941Ssam 	idcaddr->idccsr = IDC_IE|IDC_CRDY|(as&IDC_ATTN);
6106941Ssam 	as = ((as >> 16) & 0xf) | sc->sc_softas;
6116941Ssam 	sc->sc_softas = 0;
6128608Sroot 	trace("as", as);
6136941Ssam 	printd(", as %o", as);
6146941Ssam 	for (unit = 0; unit < NRB; unit++)
6156941Ssam 		if (as & (1<<unit)) {
6166941Ssam 			as &= ~(1<<unit);
6176941Ssam 			idcaddr->idccsr = IDC_IE|IDC_CRDY|(unit<<8);
6186941Ssam 			ui = idcdinfo[unit];
6196941Ssam 			if (ui) {
6206941Ssam 				printd(", attn unit %d", unit);
6216941Ssam 				if (idcaddr->idccsr & IDC_DRDY)
6226941Ssam 					if (idcustart(ui)) {
6236941Ssam 						sc->sc_softas = as;
6246941Ssam 						return;
6256941Ssam 					}
6266941Ssam 			} else {
6276941Ssam 				printd(", unsol. intr. unit %d", unit);
6286941Ssam 			}
6296941Ssam 		}
6306941Ssam 	printd("\n");
6316941Ssam 	if (um->um_tab.b_actf && um->um_tab.b_active == 0) {
6328608Sroot 		trace("stum",um->um_tab.b_actf);
6338721Sroot 		(void) idcstart(um);
6346941Ssam 	}
6356941Ssam }
6366941Ssam 
6378608Sroot idcwait(addr, n)
6386941Ssam 	register struct idcdevice *addr;
6398608Sroot 	register int n;
6406941Ssam {
6416941Ssam 	register int i;
6426941Ssam 
6438608Sroot 	while (--n && (addr->idccsr & IDC_CRDY) == 0)
6446941Ssam 		for (i = 10; i; i--)
6456941Ssam 			;
6468608Sroot 	return (n);
6476941Ssam }
6486941Ssam 
6497728Sroot idcread(dev, uio)
6506941Ssam 	dev_t dev;
6517728Sroot 	struct uio *uio;
6526941Ssam {
6536941Ssam 	register int unit = minor(dev) >> 3;
6546941Ssam 
6556941Ssam 	if (unit >= NRB)
6568161Sroot 		return (ENXIO);
6578161Sroot 	return (physio(idcstrategy, &ridcbuf[unit], dev, B_READ, minphys, uio));
6586941Ssam }
6596941Ssam 
6607834Sroot idcwrite(dev, uio)
6616941Ssam 	dev_t dev;
6627834Sroot 	struct uio *uio;
6636941Ssam {
6646941Ssam 	register int unit = minor(dev) >> 3;
6656941Ssam 
6666941Ssam 	if (unit >= NRB)
6678161Sroot 		return (ENXIO);
6688161Sroot 	return (physio(idcstrategy, &ridcbuf[unit], dev, B_WRITE, minphys, uio));
6696941Ssam }
6706941Ssam 
6716941Ssam idcecc(ui)
6726941Ssam 	register struct uba_device *ui;
6736941Ssam {
6746941Ssam 	register struct idcdevice *idc = (struct idcdevice *)ui->ui_addr;
6756941Ssam 	register struct buf *bp = idcutab[ui->ui_unit].b_actf;
6766941Ssam 	register struct uba_ctlr *um = ui->ui_mi;
6776941Ssam 	register struct idcst *st;
6786941Ssam 	register int i;
6796941Ssam 	struct uba_regs *ubp = ui->ui_hd->uh_uba;
6806941Ssam 	int bit, byte, mask;
6816941Ssam 	caddr_t addr;
6826941Ssam 	int reg, npf, o;
6836941Ssam 	int cn, tn, sn;
6846941Ssam 
6856941Ssam 	printf("idcecc: HELP!\n");
6866941Ssam 	npf = btop(idc->idcbcr + idc_softc.sc_bcnt) - 1;;
6876941Ssam 	reg = btop(idc_softc.sc_ubaddr) + npf;
6886941Ssam 	o = (int)bp->b_un.b_addr & PGOFSET;
6896941Ssam 	st = &idcst[ui->ui_type];
6906941Ssam 	cn = idc_softc.sc_cyl;
6916941Ssam 	tn = idc_softc.sc_trk;
6926941Ssam 	sn = idc_softc.sc_sect;
6936941Ssam 	um->um_tab.b_active = 1;	/* Either complete or continuing... */
6946941Ssam 	printf("rb%d%c: soft ecc sn%d\n", dkunit(bp),
6956941Ssam 	    'a'+(minor(bp->b_dev)&07),
6966941Ssam 	    (cn*st->ntrak + tn) * st->nsect + sn + npf);
6976941Ssam 	mask = idc->idceccpat;
6986941Ssam 	i = idc->idceccpos - 1;		/* -1 makes 0 origin */
6996941Ssam 	bit = i&07;
7006941Ssam 	i = (i&~07)>>3;
7016941Ssam 	byte = i + o;
7026941Ssam 	while (i < 512 && (int)ptob(npf)+i < idc_softc.sc_bcnt && bit > -11) {
7036941Ssam 		addr = ptob(ubp->uba_map[reg+btop(byte)].pg_pfnum)+
7046941Ssam 		    (byte & PGOFSET);
7056941Ssam 		putmemc(addr, getmemc(addr)^(mask<<bit));
7066941Ssam 		byte++;
7076941Ssam 		i++;
7086941Ssam 		bit -= 8;
7096941Ssam 	}
7106941Ssam 	idc_softc.sc_bcnt += idc->idcbcr;
7116941Ssam 	um->um_tab.b_errcnt = 0;	/* error has been corrected */
7126941Ssam 	return;
7136941Ssam }
7146941Ssam 
7156941Ssam idcreset(uban)
7166941Ssam 	int uban;
7176941Ssam {
7186941Ssam 	register struct uba_ctlr *um;
7196941Ssam 	register struct uba_device *ui;
7206941Ssam 	register unit;
7216941Ssam 
7226941Ssam 	if ((um = idcminfo[0]) == 0 || um->um_ubanum != uban ||
7236941Ssam 	    um->um_alive == 0)
7246941Ssam 		return;
7256941Ssam 	printf(" idc0");
7266941Ssam 	um->um_tab.b_active = 0;
7276941Ssam 	um->um_tab.b_actf = um->um_tab.b_actl = 0;
7286941Ssam 	if (um->um_ubinfo) {
7296941Ssam 		printf("<%d>", (um->um_ubinfo>>28)&0xf);
7309354Ssam 		um->um_ubinfo = 0;
7316941Ssam 	}
7326941Ssam 	for (unit = 0; unit < NRB; unit++) {
7336941Ssam 		if ((ui = idcdinfo[unit]) == 0 || ui->ui_alive == 0)
7346941Ssam 			continue;
7356941Ssam 		idcutab[unit].b_active = 0;
7366941Ssam 		(void) idcustart(ui);
7376941Ssam 	}
7386941Ssam 	(void) idcstart(um);
7396941Ssam }
7406941Ssam 
7416941Ssam idcwatch()
7426941Ssam {
7436941Ssam 	register struct uba_ctlr *um;
7446941Ssam 	register unit;
7456941Ssam 
7466941Ssam 	timeout(idcwatch, (caddr_t)0, hz);
7476941Ssam 	um = idcminfo[0];
7486941Ssam 	if (um == 0 || um->um_alive == 0)
7496941Ssam 		return;
7506941Ssam 	if (um->um_tab.b_active == 0) {
7516941Ssam 		for (unit = 0; unit < NRB; unit++)
7526941Ssam 			if (idcutab[unit].b_active)
7536941Ssam 				goto active;
7546941Ssam 		idcwticks = 0;
7556941Ssam 		return;
7566941Ssam 	}
7576941Ssam active:
7586941Ssam 	idcwticks++;
7596941Ssam 	if (idcwticks >= 20) {
7606941Ssam 		idcwticks = 0;
7616941Ssam 		printf("idc0: lost interrupt\n");
7626941Ssam 		idcintr(0);
7636941Ssam 	}
7646941Ssam }
7656941Ssam 
7668608Sroot /*ARGSUSED*/
7676941Ssam idcdump(dev)
7686941Ssam 	dev_t dev;
7696941Ssam {
7706941Ssam #ifdef notdef
7716941Ssam 	struct idcdevice *idcaddr;
7726941Ssam 	char *start;
7736941Ssam 	int num, blk, unit, dbsize;
7746941Ssam 	struct size *sizes;
7756941Ssam 	register struct uba_regs *uba;
7766941Ssam 	register struct uba_device *ui;
7776941Ssam 	struct idcst *st;
7786941Ssam 
7796941Ssam 	unit = minor(dev) >> 3;
7806941Ssam 	if (unit >= NRB)
7816941Ssam 		return (ENXIO);
7826941Ssam #define	phys(cast, addr) ((cast)((int)addr & 0x7fffffff))
7836941Ssam 	ui = phys(struct uba_device *, idcdinfo[unit]);
7846941Ssam 	if (ui->ui_alive == 0)
7856941Ssam 		return (ENXIO);
7866941Ssam 	uba = phys(struct uba_hd *, ui->ui_hd)->uh_physuba;
7876941Ssam 	ubainit(uba);
7886941Ssam 	idcaddr = (struct idcdevice *)ui->ui_physaddr;
7896941Ssam 	num = maxfree;
7906941Ssam 	start = 0;
7916941Ssam /***
7926941Ssam 	idcaddr->idccs1 = IDC_CCLR;
7936941Ssam 	idcaddr->idccs2 = unit;
7946941Ssam 	idcaddr->idccs1 = idctypes[ui->ui_type]|IDC_DCLR|IDC_GO;
7958721Sroot 	(void) idcwait(idcaddr);
7966941Ssam 	dbsize = 20 or 31;
7976941Ssam ***/
7986941Ssam 	st = &idcst[ui->ui_type];
7996941Ssam 	sizes = phys(struct size *, st->sizes);
8006941Ssam 	if (dumplo < 0 || dumplo + num >= sizes[minor(dev)&07].nblocks)
8016941Ssam 		return (EINVAL);
8026941Ssam 	while (num > 0) {
8036941Ssam 		register struct pte *io;
8046941Ssam 		register int i;
8056941Ssam 		int cn, sn, tn;
8066941Ssam 		daddr_t bn;
8076941Ssam 
8086941Ssam 		blk = num > dbsize ? dbsize : num;
8096941Ssam 		io = uba->uba_map;
8106941Ssam 		for (i = 0; i < blk; i++)
8116941Ssam 			*(int *)io++ = (btop(start)+i) | (1<<21) | UBAMR_MRV;
8126941Ssam 		*(int *)io = 0;
8136941Ssam 		bn = dumplo + btop(start);
8146941Ssam 		cn = bn/st->nspc + sizes[minor(dev)&07].cyloff;
8156941Ssam 		sn = bn%st->nspc;
8166941Ssam 		tn = sn/st->nsect;
8176941Ssam 		sn = sn%st->nsect;
8186941Ssam /***
8196941Ssam 		idcaddr->idccyl = cn;
8206941Ssam 		rp = (short *) &idcaddr->idcda;
8216941Ssam 		*rp = (tn << 8) + sn;
8226941Ssam 		*--rp = 0;
8236941Ssam 		*--rp = -blk*NBPG / sizeof (short);
8246941Ssam 		*--rp = idctypes[ui->ui_type]|IDC_GO|IDC_WRITE;
8258721Sroot 		(void) idcwait(idcaddr);
8266941Ssam ***/
8276941Ssam 		if (idcaddr->idccsr & IDC_ERR)
8286941Ssam 			return (EIO);
8296941Ssam 		start += blk*NBPG;
8306941Ssam 		num -= blk;
8316941Ssam 	}
8326941Ssam 	return (0);
8336941Ssam #else
8346941Ssam 	return (ENXIO);
8356941Ssam #endif
8366941Ssam }
8376941Ssam #endif
838