xref: /csrg-svn/sys/vax/uba/dz.c (revision 2756)
1*2756Swnj /*	dz.c	4.19	02/27/81	*/
217Sbill 
31935Swnj #include "dz.h"
42645Swnj #if NDZ > 0
52457Swnj #define	DELAY(i)	{ register int j = i; while (--j > 0); }
617Sbill /*
717Sbill  *  DZ-11 Driver
82469Swnj  *
92469Swnj  * This driver mimics dh.c; see it for explanation of common code.
1017Sbill  */
112731Swnj #include "bk.h"
1217Sbill #include "../h/param.h"
1317Sbill #include "../h/systm.h"
1417Sbill #include "../h/tty.h"
1517Sbill #include "../h/dir.h"
1617Sbill #include "../h/user.h"
1717Sbill #include "../h/map.h"
1817Sbill #include "../h/pte.h"
192395Swnj #include "../h/buf.h"
202567Swnj #include "../h/vm.h"
2117Sbill #include "../h/uba.h"
2217Sbill #include "../h/conf.h"
2317Sbill #include "../h/pdma.h"
24114Sbill #include "../h/bk.h"
25871Sbill #include "../h/file.h"
261786Sbill #include "../h/mx.h"
27145Sbill 
282469Swnj /*
292469Swnj  * Driver information for auto-configuration stuff.
302469Swnj  */
312606Swnj int	dzprobe(), dzattach(), dzrint();
322645Swnj struct	uba_dinfo *dzinfo[NDZ];
332395Swnj u_short	dzstd[] = { 0 };
342395Swnj struct	uba_driver dzdriver =
352606Swnj 	{ dzprobe, 0, dzattach, 0, dzstd, "dz", dzinfo };
362395Swnj 
372645Swnj #define	NDZLINE 	(NDZ*8)
3817Sbill 
392469Swnj /*
402469Swnj  * Registers and bits
412469Swnj  */
422469Swnj 
432469Swnj /* Bits in dzlpr */
442457Swnj #define	BITS7	020
452457Swnj #define	BITS8	030
462457Swnj #define	TWOSB	040
472457Swnj #define	PENABLE	0100
482457Swnj #define	OPAR	0200
4917Sbill 
502469Swnj /* Bits in dzrbuf */
512469Swnj #define	DZ_PE	010000
522469Swnj #define	DZ_FE	020000
532469Swnj #define	DZ_DO	040000
542469Swnj 
552469Swnj /* Bits in dzcsr */
562469Swnj #define	DZ_CLR	020		/* Reset dz */
572469Swnj #define	DZ_MSE	040		/* Master Scan Enable */
582469Swnj #define	DZ_RIE	0100		/* Receiver Interrupt Enable */
592469Swnj #define	DZ_SAE	010000		/* Silo Alarm Enable */
602469Swnj #define	DZ_TIE	040000		/* Transmit Interrupt Enable */
612469Swnj #define	DZ_IEN	(DZ_MSE+DZ_RIE+DZ_TIE+DZ_SAE)
622469Swnj 
632469Swnj /* Flags for modem-control */
642469Swnj #define	DZ_ON	1
652469Swnj #define	DZ_OFF	0
6617Sbill 
672469Swnj int	dzstart(), dzxint(), dzdma();
68114Sbill int	ttrstrt();
692645Swnj struct	tty dz_tty[NDZLINE];
702645Swnj int	dz_cnt = { NDZLINE };
71119Sbill int	dzact;
7217Sbill 
7317Sbill struct device {
742469Swnj 	short	dzcsr;		/* control-status register */
752469Swnj 	short	dzrbuf;		/* receiver buffer */
762469Swnj #define	dzlpr	dzrbuf		/* line parameter reg is write of dzrbuf */
772469Swnj 	char	dztcr;		/* transmit control register */
782469Swnj 	char	dzdtr;		/* data terminal ready */
792469Swnj 	char	dztbuf;		/* transmit buffer */
802469Swnj 	char	dzbrk;		/* break control */
812469Swnj #define	dzmsr	dzbrk		/* modem status register */
8217Sbill };
832469Swnj /*
842469Swnj  * Software copy of dzbrk since it isn't readable
852469Swnj  */
862645Swnj char	dz_brk[NDZ];
872645Swnj char	dzsoftCAR[NDZ];
8817Sbill 
892469Swnj /*
902469Swnj  * The dz doesn't interrupt on carrier transitions, so
912469Swnj  * we have to use a timer to watch it.
922469Swnj  */
932469Swnj char	dz_timer;		/* timer started? */
942469Swnj 
952469Swnj /*
962469Swnj  * Pdma structures for fast output code
972469Swnj  */
982645Swnj struct	pdma dzpdma[NDZLINE];
992469Swnj 
1002395Swnj char	dz_speeds[] =
1012395Swnj 	{ 0,020,021,022,023,024,0,025,026,027,030,032,034,036,0,0 };
10217Sbill 
1032606Swnj dzprobe(reg)
1042395Swnj 	caddr_t reg;
1052395Swnj {
1062457Swnj 	register int br, cvec;
1072457Swnj 	register struct device *dzaddr = (struct device *)reg;
1082395Swnj 
1092606Swnj #ifdef lint
1102606Swnj 	br = 0; br = cvec; cvec = br;
1112606Swnj #endif
1122469Swnj 	dzaddr->dzcsr = DZ_TIE|DZ_MSE;
1132422Skre 	dzaddr->dztcr = 1;		/* enable any line */
1142457Swnj 	DELAY(100000);
1152469Swnj 	dzaddr->dzcsr = DZ_CLR;		/* reset everything */
1162457Swnj 	if (cvec && cvec != 0x200)
1172457Swnj 		cvec -= 4;
1182457Swnj 	return (1);
1192395Swnj }
1202395Swnj 
1212606Swnj dzattach(ui)
1222395Swnj 	register struct uba_dinfo *ui;
1232395Swnj {
1242395Swnj 	register struct pdma *pdp = &dzpdma[ui->ui_unit*8];
1252395Swnj 	register struct tty *tp = &dz_tty[ui->ui_unit*8];
1262606Swnj 	register int cntr;
1272645Swnj 	extern dzscan();
1282395Swnj 
1292606Swnj 	for (cntr = 0; cntr < 8; cntr++) {
1302606Swnj 		pdp->p_addr = (struct device *)ui->ui_addr;
1312395Swnj 		pdp->p_arg = (int)tp;
1322395Swnj 		pdp->p_fcn = dzxint;
1332395Swnj 		pdp++, tp++;
1342395Swnj 	}
1352567Swnj 	dzsoftCAR[ui->ui_unit] = ui->ui_flags;
1362627Swnj 	if (dz_timer == 0) {
1372627Swnj 		dz_timer++;
138*2756Swnj 		timeout(dzscan, (caddr_t)0, hz);
1392627Swnj 	}
1402395Swnj 	return (1);
1412395Swnj }
1422395Swnj 
14317Sbill /*ARGSUSED*/
1442395Swnj dzopen(dev, flag)
1452395Swnj 	dev_t dev;
14617Sbill {
14717Sbill 	register struct tty *tp;
1482395Swnj 	register int unit;
14917Sbill 
1502395Swnj 	unit = minor(dev);
1512395Swnj 	if (unit >= dz_cnt || dzpdma[unit].p_addr == 0) {
15217Sbill 		u.u_error = ENXIO;
15317Sbill 		return;
15417Sbill 	}
1552395Swnj 	tp = &dz_tty[unit];
1562395Swnj 	tp->t_addr = (caddr_t)&dzpdma[unit];
15717Sbill 	tp->t_oproc = dzstart;
15817Sbill 	tp->t_iproc = NULL;
15917Sbill 	tp->t_state |= WOPEN;
16017Sbill 	if ((tp->t_state & ISOPEN) == 0) {
16117Sbill 		ttychars(tp);
1622469Swnj 		tp->t_ospeed = tp->t_ispeed = B300;
16317Sbill 		tp->t_flags = ODDP|EVENP|ECHO;
1642469Swnj 		/* tp->t_state |= HUPCLS; */
1652395Swnj 		dzparam(unit);
16617Sbill 	} else if (tp->t_state&XCLUDE && u.u_uid != 0) {
16717Sbill 		u.u_error = EBUSY;
16817Sbill 		return;
16917Sbill 	}
1702469Swnj 	dzmodem(unit, DZ_ON);
171114Sbill 	(void) spl5();
17217Sbill 	while ((tp->t_state & CARR_ON) == 0) {
17317Sbill 		tp->t_state |= WOPEN;
17417Sbill 		sleep((caddr_t)&tp->t_rawq, TTIPRI);
17517Sbill 	}
176114Sbill 	(void) spl0();
1772395Swnj 	(*linesw[tp->t_line].l_open)(dev, tp);
17817Sbill }
17917Sbill 
1802395Swnj /*ARGSUSED*/
1812395Swnj dzclose(dev, flag)
1822395Swnj 	dev_t dev;
18317Sbill {
18417Sbill 	register struct tty *tp;
1852395Swnj 	register int unit;
1862395Swnj 	int dz;
18717Sbill 
1882395Swnj 	unit = minor(dev);
1892395Swnj 	dz = unit >> 3;
1902395Swnj 	tp = &dz_tty[unit];
19117Sbill 	(*linesw[tp->t_line].l_close)(tp);
1922197Stoy 	((struct pdma *)(tp->t_addr))->p_addr->dzbrk =
1932395Swnj 	    (dz_brk[dz] &= ~(1 << (unit&07)));
19417Sbill 	if (tp->t_state & HUPCLS)
1952469Swnj 		dzmodem(unit, DZ_OFF);
19617Sbill 	ttyclose(tp);
19717Sbill }
19817Sbill 
1992395Swnj dzread(dev)
2002395Swnj 	dev_t dev;
20117Sbill {
20217Sbill 	register struct tty *tp;
20317Sbill 
2042395Swnj 	tp = &dz_tty[minor(dev)];
20517Sbill 	(*linesw[tp->t_line].l_read)(tp);
20617Sbill }
20717Sbill 
2082395Swnj dzwrite(dev)
2092395Swnj 	dev_t dev;
21017Sbill {
21117Sbill 	register struct tty *tp;
21217Sbill 
2132395Swnj 	tp = &dz_tty[minor(dev)];
21417Sbill 	(*linesw[tp->t_line].l_write)(tp);
21517Sbill }
21617Sbill 
217119Sbill /*ARGSUSED*/
2182395Swnj dzrint(dz)
2192395Swnj 	int dz;
22017Sbill {
22117Sbill 	register struct tty *tp;
22217Sbill 	register int c;
22317Sbill 	register struct device *dzaddr;
224119Sbill 	register struct tty *tp0;
2252395Swnj 	register int unit;
22617Sbill 
2272457Swnj 	if ((dzact & (1<<dz)) == 0)
2282457Swnj 		return;
2292457Swnj 	unit = dz * 8;
2302457Swnj 	dzaddr = dzpdma[unit].p_addr;
2312457Swnj 	tp0 = &dz_tty[unit];
2322457Swnj 	while ((c = dzaddr->dzrbuf) < 0) {	/* char present */
2332457Swnj 		tp = tp0 + ((c>>8)&07);
2342457Swnj 		if (tp >= &dz_tty[dz_cnt])
23517Sbill 			continue;
2362457Swnj 		if ((tp->t_state & ISOPEN) == 0) {
2372457Swnj 			wakeup((caddr_t)&tp->t_rawq);
2382457Swnj 			continue;
2392457Swnj 		}
2402469Swnj 		if (c&DZ_FE)
2412457Swnj 			if (tp->t_flags & RAW)
2422469Swnj 				c = 0;
2432457Swnj 			else
2442457Swnj 				c = tun.t_intrc;
2452469Swnj 		if (c&DZ_DO)
2462457Swnj 			printf("o");
2472469Swnj 		if (c&DZ_PE)
2482457Swnj 			if (((tp->t_flags & (EVENP|ODDP)) == EVENP)
2492457Swnj 			  || ((tp->t_flags & (EVENP|ODDP)) == ODDP))
25017Sbill 				continue;
2512731Swnj #if NBK > 0
2522457Swnj 		if (tp->t_line == NETLDISC) {
2532457Swnj 			c &= 0177;
2542457Swnj 			BKINPUT(c, tp);
2552457Swnj 		} else
2562731Swnj #endif
2572457Swnj 			(*linesw[tp->t_line].l_rint)(c, tp);
25817Sbill 	}
25917Sbill }
26017Sbill 
26117Sbill /*ARGSUSED*/
26217Sbill dzioctl(dev, cmd, addr, flag)
2632395Swnj 	dev_t dev;
2642395Swnj 	caddr_t addr;
26517Sbill {
26617Sbill 	register struct tty *tp;
2672395Swnj 	register int unit = minor(dev);
2682395Swnj 	register int dz = unit >> 3;
26917Sbill 
2702395Swnj 	tp = &dz_tty[unit];
271114Sbill 	cmd = (*linesw[tp->t_line].l_ioctl)(tp, cmd, addr);
272114Sbill 	if (cmd == 0)
273114Sbill 		return;
2741896Swnj 	if (ttioctl(tp, cmd, addr, flag)) {
27517Sbill 		if (cmd==TIOCSETP || cmd==TIOCSETN)
2762395Swnj 			dzparam(unit);
277170Sbill 	} else switch(cmd) {
2782395Swnj 
279170Sbill 	case TIOCSBRK:
280882Sbill 		((struct pdma *)(tp->t_addr))->p_addr->dzbrk =
2812395Swnj 			(dz_brk[dz] |= 1 << (unit&07));
282170Sbill 		break;
283170Sbill 	case TIOCCBRK:
284882Sbill 		((struct pdma *)(tp->t_addr))->p_addr->dzbrk =
2852395Swnj 			(dz_brk[dz] &= ~(1 << (unit&07)));
286170Sbill 		break;
287170Sbill 	case TIOCSDTR:
2882469Swnj 		dzmodem(unit, DZ_ON);
289170Sbill 		break;
290170Sbill 	case TIOCCDTR:
2912469Swnj 		dzmodem(unit, DZ_OFF);
292170Sbill 		break;
293170Sbill 	default:
29417Sbill 		u.u_error = ENOTTY;
295170Sbill 	}
29617Sbill }
29717Sbill 
2982395Swnj dzparam(unit)
2992395Swnj 	register int unit;
30017Sbill {
30117Sbill 	register struct tty *tp;
30217Sbill 	register struct device *dzaddr;
3032395Swnj 	register int lpr;
30417Sbill 
3052395Swnj 	tp = &dz_tty[unit];
3062395Swnj 	dzaddr = dzpdma[unit].p_addr;
30717Sbill 	dzaddr->dzcsr = DZ_IEN;
3082395Swnj 	dzact |= (1<<(unit>>3));
30917Sbill 	if (tp->t_ispeed == 0) {
3102469Swnj 		dzmodem(unit, DZ_OFF);		/* hang up line */
31117Sbill 		return;
31217Sbill 	}
3132395Swnj 	lpr = (dz_speeds[tp->t_ispeed]<<8) | (unit & 07);
3142296Swnj 	if ((tp->t_local&LLITOUT) || (tp->t_flags&RAW))
31517Sbill 		lpr |= BITS8;
31617Sbill 	else
31717Sbill 		lpr |= (BITS7|PENABLE);
31817Sbill 	if ((tp->t_flags & EVENP) == 0)
31917Sbill 		lpr |= OPAR;
3202469Swnj 	if (tp->t_ispeed == B110)
3212469Swnj 		lpr |= TWOSB;
32217Sbill 	dzaddr->dzlpr = lpr;
32317Sbill }
32417Sbill 
32517Sbill dzxint(tp)
3262395Swnj 	register struct tty *tp;
32717Sbill {
32817Sbill 	register struct pdma *dp;
329145Sbill 	register s;
33017Sbill 
3312469Swnj 	s = spl5();		/* block pdma interrupts */
3322395Swnj 	dp = (struct pdma *)tp->t_addr;
33317Sbill 	tp->t_state &= ~BUSY;
33417Sbill 	if (tp->t_state & FLUSH)
33517Sbill 		tp->t_state &= ~FLUSH;
33617Sbill 	else
337281Sbill 		ndflush(&tp->t_outq, dp->p_mem-tp->t_outq.c_cf);
33817Sbill 	if (tp->t_line)
33917Sbill 		(*linesw[tp->t_line].l_start)(tp);
34017Sbill 	else
34117Sbill 		dzstart(tp);
34217Sbill 	if (tp->t_outq.c_cc == 0 || (tp->t_state&BUSY)==0)
3432395Swnj 		dp->p_addr->dztcr &= ~(1 << (minor(tp->t_dev)&07));
344145Sbill 	splx(s);
34517Sbill }
34617Sbill 
34717Sbill dzstart(tp)
3482395Swnj 	register struct tty *tp;
34917Sbill {
35017Sbill 	register struct pdma *dp;
35117Sbill 	register struct device *dzaddr;
3522395Swnj 	register int cc;
3532395Swnj 	int s;
35417Sbill 
3552395Swnj 	dp = (struct pdma *)tp->t_addr;
35617Sbill 	dzaddr = dp->p_addr;
3572395Swnj 	s = spl5();
35817Sbill 	if (tp->t_state & (TIMEOUT|BUSY|TTSTOP))
35917Sbill 		goto out;
360921Sbill 	if (tp->t_state&ASLEEP && tp->t_outq.c_cc <= TTLOWAT(tp)) {
36117Sbill 		tp->t_state &= ~ASLEEP;
36217Sbill 		if (tp->t_chan)
36317Sbill 			mcstart(tp->t_chan, (caddr_t)&tp->t_outq);
36417Sbill 		else
36517Sbill 			wakeup((caddr_t)&tp->t_outq);
36617Sbill 	}
36717Sbill 	if (tp->t_outq.c_cc == 0)
36817Sbill 		goto out;
36917Sbill 	if (tp->t_flags&RAW)
37017Sbill 		cc = ndqb(&tp->t_outq, 0);
37117Sbill 	else {
37217Sbill 		cc = ndqb(&tp->t_outq, 0200);
37317Sbill 		if (cc == 0) {
37417Sbill 			cc = getc(&tp->t_outq);
3752469Swnj 			timeout(ttrstrt, (caddr_t)tp, (cc&0x7f) + 6);
37617Sbill 			tp->t_state |= TIMEOUT;
37717Sbill 			goto out;
37817Sbill 		}
37917Sbill 	}
38017Sbill 	tp->t_state |= BUSY;
38117Sbill 	dp->p_end = dp->p_mem = tp->t_outq.c_cf;
38217Sbill 	dp->p_end += cc;
3832469Swnj 	dzaddr->dztcr |= 1 << (minor(tp->t_dev) & 07);	/* force intr */
3842395Swnj out:
3852395Swnj 	splx(s);
38617Sbill }
38717Sbill 
38817Sbill /*
38917Sbill  * Stop output on a line.
39017Sbill  */
39117Sbill /*ARGSUSED*/
39217Sbill dzstop(tp, flag)
3932395Swnj 	register struct tty *tp;
39417Sbill {
39517Sbill 	register struct pdma *dp;
39617Sbill 	register int s;
39717Sbill 
3982395Swnj 	dp = (struct pdma *)tp->t_addr;
3992457Swnj 	s = spl5();
40017Sbill 	if (tp->t_state & BUSY) {
40117Sbill 		dp->p_end = dp->p_mem;
4022395Swnj 		if ((tp->t_state&TTSTOP)==0)
40317Sbill 			tp->t_state |= FLUSH;
40417Sbill 	}
40517Sbill 	splx(s);
40617Sbill }
40717Sbill 
4082395Swnj dzmodem(unit, flag)
4092395Swnj 	register int unit;
41017Sbill {
41117Sbill 	register struct device *dzaddr;
41217Sbill 	register char bit;
41317Sbill 
4142395Swnj 	dzaddr = dzpdma[unit].p_addr;
4152395Swnj 	bit = 1<<(unit&07);
4162469Swnj 	if (flag == DZ_OFF)
41717Sbill 		dzaddr->dzdtr &= ~bit;
41817Sbill 	else
41917Sbill 		dzaddr->dzdtr |= bit;
42017Sbill }
42117Sbill 
42217Sbill dzscan()
42317Sbill {
42417Sbill 	register i;
42517Sbill 	register struct device *dzaddr;
42617Sbill 	register bit;
42717Sbill 	register struct tty *tp;
42817Sbill 
42917Sbill 	for (i = 0; i < dz_cnt ; i++) {
43017Sbill 		dzaddr = dzpdma[i].p_addr;
4312627Swnj 		if (dzaddr == 0)
4322627Swnj 			continue;
43317Sbill 		tp = &dz_tty[i];
43417Sbill 		bit = 1<<(i&07);
4352606Swnj 		if ((dzsoftCAR[i>>3]&bit) || (dzaddr->dzmsr&bit)) {
43617Sbill 			/* carrier present */
43717Sbill 			if ((tp->t_state & CARR_ON) == 0) {
43817Sbill 				wakeup((caddr_t)&tp->t_rawq);
43917Sbill 				tp->t_state |= CARR_ON;
44017Sbill 			}
44117Sbill 		} else {
4422469Swnj 			if ((tp->t_state&CARR_ON) &&
4432469Swnj 			    (tp->t_local&LNOHANG)==0) {
44417Sbill 				/* carrier lost */
445882Sbill 				if (tp->t_state&ISOPEN) {
446170Sbill 					gsignal(tp->t_pgrp, SIGHUP);
447205Sbill 					gsignal(tp->t_pgrp, SIGCONT);
448170Sbill 					dzaddr->dzdtr &= ~bit;
449871Sbill 					flushtty(tp, FREAD|FWRITE);
450170Sbill 				}
451170Sbill 				tp->t_state &= ~CARR_ON;
45217Sbill 			}
45317Sbill 		}
45417Sbill 	}
455*2756Swnj 	timeout(dzscan, (caddr_t)0, 2*hz);
45617Sbill }
457119Sbill 
458119Sbill dztimer()
459119Sbill {
4602457Swnj 	int dz;
461119Sbill 
4622645Swnj 	for (dz = 0; dz < NDZ; dz++)
4632457Swnj 		dzrint(dz);
464119Sbill }
465281Sbill 
466281Sbill /*
467281Sbill  * Reset state of driver if UBA reset was necessary.
468301Sbill  * Reset parameters and restart transmission on open lines.
469281Sbill  */
4702395Swnj dzreset(uban)
4712422Skre 	int uban;
472281Sbill {
4732395Swnj 	register int unit;
474281Sbill 	register struct tty *tp;
4752422Skre 	register struct uba_dinfo *ui;
4762422Skre 	int any = 0;
477281Sbill 
4782645Swnj 	for (unit = 0; unit < NDZLINE; unit++) {
4792422Skre 		ui = dzinfo[unit >> 3];
4802422Skre 		if (ui == 0 || ui->ui_ubanum != uban || ui->ui_alive == 0)
4812422Skre 			continue;
4822422Skre 		if (any == 0) {
4832422Skre 			printf(" dz");
4842422Skre 			any++;
4852422Skre 		}
4862395Swnj 		tp = &dz_tty[unit];
487281Sbill 		if (tp->t_state & (ISOPEN|WOPEN)) {
4882395Swnj 			dzparam(unit);
4892469Swnj 			dzmodem(unit, DZ_ON);
490301Sbill 			tp->t_state &= ~BUSY;
491301Sbill 			dzstart(tp);
492281Sbill 		}
493281Sbill 	}
494281Sbill 	dztimer();
495281Sbill }
4961562Sbill #endif
497