xref: /csrg-svn/sys/vax/uba/dh.c (revision 2924)
1*2924Swnj /*	dh.c	4.27	81/03/06	*/
213Sbill 
31934Swnj #include "dh.h"
42643Swnj #if NDH > 0
52456Swnj #define	DELAY(i)	{ register int j = i; while (--j > 0); }
613Sbill /*
72479Swnj  * DH-11/DM-11 driver
813Sbill  */
92730Swnj #include "bk.h"
1013Sbill #include "../h/param.h"
1113Sbill #include "../h/conf.h"
1213Sbill #include "../h/dir.h"
1313Sbill #include "../h/user.h"
1413Sbill #include "../h/tty.h"
1513Sbill #include "../h/map.h"
1613Sbill #include "../h/pte.h"
172395Swnj #include "../h/buf.h"
182566Swnj #include "../h/vm.h"
1913Sbill #include "../h/uba.h"
20113Sbill #include "../h/bk.h"
211561Sbill #include "../h/clist.h"
221786Sbill #include "../h/mx.h"
232468Swnj #include "../h/file.h"
2413Sbill 
252468Swnj /*
262479Swnj  * Definition of the driver for the auto-configuration program.
272479Swnj  * There is one definition for the dh and one for the dm.
282468Swnj  */
292605Swnj int	dhprobe(), dhattach(), dhrint(), dhxint();
302643Swnj struct	uba_dinfo *dhinfo[NDH];
312395Swnj u_short	dhstd[] = { 0 };
322395Swnj struct	uba_driver dhdriver =
332605Swnj 	{ dhprobe, 0, dhattach, 0, dhstd, "dh", dhinfo };
342395Swnj 
352605Swnj int	dmprobe(), dmattach(), dmintr();
362643Swnj struct	uba_dinfo *dminfo[NDH];
372479Swnj u_short	dmstd[] = { 0 };
382479Swnj struct	uba_driver dmdriver =
392605Swnj 	{ dmprobe, 0, dmattach, 0, dmstd, "dm", dminfo };
4013Sbill 
412479Swnj struct dhdevice
422479Swnj {
432479Swnj 	union {
442479Swnj 		short	dhcsr;		/* control-status register */
452479Swnj 		char	dhcsrl;		/* low byte for line select */
462479Swnj 	} un;
472479Swnj 	short	dhrcr;			/* receive character register */
482479Swnj 	short	dhlpr;			/* line parameter register */
492479Swnj 	u_short dhcar;			/* current address register */
502479Swnj 	short	dhbcr;			/* byte count register */
512479Swnj 	u_short	dhbar;			/* buffer active register */
522479Swnj 	short	dhbreak;		/* break control register */
532479Swnj 	short	dhsilo;			/* silo status register */
542479Swnj };
5513Sbill 
562456Swnj /* Bits in dhcsr */
572456Swnj #define	DH_TI	0100000		/* transmit interrupt */
582456Swnj #define	DH_SI	0040000		/* storage interrupt */
592456Swnj #define	DH_TIE	0020000		/* transmit interrupt enable */
602456Swnj #define	DH_SIE	0010000		/* storage interrupt enable */
612456Swnj #define	DH_MC	0004000		/* master clear */
622456Swnj #define	DH_NXM	0002000		/* non-existant memory */
632456Swnj #define	DH_MM	0001000		/* maintenance mode */
642456Swnj #define	DH_CNI	0000400		/* clear non-existant memory interrupt */
652456Swnj #define	DH_RI	0000200		/* receiver interrupt */
662456Swnj #define	DH_RIE	0000100		/* receiver interrupt enable */
6713Sbill 
682479Swnj /* Bits in dhlpr */
692479Swnj #define	BITS6	01
702479Swnj #define	BITS7	02
712479Swnj #define	BITS8	03
722479Swnj #define	TWOSB	04
732479Swnj #define	PENABLE	020
742479Swnj /* DEC manuals incorrectly say this bit causes generation of even parity. */
752479Swnj #define	OPAR	040
762479Swnj #define	HDUPLX	040000
772479Swnj 
782456Swnj #define	DH_IE	(DH_TIE|DH_SIE|DH_RIE)
792456Swnj 
802456Swnj /* Bits in dhrcr */
812479Swnj #define	DH_PE		0010000		/* parity error */
822479Swnj #define	DH_FE		0020000		/* framing error */
832479Swnj #define	DH_DO		0040000		/* data overrun */
842456Swnj 
852479Swnj struct dmdevice
862479Swnj {
872479Swnj 	short	dmcsr;		/* control status register */
882479Swnj 	short	dmlstat;	/* line status register */
892479Swnj 	short	dmpad1[2];
902479Swnj };
912479Swnj 
922479Swnj /* bits in dm csr */
932479Swnj #define	DM_RF		0100000		/* ring flag */
942479Swnj #define	DM_CF		0040000		/* carrier flag */
952479Swnj #define	DM_CTS		0020000		/* clear to send */
962479Swnj #define	DM_SRF		0010000		/* secondary receive flag */
972479Swnj #define	DM_CS		0004000		/* clear scan */
982479Swnj #define	DM_CM		0002000		/* clear multiplexor */
992479Swnj #define	DM_MM		0001000		/* maintenance mode */
1002479Swnj #define	DM_STP		0000400		/* step */
1012479Swnj #define	DM_DONE		0000200		/* scanner is done */
1022479Swnj #define	DM_IE		0000100		/* interrupt enable */
1032479Swnj #define	DM_SE		0000040		/* scan enable */
1042479Swnj #define	DM_BUSY		0000020		/* scan busy */
1052479Swnj 
1062479Swnj /* bits in dm lsr */
1072479Swnj #define	DML_RNG		0000200		/* ring */
1082479Swnj #define	DML_CAR		0000100		/* carrier detect */
1092479Swnj #define	DML_CTS		0000040		/* clear to send */
1102479Swnj #define	DML_SR		0000020		/* secondary receive */
1112479Swnj #define	DML_ST		0000010		/* secondary transmit */
1122479Swnj #define	DML_RTS		0000004		/* request to send */
1132479Swnj #define	DML_DTR		0000002		/* data terminal ready */
1142479Swnj #define	DML_LE		0000001		/* line enable */
1152479Swnj 
1162479Swnj #define	DML_ON		(DML_DTR|DML_LE)
1172479Swnj #define	DML_OFF		(DML_LE)
1182479Swnj 
11913Sbill /*
1202479Swnj  * Local variables for the driver
12113Sbill  */
1222643Swnj short	dhsar[NDH];			/* software copy of last bar */
1232643Swnj short	dhsoftCAR[NDH];
12413Sbill 
1252643Swnj struct	tty dh11[NDH*16];
1262643Swnj int	ndh11	= NDH*16;
1272479Swnj int	dhact;				/* mask of active dh's */
1282479Swnj int	dhstart(), ttrstrt();
12913Sbill 
1302479Swnj /*
1312479Swnj  * The clist space is mapped by the driver onto each UNIBUS.
1322479Swnj  * The UBACVT macro converts a clist space address for unibus uban
1332479Swnj  * into an i/o space address for the DMA routine.
1342479Swnj  */
1352479Swnj int	dh_ubinfo[MAXNUBA];		/* info about allocated unibus map */
1362479Swnj int	cbase[MAXNUBA];			/* base address in unibus map */
1372479Swnj #define	UBACVT(x, uban)		(cbase[uban] + ((x)-(char *)cfree))
13813Sbill 
1392456Swnj /*
1402456Swnj  * Routine for configuration to force a dh to interrupt.
1412456Swnj  * Set to transmit at 9600 baud, and cause a transmitter interrupt.
1422456Swnj  */
1432468Swnj /*ARGSUSED*/
1442605Swnj dhprobe(reg)
1452395Swnj 	caddr_t reg;
1462395Swnj {
1472468Swnj 	register int br, cvec;		/* these are ``value-result'' */
1482479Swnj 	register struct dhdevice *dhaddr = (struct dhdevice *)reg;
1492395Swnj 
1502605Swnj #ifdef lint
1512605Swnj 	br = 0; cvec = br; br = cvec;
1522605Swnj #endif
1532696Swnj #ifndef notdef
1542566Swnj 	dhaddr->un.dhcsr = DH_RIE|DH_MM|DH_RI;
1552566Swnj 	DELAY(5);
1562566Swnj 	dhaddr->un.dhcsr = 0;
1572566Swnj #else
1582456Swnj 	dhaddr->un.dhcsr = DH_TIE;
1592456Swnj 	DELAY(5);
1602456Swnj 	dhaddr->dhlpr = (B9600 << 10) | (B9600 << 6) | BITS7|PENABLE;
1612421Skre 	dhaddr->dhbcr = -1;
1622456Swnj 	dhaddr->dhcar = 0;
1632421Skre 	dhaddr->dhbar = 1;
1642456Swnj 	DELAY(100000);		/* wait 1/10'th of a sec for interrupt */
1652421Skre 	dhaddr->un.dhcsr = 0;
1662456Swnj 	if (cvec && cvec != 0x200)
1672456Swnj 		cvec -= 4;		/* transmit -> receive */
1682482Swnj #endif
1692456Swnj 	return (1);
1702395Swnj }
1712395Swnj 
1722456Swnj /*
1732605Swnj  * Routine called to attach a dh.
1742456Swnj  */
1752605Swnj dhattach(ui)
1762395Swnj 	struct uba_dinfo *ui;
1772395Swnj {
1782395Swnj 
1792566Swnj 	dhsoftCAR[ui->ui_unit] = ui->ui_flags;
1802395Swnj }
1812395Swnj 
18213Sbill /*
1832479Swnj  * Configuration routine to cause a dm to interrupt.
1842479Swnj  */
1852605Swnj dmprobe(reg)
1862605Swnj 	caddr_t reg;
1872479Swnj {
1882479Swnj 	register int br, vec;			/* value-result */
1892605Swnj 	register struct dmdevice *dmaddr = (struct dmdevice *)reg;
1902479Swnj 
1912605Swnj #ifdef lint
1922605Swnj 	br = 0; cvec = br; br = cvec;
1932605Swnj #endif
1942479Swnj 	dmaddr->dmcsr = DM_DONE|DM_IE;
1952479Swnj 	DELAY(20);
1962479Swnj 	dmaddr->dmcsr = 0;
1972605Swnj 	return (1);
1982479Swnj }
1992479Swnj 
2002605Swnj /*ARGSUSED*/
2012605Swnj dmattach(ui)
2022479Swnj 	struct uba_dinfo *ui;
2032479Swnj {
2042479Swnj 
2052479Swnj 	/* no local state to set up */
2062479Swnj }
2072479Swnj 
2082479Swnj /*
2092468Swnj  * Open a DH11 line, mapping the clist onto the uba if this
2102468Swnj  * is the first dh on this uba.  Turn on this dh if this is
2112468Swnj  * the first use of it.  Also do a dmopen to wait for carrier.
21213Sbill  */
21313Sbill /*ARGSUSED*/
21413Sbill dhopen(dev, flag)
2152395Swnj 	dev_t dev;
21613Sbill {
21713Sbill 	register struct tty *tp;
2182395Swnj 	register int unit, dh;
2192479Swnj 	register struct dhdevice *addr;
2202395Swnj 	register struct uba_dinfo *ui;
22113Sbill 	int s;
22213Sbill 
2232395Swnj 	unit = minor(dev);
2242395Swnj 	dh = unit >> 4;
2252643Swnj 	if (unit >= NDH*16 || (ui = dhinfo[dh])== 0 || ui->ui_alive == 0) {
22613Sbill 		u.u_error = ENXIO;
22713Sbill 		return;
22813Sbill 	}
2292395Swnj 	tp = &dh11[unit];
2302468Swnj 	if (tp->t_state&XCLUDE && u.u_uid!=0) {
2312468Swnj 		u.u_error = EBUSY;
2322468Swnj 		return;
2332468Swnj 	}
2342479Swnj 	addr = (struct dhdevice *)ui->ui_addr;
23513Sbill 	tp->t_addr = (caddr_t)addr;
23613Sbill 	tp->t_oproc = dhstart;
23713Sbill 	tp->t_iproc = NULL;
23813Sbill 	tp->t_state |= WOPEN;
2392468Swnj 	/*
2402468Swnj 	 * While setting up state for this uba and this dh,
2412468Swnj 	 * block uba resets which can clear the state.
2422468Swnj 	 */
2432468Swnj 	s = spl5();
2442421Skre 	if (dh_ubinfo[ui->ui_ubanum] == 0) {
245717Sbill 		/* 512+ is a kludge to try to get around a hardware problem */
2462395Swnj 		dh_ubinfo[ui->ui_ubanum] =
2472421Skre 		    uballoc(ui->ui_ubanum, (caddr_t)cfree,
2482770Swnj 			512+nclist*sizeof(struct cblock), 0);
2492456Swnj 		cbase[ui->ui_ubanum] = dh_ubinfo[ui->ui_ubanum]&0x3ffff;
25013Sbill 	}
2512456Swnj 	if ((dhact&(1<<dh)) == 0) {
2522456Swnj 		addr->un.dhcsr |= DH_IE;
2532468Swnj 		dhact |= (1<<dh);
2542456Swnj 		addr->dhsilo = 16;
2552456Swnj 	}
25613Sbill 	splx(s);
2572468Swnj 	/*
2582468Swnj 	 * If this is first open, initialze tty state to default.
2592468Swnj 	 */
26013Sbill 	if ((tp->t_state&ISOPEN) == 0) {
26113Sbill 		ttychars(tp);
262168Sbill 		if (tp->t_ispeed == 0) {
2632456Swnj 			tp->t_ispeed = B300;
2642456Swnj 			tp->t_ospeed = B300;
265168Sbill 			tp->t_flags = ODDP|EVENP|ECHO;
266168Sbill 		}
2672395Swnj 		dhparam(unit);
26813Sbill 	}
2692468Swnj 	/*
2702468Swnj 	 * Wait for carrier, then process line discipline specific open.
2712468Swnj 	 */
27213Sbill 	dmopen(dev);
2732395Swnj 	(*linesw[tp->t_line].l_open)(dev, tp);
27413Sbill }
27513Sbill 
27613Sbill /*
2772468Swnj  * Close a DH11 line, turning off the DM11.
27813Sbill  */
27913Sbill /*ARGSUSED*/
28013Sbill dhclose(dev, flag)
2812395Swnj 	dev_t dev;
2822395Swnj 	int flag;
28313Sbill {
28413Sbill 	register struct tty *tp;
2852395Swnj 	register unit;
28613Sbill 
2872395Swnj 	unit = minor(dev);
2882395Swnj 	tp = &dh11[unit];
28913Sbill 	(*linesw[tp->t_line].l_close)(tp);
2902479Swnj 	((struct dhdevice *)(tp->t_addr))->dhbreak &= ~(1<<(unit&017));
29113Sbill 	if (tp->t_state&HUPCLS || (tp->t_state&ISOPEN)==0)
2922479Swnj 		dmctl(unit, DML_OFF, DMSET);
29313Sbill 	ttyclose(tp);
29413Sbill }
29513Sbill 
29613Sbill dhread(dev)
2972395Swnj 	dev_t dev;
29813Sbill {
2992395Swnj 	register struct tty *tp;
30013Sbill 
3012395Swnj 	tp = &dh11[minor(dev)];
30213Sbill 	(*linesw[tp->t_line].l_read)(tp);
30313Sbill }
30413Sbill 
30513Sbill dhwrite(dev)
3062395Swnj 	dev_t dev;
30713Sbill {
3082395Swnj 	register struct tty *tp;
30913Sbill 
3102395Swnj 	tp = &dh11[minor(dev)];
31113Sbill 	(*linesw[tp->t_line].l_write)(tp);
31213Sbill }
31313Sbill 
31413Sbill /*
31513Sbill  * DH11 receiver interrupt.
31613Sbill  */
3172395Swnj dhrint(dh)
3182395Swnj 	int dh;
31913Sbill {
32013Sbill 	register struct tty *tp;
3212395Swnj 	register c;
3222479Swnj 	register struct dhdevice *addr;
323117Sbill 	register struct tty *tp0;
3242395Swnj 	register struct uba_dinfo *ui;
325*2924Swnj 	int overrun = 0;
32613Sbill 
3272395Swnj 	ui = dhinfo[dh];
3282479Swnj 	if (ui == 0 || ui->ui_alive == 0)
3292479Swnj 		return;
3302479Swnj 	addr = (struct dhdevice *)ui->ui_addr;
3312468Swnj 	tp0 = &dh11[dh<<4];
3322468Swnj 	/*
3332468Swnj 	 * Loop fetching characters from the silo for this
3342468Swnj 	 * dh until there are no more in the silo.
3352468Swnj 	 */
3362468Swnj 	while ((c = addr->dhrcr) < 0) {
3372468Swnj 		tp = tp0 + ((c>>8)&0xf);
3382468Swnj 		if ((tp->t_state&ISOPEN)==0) {
33913Sbill 			wakeup((caddr_t)tp);
34013Sbill 			continue;
34113Sbill 		}
3422468Swnj 		if (c & DH_PE)
34313Sbill 			if ((tp->t_flags&(EVENP|ODDP))==EVENP
34413Sbill 			 || (tp->t_flags&(EVENP|ODDP))==ODDP )
34513Sbill 				continue;
346*2924Swnj 		if ((c & DH_DO) && overrun == 0) {
347*2924Swnj 			printf("dh%d: silo overflow\n", dh);
348*2924Swnj 			overrun = 1;
349*2924Swnj 		}
3502468Swnj 		if (c & DH_FE)
3512468Swnj 			/*
3522468Swnj 			 * At framing error (break) generate
3532468Swnj 			 * a null (in raw mode, for getty), or a
3542468Swnj 			 * interrupt (in cooked/cbreak mode).
3552468Swnj 			 */
35613Sbill 			if (tp->t_flags&RAW)
3572468Swnj 				c = 0;
35813Sbill 			else
359184Sbill 				c = tun.t_intrc;
3602730Swnj #if NBK > 0
361139Sbill 		if (tp->t_line == NETLDISC) {
362117Sbill 			c &= 0177;
363168Sbill 			BKINPUT(c, tp);
364117Sbill 		} else
3652730Swnj #endif
3662468Swnj 			(*linesw[tp->t_line].l_rint)(c, tp);
36713Sbill 	}
36813Sbill }
36913Sbill 
37013Sbill /*
3712468Swnj  * Ioctl for DH11.
37213Sbill  */
37313Sbill /*ARGSUSED*/
37413Sbill dhioctl(dev, cmd, addr, flag)
3752395Swnj 	caddr_t addr;
37613Sbill {
37713Sbill 	register struct tty *tp;
3782395Swnj 	register unit = minor(dev);
37913Sbill 
3802395Swnj 	tp = &dh11[unit];
381113Sbill 	cmd = (*linesw[tp->t_line].l_ioctl)(tp, cmd, addr);
3822468Swnj 	if (cmd == 0)
383113Sbill 		return;
3841895Swnj 	if (ttioctl(tp, cmd, addr, flag)) {
3852468Swnj 		if (cmd==TIOCSETP || cmd==TIOCSETN)
3862395Swnj 			dhparam(unit);
387168Sbill 	} else switch(cmd) {
388168Sbill 	case TIOCSBRK:
3892479Swnj 		((struct dhdevice *)(tp->t_addr))->dhbreak |= 1<<(unit&017);
390168Sbill 		break;
391168Sbill 	case TIOCCBRK:
3922479Swnj 		((struct dhdevice *)(tp->t_addr))->dhbreak &= ~(1<<(unit&017));
393168Sbill 		break;
394168Sbill 	case TIOCSDTR:
3952479Swnj 		dmctl(unit, DML_DTR|DML_RTS, DMBIS);
396168Sbill 		break;
397168Sbill 	case TIOCCDTR:
3982479Swnj 		dmctl(unit, DML_DTR|DML_RTS, DMBIC);
399168Sbill 		break;
400168Sbill 	default:
40113Sbill 		u.u_error = ENOTTY;
402168Sbill 	}
40313Sbill }
40413Sbill 
40513Sbill /*
40613Sbill  * Set parameters from open or stty into the DH hardware
40713Sbill  * registers.
40813Sbill  */
4092395Swnj dhparam(unit)
4102395Swnj 	register int unit;
41113Sbill {
41213Sbill 	register struct tty *tp;
4132479Swnj 	register struct dhdevice *addr;
4142395Swnj 	register int lpar;
415300Sbill 	int s;
41613Sbill 
4172395Swnj 	tp = &dh11[unit];
4182479Swnj 	addr = (struct dhdevice *)tp->t_addr;
4192468Swnj 	/*
4202468Swnj 	 * Block interrupts so parameters will be set
4212468Swnj 	 * before the line interrupts.
4222468Swnj 	 */
423300Sbill 	s = spl5();
4242468Swnj 	addr->un.dhcsrl = (unit&0xf) | DH_IE;
42513Sbill 	if ((tp->t_ispeed)==0) {
42613Sbill 		tp->t_state |= HUPCLS;
4272479Swnj 		dmctl(unit, DML_OFF, DMSET);
42813Sbill 		return;
42913Sbill 	}
4302395Swnj 	lpar = ((tp->t_ospeed)<<10) | ((tp->t_ispeed)<<6);
4312468Swnj 	if ((tp->t_ispeed) == B134)
4322395Swnj 		lpar |= BITS6|PENABLE|HDUPLX;
4332312Skre 	else if ((tp->t_flags&RAW) || (tp->t_local&LLITOUT))
4342395Swnj 		lpar |= BITS8;
43513Sbill 	else
4362395Swnj 		lpar |= BITS7|PENABLE;
43713Sbill 	if ((tp->t_flags&EVENP) == 0)
4382395Swnj 		lpar |= OPAR;
4392468Swnj 	if ((tp->t_ospeed) == B110)
4402395Swnj 		lpar |= TWOSB;
4412395Swnj 	addr->dhlpr = lpar;
442300Sbill 	splx(s);
44313Sbill }
44413Sbill 
44513Sbill /*
44613Sbill  * DH11 transmitter interrupt.
44713Sbill  * Restart each line which used to be active but has
44813Sbill  * terminated transmission since the last interrupt.
44913Sbill  */
4502395Swnj dhxint(dh)
4512395Swnj 	int dh;
45213Sbill {
45313Sbill 	register struct tty *tp;
4542479Swnj 	register struct dhdevice *addr;
45513Sbill 	short ttybit, bar, *sbar;
4562395Swnj 	register struct uba_dinfo *ui;
4572468Swnj 	register int unit;
4582605Swnj 	u_short cntr;
45913Sbill 
4602395Swnj 	ui = dhinfo[dh];
4612479Swnj 	addr = (struct dhdevice *)ui->ui_addr;
4622456Swnj 	if (addr->un.dhcsr & DH_NXM) {
4632456Swnj 		addr->un.dhcsr |= DH_CNI;
464*2924Swnj 		printf("dh%d: NXM\n", dh);
465105Sbill 	}
4662395Swnj 	sbar = &dhsar[dh];
46713Sbill 	bar = *sbar & ~addr->dhbar;
4682395Swnj 	unit = dh * 16; ttybit = 1;
4692468Swnj 	addr->un.dhcsr &= (short)~DH_TI;
4702468Swnj 	for (; bar; unit++, ttybit <<= 1) {
4712468Swnj 		if (bar & ttybit) {
47213Sbill 			*sbar &= ~ttybit;
47313Sbill 			bar &= ~ttybit;
4742395Swnj 			tp = &dh11[unit];
475113Sbill 			tp->t_state &= ~BUSY;
476113Sbill 			if (tp->t_state&FLUSH)
477113Sbill 				tp->t_state &= ~FLUSH;
478113Sbill 			else {
4792456Swnj 				addr->un.dhcsrl = (unit&017)|DH_IE;
4802468Swnj 				/*
4812468Swnj 				 * Do arithmetic in a short to make up
4822468Swnj 				 * for lost 16&17 bits.
4832468Swnj 				 */
4842605Swnj 				cntr = addr->dhcar -
4852468Swnj 				    UBACVT(tp->t_outq.c_cf, ui->ui_ubanum);
4862605Swnj 				ndflush(&tp->t_outq, cntr);
487113Sbill 			}
488113Sbill 			if (tp->t_line)
48913Sbill 				(*linesw[tp->t_line].l_start)(tp);
490113Sbill 			else
49113Sbill 				dhstart(tp);
49213Sbill 		}
49313Sbill 	}
49413Sbill }
49513Sbill 
49613Sbill /*
49713Sbill  * Start (restart) transmission on the given DH11 line.
49813Sbill  */
49913Sbill dhstart(tp)
5002395Swnj 	register struct tty *tp;
50113Sbill {
5022479Swnj 	register struct dhdevice *addr;
5032468Swnj 	register int car, dh, unit, nch;
5042395Swnj 	int s;
50513Sbill 
5062468Swnj 	unit = minor(tp->t_dev);
5072468Swnj 	dh = unit >> 4;
5082468Swnj 	unit &= 0xf;
5092479Swnj 	addr = (struct dhdevice *)tp->t_addr;
5102468Swnj 
51113Sbill 	/*
5122468Swnj 	 * Must hold interrupts in following code to prevent
5132468Swnj 	 * state of the tp from changing.
51413Sbill 	 */
51513Sbill 	s = spl5();
5162468Swnj 	/*
5172468Swnj 	 * If it's currently active, or delaying, no need to do anything.
5182468Swnj 	 */
51913Sbill 	if (tp->t_state&(TIMEOUT|BUSY|TTSTOP))
52013Sbill 		goto out;
5212468Swnj 	/*
5222468Swnj 	 * If there are sleepers, and output has drained below low
5232468Swnj 	 * water mark, wake up the sleepers.
5242468Swnj 	 */
5252395Swnj 	if ((tp->t_state&ASLEEP) && tp->t_outq.c_cc<=TTLOWAT(tp)) {
52613Sbill 		tp->t_state &= ~ASLEEP;
52713Sbill 		if (tp->t_chan)
528168Sbill 			mcstart(tp->t_chan, (caddr_t)&tp->t_outq);
529168Sbill 		else
53013Sbill 			wakeup((caddr_t)&tp->t_outq);
53113Sbill 	}
5322468Swnj 	/*
5332468Swnj 	 * Now restart transmission unless the output queue is
5342468Swnj 	 * empty.
5352468Swnj 	 */
53613Sbill 	if (tp->t_outq.c_cc == 0)
53713Sbill 		goto out;
5382395Swnj 	if (tp->t_flags & RAW)
53913Sbill 		nch = ndqb(&tp->t_outq, 0);
5402395Swnj 	else {
54113Sbill 		nch = ndqb(&tp->t_outq, 0200);
5422468Swnj 		/*
5432468Swnj 		 * If first thing on queue is a delay process it.
5442468Swnj 		 */
54513Sbill 		if (nch == 0) {
54613Sbill 			nch = getc(&tp->t_outq);
5472468Swnj 			timeout(ttrstrt, (caddr_t)tp, (nch&0x7f)+6);
54813Sbill 			tp->t_state |= TIMEOUT;
54913Sbill 			goto out;
55013Sbill 		}
55113Sbill 	}
5522468Swnj 	/*
5532468Swnj 	 * If characters to transmit, restart transmission.
5542468Swnj 	 */
55513Sbill 	if (nch) {
5562468Swnj 		car = UBACVT(tp->t_outq.c_cf, dhinfo[dh]->ui_ubanum);
5572468Swnj 		addr->un.dhcsrl = unit|((car>>12)&0x30)|DH_IE;
5582468Swnj 		unit = 1 << unit;
5592468Swnj 		dhsar[dh] |= unit;
5602468Swnj 		addr->dhcar = car;
56113Sbill 		addr->dhbcr = -nch;
5622468Swnj 		addr->dhbar |= unit;
56313Sbill 		tp->t_state |= BUSY;
56413Sbill 	}
5652395Swnj out:
56613Sbill 	splx(s);
56713Sbill }
56813Sbill 
56913Sbill /*
5702468Swnj  * Stop output on a line, e.g. for ^S/^Q or output flush.
57113Sbill  */
57213Sbill /*ARGSUSED*/
57313Sbill dhstop(tp, flag)
5742468Swnj 	register struct tty *tp;
57513Sbill {
5762479Swnj 	register struct dhdevice *addr;
5772395Swnj 	register int unit, s;
57813Sbill 
5792479Swnj 	addr = (struct dhdevice *)tp->t_addr;
5802468Swnj 	/*
5812468Swnj 	 * Block input/output interrupts while messing with state.
5822468Swnj 	 */
5832468Swnj 	s = spl5();
584113Sbill 	if (tp->t_state & BUSY) {
5852468Swnj 		/*
5862468Swnj 		 * Device is transmitting; stop output
5872468Swnj 		 * by selecting the line and setting the byte
5882468Swnj 		 * count to -1.  We will clean up later
5892468Swnj 		 * by examining the address where the dh stopped.
5902468Swnj 		 */
5912395Swnj 		unit = minor(tp->t_dev);
5922456Swnj 		addr->un.dhcsrl = (unit&017) | DH_IE;
59313Sbill 		if ((tp->t_state&TTSTOP)==0)
59413Sbill 			tp->t_state |= FLUSH;
595113Sbill 		addr->dhbcr = -1;
596113Sbill 	}
59713Sbill 	splx(s);
59813Sbill }
59913Sbill 
600168Sbill /*
601280Sbill  * Reset state of driver if UBA reset was necessary.
602280Sbill  * Reset the csrl and lpr registers on open lines, and
603280Sbill  * restart transmitters.
604280Sbill  */
6052395Swnj dhreset(uban)
6062468Swnj 	int uban;
607280Sbill {
6082395Swnj 	register int dh, unit;
609280Sbill 	register struct tty *tp;
6102395Swnj 	register struct uba_dinfo *ui;
6112421Skre 	int i;
612280Sbill 
6132421Skre 	if (dh_ubinfo[uban] == 0)
6142421Skre 		return;
6152421Skre 	ubarelse(uban, &dh_ubinfo[uban]);
6162421Skre 	dh_ubinfo[uban] = uballoc(uban, (caddr_t)cfree,
6172770Swnj 	    512+nclist*sizeof (struct cblock), 0);
6182421Skre 	cbase[uban] = dh_ubinfo[uban]&0x3ffff;
6192395Swnj 	dh = 0;
6202643Swnj 	for (dh = 0; dh < NDH; dh++) {
6212421Skre 		ui = dhinfo[dh];
6222421Skre 		if (ui == 0 || ui->ui_alive == 0 || ui->ui_ubanum != uban)
6232421Skre 			continue;
624*2924Swnj 		printf(" dh%d", dh);
6252479Swnj 		((struct dhdevice *)ui->ui_addr)->un.dhcsr |= DH_IE;
6262479Swnj 		((struct dhdevice *)ui->ui_addr)->dhsilo = 16;
6272421Skre 		unit = dh * 16;
6282421Skre 		for (i = 0; i < 16; i++) {
6292421Skre 			tp = &dh11[unit];
6302421Skre 			if (tp->t_state & (ISOPEN|WOPEN)) {
6312421Skre 				dhparam(unit);
6322479Swnj 				dmctl(unit, DML_ON, DMSET);
6332421Skre 				tp->t_state &= ~BUSY;
6342421Skre 				dhstart(tp);
6352421Skre 			}
6362421Skre 			unit++;
637300Sbill 		}
638300Sbill 	}
639300Sbill 	dhtimer();
640280Sbill }
6412395Swnj 
6422468Swnj /*
6432468Swnj  * At software clock interrupt time or after a UNIBUS reset
6442468Swnj  * empty all the dh silos.
6452468Swnj  */
6462456Swnj dhtimer()
6472456Swnj {
6482456Swnj 	register int dh;
6492456Swnj 
6502643Swnj 	for (dh = 0; dh < NDH; dh++)
6512456Swnj 		dhrint(dh);
6522456Swnj }
6532456Swnj 
6542468Swnj /*
6552479Swnj  * Turn on the line associated with dh dev.
6562468Swnj  */
6572468Swnj dmopen(dev)
6582468Swnj 	dev_t dev;
6592468Swnj {
6602468Swnj 	register struct tty *tp;
6612468Swnj 	register struct dmdevice *addr;
6622468Swnj 	register struct uba_dinfo *ui;
6632468Swnj 	register int unit;
6642468Swnj 	register int dm;
6652468Swnj 
6662468Swnj 	unit = minor(dev);
6672479Swnj 	dm = unit >> 4;
6682468Swnj 	tp = &dh11[unit];
6692566Swnj 	unit &= 0xf;
6702643Swnj 	if (dm >= NDH || (ui = dminfo[dm]) == 0 || ui->ui_alive == 0 ||
6712566Swnj 	    (dhsoftCAR[dm]&(1<<unit))) {
6722468Swnj 		tp->t_state |= CARR_ON;
6732468Swnj 		return;
6742468Swnj 	}
6752468Swnj 	addr = (struct dmdevice *)ui->ui_addr;
6762468Swnj 	spl5();
6772479Swnj 	addr->dmcsr &= ~DM_SE;
6782479Swnj 	while (addr->dmcsr & DM_BUSY)
6792468Swnj 		;
6802566Swnj 	addr->dmcsr = unit;
6812479Swnj 	addr->dmlstat = DML_ON;
6822479Swnj 	if (addr->dmlstat&DML_CAR)
6832468Swnj 		tp->t_state |= CARR_ON;
6842479Swnj 	addr->dmcsr = DH_IE|DM_SE;
6852468Swnj 	while ((tp->t_state&CARR_ON)==0)
6862468Swnj 		sleep((caddr_t)&tp->t_rawq, TTIPRI);
6872468Swnj 	spl0();
6882468Swnj }
6892468Swnj 
6902468Swnj /*
6912468Swnj  * Dump control bits into the DM registers.
6922468Swnj  */
6932468Swnj dmctl(dev, bits, how)
6942468Swnj 	dev_t dev;
6952468Swnj 	int bits, how;
6962468Swnj {
6972468Swnj 	register struct uba_dinfo *ui;
6982468Swnj 	register struct dmdevice *addr;
6992468Swnj 	register int unit, s;
7002468Swnj 	int dm;
7012468Swnj 
7022468Swnj 	unit = minor(dev);
7032468Swnj 	dm = unit >> 4;
7042468Swnj 	if ((ui = dminfo[dm]) == 0 || ui->ui_alive == 0)
7052468Swnj 		return;
7062468Swnj 	addr = (struct dmdevice *)ui->ui_addr;
7072468Swnj 	s = spl5();
7082479Swnj 	addr->dmcsr &= ~DM_SE;
7092479Swnj 	while (addr->dmcsr & DM_BUSY)
7102468Swnj 		;
7112468Swnj 	addr->dmcsr = unit & 0xf;
7122468Swnj 	switch(how) {
7132468Swnj 	case DMSET:
7142468Swnj 		addr->dmlstat = bits;
7152468Swnj 		break;
7162468Swnj 	case DMBIS:
7172468Swnj 		addr->dmlstat |= bits;
7182468Swnj 		break;
7192468Swnj 	case DMBIC:
7202468Swnj 		addr->dmlstat &= ~bits;
7212468Swnj 		break;
7222468Swnj 	}
7232479Swnj 	addr->dmcsr = DH_IE|DM_SE;
7242468Swnj 	splx(s);
7252468Swnj }
7262468Swnj 
7272468Swnj /*
7282468Swnj  * DM11 interrupt; deal with carrier transitions.
7292468Swnj  */
7302468Swnj dmintr(dm)
7312468Swnj 	register int dm;
7322468Swnj {
7332468Swnj 	register struct uba_dinfo *ui;
7342468Swnj 	register struct tty *tp;
7352468Swnj 	register struct dmdevice *addr;
7362468Swnj 
7372468Swnj 	ui = dminfo[dm];
7382479Swnj 	if (ui == 0)
7392479Swnj 		return;
7402468Swnj 	addr = (struct dmdevice *)ui->ui_addr;
7412479Swnj 	if (addr->dmcsr&DM_DONE && addr->dmcsr&DM_CF) {
7422468Swnj 		tp = &dh11[(dm<<4)+(addr->dmcsr&0xf)];
7432468Swnj 		wakeup((caddr_t)&tp->t_rawq);
7442468Swnj 		if ((tp->t_state&WOPEN)==0 &&
7452468Swnj 		    (tp->t_local&LMDMBUF)) {
7462479Swnj 			if (addr->dmlstat & DML_CAR) {
7472468Swnj 				tp->t_state &= ~TTSTOP;
7482468Swnj 				ttstart(tp);
7492468Swnj 			} else if ((tp->t_state&TTSTOP) == 0) {
7502468Swnj 				tp->t_state |= TTSTOP;
7512468Swnj 				dhstop(tp, 0);
7522468Swnj 			}
7532479Swnj 		} else if ((addr->dmlstat&DML_CAR)==0) {
7542468Swnj 			if ((tp->t_state&WOPEN)==0 &&
7552468Swnj 			    (tp->t_local&LNOHANG)==0) {
7562468Swnj 				gsignal(tp->t_pgrp, SIGHUP);
7572468Swnj 				gsignal(tp->t_pgrp, SIGCONT);
7582468Swnj 				addr->dmlstat = 0;
7592468Swnj 				flushtty(tp, FREAD|FWRITE);
7602468Swnj 			}
7612468Swnj 			tp->t_state &= ~CARR_ON;
7622468Swnj 		} else
7632468Swnj 			tp->t_state |= CARR_ON;
7642479Swnj 		addr->dmcsr = DH_IE|DM_SE;
7652468Swnj 	}
7662468Swnj }
7672625Swnj #endif
768