1*3708Sroot /* mba.c 4.20 81/05/09 */ 228Sbill 32704Swnj #include "mba.h" 42704Swnj #if NMBA > 0 52383Swnj /* 63095Swnj * Massbus driver, arbitrates a massbus among attached devices. 72383Swnj */ 828Sbill #include "../h/param.h" 92383Swnj #include "../h/systm.h" 102383Swnj #include "../h/dk.h" 1128Sbill #include "../h/buf.h" 1228Sbill #include "../h/conf.h" 1328Sbill #include "../h/dir.h" 1428Sbill #include "../h/user.h" 1528Sbill #include "../h/proc.h" 162383Swnj #include "../h/map.h" 1728Sbill #include "../h/pte.h" 182981Swnj #include "../h/mbareg.h" 192981Swnj #include "../h/mbavar.h" 2028Sbill #include "../h/mtpr.h" 2128Sbill #include "../h/vm.h" 2228Sbill 233095Swnj char mbsr_bits[] = MBSR_BITS; 2428Sbill /* 252383Swnj * Start activity on a massbus device. 262981Swnj * We are given the device's mba_device structure and activate 272383Swnj * the device via the unit start routine. The unit start 282383Swnj * routine may indicate that it is finished (e.g. if the operation 292383Swnj * was a ``sense'' on a tape drive), that the (multi-ported) unit 302383Swnj * is busy (we will get an interrupt later), that it started the 312383Swnj * unit (e.g. for a non-data transfer operation), or that it has 322383Swnj * set up a data transfer operation and we should start the massbus adaptor. 3328Sbill */ 342383Swnj mbustart(mi) 352981Swnj register struct mba_device *mi; 362383Swnj { 372383Swnj register struct buf *bp; /* i/o operation at head of queue */ 382383Swnj register struct mba_hd *mhp; /* header for mba device is on */ 3928Sbill 402383Swnj loop: 412383Swnj /* 422383Swnj * Get the first thing to do off device queue. 432383Swnj */ 442383Swnj bp = mi->mi_tab.b_actf; 452383Swnj if (bp == NULL) 462383Swnj return; 472383Swnj /* 482383Swnj * Let the drivers unit start routine have at it 492383Swnj * and then process the request further, per its instructions. 502383Swnj */ 512383Swnj switch ((*mi->mi_driver->md_ustart)(mi)) { 522383Swnj 532383Swnj case MBU_NEXT: /* request is complete (e.g. ``sense'') */ 542383Swnj mi->mi_tab.b_active = 0; 552955Swnj mi->mi_tab.b_errcnt = 0; 562383Swnj mi->mi_tab.b_actf = bp->av_forw; 572383Swnj iodone(bp); 582383Swnj goto loop; 592383Swnj 602383Swnj case MBU_DODATA: /* all ready to do data transfer */ 612383Swnj /* 622981Swnj * Queue the device mba_device structure on the massbus 632383Swnj * mba_hd structure for processing as soon as the 642383Swnj * data path is available. 652383Swnj */ 662383Swnj mhp = mi->mi_hd; 672383Swnj mi->mi_forw = NULL; 682383Swnj if (mhp->mh_actf == NULL) 692383Swnj mhp->mh_actf = mi; 702383Swnj else 712383Swnj mhp->mh_actl->mi_forw = mi; 722383Swnj mhp->mh_actl = mi; 732383Swnj /* 742383Swnj * If data path is idle, start transfer now. 752383Swnj * In any case the device is ``active'' waiting for the 762383Swnj * data to transfer. 772383Swnj */ 782893Swnj mi->mi_tab.b_active = 1; 792383Swnj if (mhp->mh_active == 0) 802383Swnj mbstart(mhp); 812383Swnj return; 822383Swnj 832383Swnj case MBU_STARTED: /* driver started a non-data transfer */ 842383Swnj /* 852383Swnj * Mark device busy during non-data transfer 862383Swnj * and count this as a ``seek'' on the device. 872383Swnj */ 883182Swnj if (mi->mi_dk >= 0) { 892383Swnj dk_seek[mi->mi_dk]++; 903182Swnj dk_busy |= (1 << mi->mi_dk); 913182Swnj } 922383Swnj mi->mi_tab.b_active = 1; 932383Swnj return; 942383Swnj 952383Swnj case MBU_BUSY: /* dual port drive busy */ 962383Swnj /* 972383Swnj * We mark the device structure so that when an 982383Swnj * interrupt occurs we will know to restart the unit. 992383Swnj */ 1002383Swnj mi->mi_tab.b_flags |= B_BUSY; 1012383Swnj return; 1022383Swnj 1032383Swnj default: 1042383Swnj panic("mbustart"); 1052383Swnj } 1062403Skre } 1072383Swnj 1082383Swnj /* 1092383Swnj * Start an i/o operation on the massbus specified by the argument. 1102383Swnj * We peel the first operation off its queue and insure that the drive 1112383Swnj * is present and on-line. We then use the drivers start routine 1122383Swnj * (if any) to prepare the drive, setup the massbus map for the transfer 1132383Swnj * and start the transfer. 1142383Swnj */ 1152383Swnj mbstart(mhp) 1162383Swnj register struct mba_hd *mhp; 1172383Swnj { 1182981Swnj register struct mba_device *mi; 1192383Swnj struct buf *bp; 1202383Swnj register struct mba_regs *mbp; 121*3708Sroot register int com; 1222383Swnj 1232383Swnj loop: 1242383Swnj /* 1252383Swnj * Look for an operation at the front of the queue. 1262383Swnj */ 1272955Swnj if ((mi = mhp->mh_actf) == NULL) { 1282383Swnj return; 1292955Swnj } 1302383Swnj if ((bp = mi->mi_tab.b_actf) == NULL) { 1312383Swnj mhp->mh_actf = mi->mi_forw; 1322383Swnj goto loop; 1332383Swnj } 1342383Swnj /* 1352383Swnj * If this device isn't present and on-line, then 1362383Swnj * we screwed up, and can't really do the operation. 1372383Swnj */ 1383095Swnj if ((mi->mi_drv->mbd_ds & MBDS_DREADY) != MBDS_DREADY) { 1392981Swnj printf("%s%d: not ready\n", mi->mi_driver->md_dname, 1402981Swnj dkunit(bp)); 1412383Swnj mi->mi_tab.b_actf = bp->av_forw; 1422893Swnj mi->mi_tab.b_errcnt = 0; 1432893Swnj mi->mi_tab.b_active = 0; 1442383Swnj bp->b_flags |= B_ERROR; 1452383Swnj iodone(bp); 1462383Swnj goto loop; 1472383Swnj } 1482383Swnj /* 1492383Swnj * We can do the operation; mark the massbus active 1502383Swnj * and let the device start routine setup any necessary 1512383Swnj * device state for the transfer (e.g. desired cylinder, etc 1522383Swnj * on disks). 1532383Swnj */ 1542383Swnj mhp->mh_active = 1; 155*3708Sroot if (mi->mi_driver->md_start) { 156*3708Sroot if ((com = (*mi->mi_driver->md_start)(mi)) == 0) 157*3708Sroot com = (bp->b_flags & B_READ) ? 158*3708Sroot MB_RCOM|MB_GO : MB_WCOM|MB_GO; 159*3708Sroot } else 160*3708Sroot com = (bp->b_flags & B_READ) ? MB_RCOM|MB_GO : MB_WCOM|MB_GO; 1612383Swnj 1622383Swnj /* 1632383Swnj * Setup the massbus control and map registers and start 1642383Swnj * the transfer. 1652383Swnj */ 1662383Swnj mbp = mi->mi_mba; 1672383Swnj mbp->mba_sr = -1; /* conservative */ 1682383Swnj mbp->mba_var = mbasetup(mi); 1692383Swnj mbp->mba_bcr = -bp->b_bcount; 170*3708Sroot mi->mi_drv->mbd_cs1 = com; 1712383Swnj if (mi->mi_dk >= 0) { 1722383Swnj dk_busy |= 1 << mi->mi_dk; 1732383Swnj dk_xfer[mi->mi_dk]++; 1742383Swnj dk_wds[mi->mi_dk] += bp->b_bcount >> 6; 1752383Swnj } 1762383Swnj } 1772383Swnj 1782383Swnj /* 1792383Swnj * Take an interrupt off of massbus mbanum, 1802383Swnj * and dispatch to drivers as appropriate. 1812383Swnj */ 1822383Swnj mbintr(mbanum) 1832383Swnj int mbanum; 1842383Swnj { 1852383Swnj register struct mba_hd *mhp = &mba_hd[mbanum]; 1862383Swnj register struct mba_regs *mbp = mhp->mh_mba; 1872981Swnj register struct mba_device *mi; 188420Sbill register struct buf *bp; 1892383Swnj register int drive; 1902955Swnj int mbasr, as; 1912383Swnj 1922383Swnj /* 1932383Swnj * Read out the massbus status register 1942383Swnj * and attention status register and clear 1952383Swnj * the bits in same by writing them back. 1962383Swnj */ 1972955Swnj mbasr = mbp->mba_sr; 1982955Swnj mbp->mba_sr = mbasr; 1992884Swnj #if VAX750 2003095Swnj if (mbasr&MBSR_CBHUNG) { 2012930Swnj printf("mba%d: control bus hung\n", mbanum); 2022930Swnj panic("cbhung"); 2032930Swnj } 2042884Swnj #endif 2052383Swnj /* note: the mbd_as register is shared between drives */ 2062955Swnj as = mbp->mba_drv[0].mbd_as & 0xff; 2072383Swnj mbp->mba_drv[0].mbd_as = as; 2082383Swnj 2092383Swnj /* 2102383Swnj * If the mba was active, process the data transfer 2112383Swnj * complete interrupt; otherwise just process units which 2122383Swnj * are now finished. 2132383Swnj */ 2142383Swnj if (mhp->mh_active) { 2152383Swnj /* 2162383Swnj * Clear attention status for drive whose data 2173095Swnj * transfer related operation completed, 2183095Swnj * and give the dtint driver 2192383Swnj * routine a chance to say what is next. 2202383Swnj */ 2212383Swnj mi = mhp->mh_actf; 2222383Swnj as &= ~(1 << mi->mi_drive); 2232383Swnj dk_busy &= ~(1 << mi->mi_dk); 2242383Swnj bp = mi->mi_tab.b_actf; 2253095Swnj switch ((*mi->mi_driver->md_dtint)(mi, mbasr)) { 2262383Swnj 2272383Swnj case MBD_DONE: /* all done, for better or worse */ 2282383Swnj /* 2292383Swnj * Flush request from drive queue. 2302383Swnj */ 2312383Swnj mi->mi_tab.b_errcnt = 0; 2322383Swnj mi->mi_tab.b_actf = bp->av_forw; 2332383Swnj iodone(bp); 2342383Swnj /* fall into... */ 2352383Swnj case MBD_RETRY: /* attempt the operation again */ 2362383Swnj /* 2372383Swnj * Dequeue data transfer from massbus queue; 2382383Swnj * if there is still a i/o request on the device 2392383Swnj * queue then start the next operation on the device. 2402383Swnj * (Common code for DONE and RETRY). 2412383Swnj */ 2422383Swnj mhp->mh_active = 0; 2432383Swnj mi->mi_tab.b_active = 0; 2442383Swnj mhp->mh_actf = mi->mi_forw; 2452383Swnj if (mi->mi_tab.b_actf) 2462383Swnj mbustart(mi); 2472383Swnj break; 2482383Swnj 2492383Swnj case MBD_RESTARTED: /* driver restarted op (ecc, e.g.) 2502383Swnj /* 2512893Swnj * Note that mhp->mh_active is still on. 2522383Swnj */ 2532383Swnj break; 2542383Swnj 2552383Swnj default: 2562884Swnj panic("mbintr"); 2572383Swnj } 2582383Swnj } 2592383Swnj /* 2602383Swnj * Service drives which require attention 2612383Swnj * after non-data-transfer operations. 2622383Swnj */ 2632955Swnj while (drive = ffs(as)) { 2642955Swnj drive--; /* was 1 origin */ 2652955Swnj as &= ~(1 << drive); 2662981Swnj mi = mhp->mh_mbip[drive]; 2672981Swnj if (mi == NULL) 2682981Swnj continue; 2692955Swnj /* 2702981Swnj * If driver has a handler for non-data transfer 2713095Swnj * interrupts, give it a chance to tell us what to do. 2722955Swnj */ 2732955Swnj if (mi->mi_driver->md_ndint) { 2742955Swnj mi->mi_tab.b_active = 0; 2752955Swnj switch ((*mi->mi_driver->md_ndint)(mi)) { 2762383Swnj 2773095Swnj case MBN_DONE: /* operation completed */ 2782955Swnj mi->mi_tab.b_errcnt = 0; 2792981Swnj bp = mi->mi_tab.b_actf; 2802955Swnj mi->mi_tab.b_actf = bp->av_forw; 2812955Swnj iodone(bp); 2823095Swnj /* fall into common code */ 2833095Swnj case MBN_RETRY: /* operation continues */ 2842955Swnj if (mi->mi_tab.b_actf) 2852955Swnj mbustart(mi); 2862955Swnj break; 2873095Swnj case MBN_SKIP: /* ignore unsol. interrupt */ 2882981Swnj break; 2892955Swnj default: 2902955Swnj panic("mbintr"); 2912955Swnj } 2922955Swnj } else 2933095Swnj /* 2943095Swnj * If there is no non-data transfer interrupt 2953095Swnj * routine, then we should just 2963095Swnj * restart the unit, leading to a mbstart() soon. 2973095Swnj */ 2982955Swnj mbustart(mi); 2992955Swnj } 3002383Swnj /* 3012383Swnj * If there is an operation available and 3022383Swnj * the massbus isn't active, get it going. 3032383Swnj */ 3042383Swnj if (mhp->mh_actf && !mhp->mh_active) 3052383Swnj mbstart(mhp); 3063095Swnj /* THHHHATS all folks... */ 3072383Swnj } 3082383Swnj 3092383Swnj /* 3102383Swnj * Setup the mapping registers for a transfer. 3112383Swnj */ 3122383Swnj mbasetup(mi) 3132981Swnj register struct mba_device *mi; 31428Sbill { 3152383Swnj register struct mba_regs *mbap = mi->mi_mba; 3162383Swnj struct buf *bp = mi->mi_tab.b_actf; 31728Sbill register int i; 31828Sbill int npf; 31928Sbill unsigned v; 32028Sbill register struct pte *pte, *io; 32128Sbill int o; 32228Sbill int vaddr; 32328Sbill struct proc *rp; 32428Sbill 3251412Sbill io = mbap->mba_map; 3261412Sbill v = btop(bp->b_un.b_addr); 3271412Sbill o = (int)bp->b_un.b_addr & PGOFSET; 3281412Sbill npf = btoc(bp->b_bcount + o); 3291412Sbill rp = bp->b_flags&B_DIRTY ? &proc[2] : bp->b_proc; 3301412Sbill vaddr = o; 3311412Sbill if (bp->b_flags & B_UAREA) { 3321412Sbill for (i = 0; i < UPAGES; i++) { 3331412Sbill if (rp->p_addr[i].pg_pfnum == 0) 3341412Sbill panic("mba: zero upage"); 3351412Sbill *(int *)io++ = rp->p_addr[i].pg_pfnum | PG_V; 33628Sbill } 3371412Sbill } else if ((bp->b_flags & B_PHYS) == 0) { 3381412Sbill pte = &Sysmap[btop(((int)bp->b_un.b_addr)&0x7fffffff)]; 3391412Sbill while (--npf >= 0) 3401412Sbill *(int *)io++ = pte++->pg_pfnum | PG_V; 3411412Sbill } else { 3421412Sbill if (bp->b_flags & B_PAGET) 3431412Sbill pte = &Usrptmap[btokmx((struct pte *)bp->b_un.b_addr)]; 3441412Sbill else 3451412Sbill pte = vtopte(rp, v); 3461412Sbill while (--npf >= 0) { 3471412Sbill if (pte->pg_pfnum == 0) 3481412Sbill panic("mba, zero entry"); 3491412Sbill *(int *)io++ = pte++->pg_pfnum | PG_V; 3501412Sbill } 35128Sbill } 3521412Sbill *(int *)io++ = 0; 3532383Swnj return (vaddr); 35428Sbill } 3552930Swnj 3563095Swnj /* 3573095Swnj * Init and interrupt enable a massbus adapter. 3583095Swnj */ 3592930Swnj mbainit(mp) 3602930Swnj struct mba_regs *mp; 3612930Swnj { 3622930Swnj 3633095Swnj mp->mba_cr = MBCR_INIT; 3643095Swnj mp->mba_cr = MBCR_IE; 3652930Swnj } 3662704Swnj #endif 367