1*13864Ssam /* mtpr.h 4.6 83/07/09 */ 262Sbill 362Sbill /* 462Sbill * VAX processor register numbers 562Sbill */ 662Sbill 72612Swnj #define KSP 0x0 /* kernel stack pointer */ 82612Swnj #define ESP 0x1 /* exec stack pointer */ 92612Swnj #define SSP 0x2 /* supervisor stack pointer */ 102612Swnj #define USP 0x3 /* user stack pointer */ 112612Swnj #define ISP 0x4 /* interrupt stack pointer */ 122612Swnj #define P0BR 0x8 /* p0 base register */ 132612Swnj #define P0LR 0x9 /* p0 length register */ 142612Swnj #define P1BR 0xa /* p1 base register */ 152612Swnj #define P1LR 0xb /* p1 length register */ 162612Swnj #define SBR 0xc /* system segment base register */ 172612Swnj #define SLR 0xd /* system segment length register */ 182612Swnj #define PCBB 0x10 /* process control block base */ 192612Swnj #define SCBB 0x11 /* system control block base */ 202612Swnj #define IPL 0x12 /* interrupt priority level */ 212612Swnj #define ASTLVL 0x13 /* async. system trap level */ 222612Swnj #define SIRR 0x14 /* software interrupt request */ 232612Swnj #define SISR 0x15 /* software interrupt summary */ 242612Swnj #define ICCS 0x18 /* interval clock control */ 252612Swnj #define NICR 0x19 /* next interval count */ 262612Swnj #define ICR 0x1a /* interval count */ 272612Swnj #define TODR 0x1b /* time of year (day) */ 282612Swnj #define RXCS 0x20 /* console receiver control and status */ 292612Swnj #define RXDB 0x21 /* console receiver data buffer */ 302612Swnj #define TXCS 0x22 /* console transmitter control and status */ 312612Swnj #define TXDB 0x23 /* console transmitter data buffer */ 322612Swnj #define MAPEN 0x38 /* memory management enable */ 332612Swnj #define TBIA 0x39 /* translation buffer invalidate all */ 342612Swnj #define TBIS 0x3a /* translation buffer invalidate single */ 352612Swnj #define PMR 0x3d /* performance monitor enable */ 362612Swnj #define SID 0x3e /* system identification */ 3762Sbill 38*13864Ssam #if defined(VAX780) 392612Swnj #define ACCS 0x28 /* accelerator control and status */ 402612Swnj #define ACCR 0x29 /* accelerator maintenance */ 412612Swnj #define WCSA 0x2c /* WCS address */ 422612Swnj #define WCSD 0x2d /* WCS data */ 432612Swnj #define SBIFS 0x30 /* SBI fault and status */ 442612Swnj #define SBIS 0x31 /* SBI silo */ 452612Swnj #define SBISC 0x32 /* SBI silo comparator */ 462612Swnj #define SBIMT 0x33 /* SBI maintenance */ 472612Swnj #define SBIER 0x34 /* SBI error register */ 482612Swnj #define SBITA 0x35 /* SBI timeout address */ 492612Swnj #define SBIQC 0x36 /* SBI quadword clear */ 502612Swnj #define MBRK 0x3c /* micro-program breakpoint */ 511907Swnj #endif 521907Swnj 53*13864Ssam #if defined(VAX750) || defined(VAX730) 542612Swnj #define MCSR 0x17 /* machine check status register */ 551907Swnj #define CSRS 0x1c /* console storage receive status register */ 561907Swnj #define CSRD 0x1d /* console storage receive data register */ 571907Swnj #define CSTS 0x1e /* console storage transmit status register */ 581907Swnj #define CSTD 0x1f /* console storage transmit data register */ 591907Swnj #define TBDR 0x24 /* translation buffer disable register */ 601907Swnj #define CADR 0x25 /* cache disable register */ 611907Swnj #define MCESR 0x26 /* machine check error summary register */ 621907Swnj #define CAER 0x27 /* cache error */ 631907Swnj #define IUR 0x37 /* init unibus register */ 641907Swnj #define TB 0x3b /* translation buffer */ 651907Swnj #endif 66