xref: /csrg-svn/sys/vax/if/if_qe.c (revision 43337)
135326Sbostic /*
235326Sbostic  * Copyright (c) 1988 Regents of the University of California.
335326Sbostic  * All rights reserved.
435326Sbostic  *
535326Sbostic  * This code is derived from software contributed to Berkeley by
635326Sbostic  * Digital Equipment Corp.
735326Sbostic  *
835326Sbostic  * Redistribution and use in source and binary forms are permitted
935326Sbostic  * provided that the above copyright notice and this paragraph are
1035326Sbostic  * duplicated in all such forms and that any documentation,
1135326Sbostic  * advertising materials, and other materials related to such
1235326Sbostic  * distribution and use acknowledge that the software was developed
1335326Sbostic  * by the University of California, Berkeley.  The name of the
1435326Sbostic  * University may not be used to endorse or promote products derived
1535326Sbostic  * from this software without specific prior written permission.
1635326Sbostic  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
1735326Sbostic  * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
1835326Sbostic  * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
1935326Sbostic  *
20*43337Ssklower  *	@(#)if_qe.c	7.15 (Berkeley) 06/20/90
2135326Sbostic  */
2227477Skjd 
2327915Skarels /* from  @(#)if_qe.c	1.15	(ULTRIX)	4/16/86 */
2436820Skarels 
2527477Skjd /****************************************************************
2627477Skjd  *								*
2727477Skjd  *        Licensed from Digital Equipment Corporation 		*
2827477Skjd  *                       Copyright (c) 				*
2927477Skjd  *               Digital Equipment Corporation			*
3027477Skjd  *                   Maynard, Massachusetts 			*
3127477Skjd  *                         1985, 1986 				*
3227477Skjd  *                    All rights reserved. 			*
3327477Skjd  *								*
3427477Skjd  *        The Information in this software is subject to change *
3527477Skjd  *   without notice and should not be construed as a commitment *
3627477Skjd  *   by  Digital  Equipment  Corporation.   Digital   makes  no *
3727477Skjd  *   representations about the suitability of this software for *
3827477Skjd  *   any purpose.  It is supplied "As Is" without expressed  or *
3927477Skjd  *   implied  warranty. 					*
4027477Skjd  *								*
4127477Skjd  *        If the Regents of the University of California or its *
4227477Skjd  *   licensees modify the software in a manner creating  	*
4327915Skarels  *   derivative copyright rights, appropriate copyright  	*
4427915Skarels  *   legends may be placed on the derivative work in addition   *
4527477Skjd  *   to that set forth above. 					*
4627477Skjd  *								*
4727477Skjd  ****************************************************************/
4827477Skjd /* ---------------------------------------------------------------------
4936820Skarels  * Modification History
5027477Skjd  *
5127477Skjd  * 15-Apr-86  -- afd
5227477Skjd  *	Rename "unused_multi" to "qunused_multi" for extending Generic
5327477Skjd  *	kernel to MicroVAXen.
5427477Skjd  *
5527477Skjd  * 18-mar-86  -- jaw     br/cvec changed to NOT use registers.
5627477Skjd  *
5727477Skjd  * 12 March 86 -- Jeff Chase
5827477Skjd  *	Modified to handle the new MCLGET macro
5927477Skjd  *	Changed if_qe_data.c to use more receive buffers
6027477Skjd  *	Added a flag to poke with adb to log qe_restarts on console
6127477Skjd  *
6227477Skjd  * 19 Oct 85 -- rjl
6327477Skjd  *	Changed the watch dog timer from 30 seconds to 3.  VMS is using
6427477Skjd  * 	less than 1 second in their's. Also turned the printf into an
6527477Skjd  *	mprintf.
6627477Skjd  *
6727477Skjd  *  09/16/85 -- Larry Cohen
6836820Skarels  * 		Add 43bsd alpha tape changes for subnet routing
6927477Skjd  *
7027477Skjd  *  1 Aug 85 -- rjl
7127477Skjd  *	Panic on a non-existent memory interrupt and the case where a packet
7236820Skarels  *	was chained.  The first should never happen because non-existant
7327477Skjd  *	memory interrupts cause a bus reset. The second should never happen
7427477Skjd  *	because we hang 2k input buffers on the device.
7527477Skjd  *
7627477Skjd  *  1 Aug 85 -- rich
7727477Skjd  *      Fixed the broadcast loopback code to handle Clusters without
7827477Skjd  *      wedging the system.
7927477Skjd  *
8027477Skjd  *  27 Feb. 85 -- ejf
8127477Skjd  *	Return default hardware address on ioctl request.
8227477Skjd  *
8327477Skjd  *  12 Feb. 85 -- ejf
8427477Skjd  *	Added internal extended loopback capability.
8527477Skjd  *
8627477Skjd  *  27 Dec. 84 -- rjl
8727477Skjd  *	Fixed bug that caused every other transmit descriptor to be used
8827477Skjd  *	instead of every descriptor.
8927477Skjd  *
9027477Skjd  *  21 Dec. 84 -- rjl
9127477Skjd  *	Added watchdog timer to mask hardware bug that causes device lockup.
9227477Skjd  *
9327477Skjd  *  18 Dec. 84 -- rjl
9427477Skjd  *	Reworked driver to use q-bus mapping routines.  MicroVAX-I now does
9527477Skjd  *	copying instead of m-buf shuffleing.
9627477Skjd  *	A number of deficencies in the hardware/firmware were compensated
9727477Skjd  *	for. See comments in qestart and qerint.
9827477Skjd  *
9927477Skjd  *  14 Nov. 84 -- jf
10027477Skjd  *	Added usage counts for multicast addresses.
10127477Skjd  *	Updated general protocol support to allow access to the Ethernet
10227477Skjd  *	header.
10327477Skjd  *
10427477Skjd  *  04 Oct. 84 -- jf
10527477Skjd  *	Added support for new ioctls to add and delete multicast addresses
10627477Skjd  *	and set the physical address.
10727477Skjd  *	Add support for general protocols.
10827477Skjd  *
10927477Skjd  *  14 Aug. 84 -- rjl
11027477Skjd  *	Integrated Shannon changes. (allow arp above 1024 and ? )
11127477Skjd  *
11227477Skjd  *  13 Feb. 84 -- rjl
11327477Skjd  *
11427477Skjd  *	Initial version of driver. derived from IL driver.
11536820Skarels  *
11627477Skjd  * ---------------------------------------------------------------------
11727477Skjd  */
11836820Skarels 
11927477Skjd #include "qe.h"
12027915Skarels #if	NQE > 0
12127477Skjd /*
12227477Skjd  * Digital Q-BUS to NI Adapter
12327477Skjd  */
12427915Skarels #include "param.h"
12527915Skarels #include "systm.h"
12627915Skarels #include "mbuf.h"
12727915Skarels #include "buf.h"
12827915Skarels #include "protosw.h"
12927915Skarels #include "socket.h"
13027915Skarels #include "vmmac.h"
13127915Skarels #include "ioctl.h"
13227915Skarels #include "errno.h"
13327915Skarels #include "syslog.h"
13427915Skarels #include "time.h"
13527915Skarels #include "kernel.h"
13627915Skarels 
13727915Skarels #include "../net/if.h"
13827915Skarels #include "../net/netisr.h"
13927915Skarels #include "../net/route.h"
14027915Skarels 
14127915Skarels #ifdef INET
14227915Skarels #include "../netinet/in.h"
14327915Skarels #include "../netinet/in_systm.h"
14427915Skarels #include "../netinet/in_var.h"
14527915Skarels #include "../netinet/ip.h"
14627915Skarels #include "../netinet/if_ether.h"
14727915Skarels #endif
14827915Skarels 
14927915Skarels #ifdef NS
15027915Skarels #include "../netns/ns.h"
15127915Skarels #include "../netns/ns_if.h"
15227915Skarels #endif
15327915Skarels 
15438985Skarels #ifdef ISO
15538985Skarels #include "../netiso/iso.h"
15638985Skarels #include "../netiso/iso_var.h"
157*43337Ssklower extern char all_es_snpa[], all_is_snpa[];
15838985Skarels #endif
15938985Skarels 
16034530Skarels #include "../vax/pte.h"
16127915Skarels #include "../vax/cpu.h"
16227915Skarels #include "../vax/mtpr.h"
16327915Skarels #include "if_qereg.h"
16427915Skarels #include "if_uba.h"
16527915Skarels #include "../vaxuba/ubareg.h"
16627915Skarels #include "../vaxuba/ubavar.h"
16736820Skarels 
16836820Skarels #if NQE == 1 && !defined(QNIVERT)
16930604Skarels #define NRCV	15	 		/* Receive descriptors		*/
17030604Skarels #else
17136820Skarels #define NRCV	10	 		/* Receive descriptors		*/
17230604Skarels #endif
17327915Skarels #define NXMT	5	 		/* Transmit descriptors		*/
17427915Skarels #define NTOT	(NXMT + NRCV)
17534530Skarels 
17634530Skarels #define	QETIMEOUT	2		/* transmit timeout, must be > 1 */
17739448Smckusick #define QESLOWTIMEOUT	40		/* timeout when no xmits in progress */
17836820Skarels 
17927915Skarels /*
18027915Skarels  * This constant should really be 60 because the qna adds 4 bytes of crc.
18127915Skarels  * However when set to 60 our packets are ignored by deuna's , 3coms are
18227915Skarels  * okay ??????????????????????????????????????????
18327915Skarels  */
18427915Skarels #define MINDATA 64
18536820Skarels 
18627915Skarels /*
18727915Skarels  * Ethernet software status per interface.
18827915Skarels  *
18927915Skarels  * Each interface is referenced by a network interface structure,
19034530Skarels  * qe_if, which the routing code uses to locate the interface.
19127915Skarels  * This structure contains the output queue for the interface, its address, ...
19227915Skarels  */
19327915Skarels struct	qe_softc {
19434530Skarels 	struct	arpcom qe_ac;		/* Ethernet common part 	*/
19534530Skarels #define	qe_if	qe_ac.ac_if		/* network-visible interface 	*/
19634530Skarels #define	qe_addr	qe_ac.ac_enaddr		/* hardware Ethernet address 	*/
19727915Skarels 	struct	ifubinfo qe_uba;	/* Q-bus resources 		*/
19827915Skarels 	struct	ifrw qe_ifr[NRCV];	/*	for receive buffers;	*/
19927915Skarels 	struct	ifxmt qe_ifw[NXMT];	/*	for xmit buffers;	*/
20027915Skarels 	int	qe_flags;		/* software state		*/
20127915Skarels #define	QEF_RUNNING	0x01
20227915Skarels #define	QEF_SETADDR	0x02
20339420Smckusick #define QEF_FASTTIMEO	0x04
20427915Skarels 	int	setupaddr;		/* mapping info for setup pkts  */
20536031Skarels 	int	ipl;			/* interrupt priority		*/
20627915Skarels 	struct	qe_ring *rringaddr;	/* mapping info for rings	*/
20727915Skarels 	struct	qe_ring *tringaddr;	/*       ""			*/
20827915Skarels 	struct	qe_ring rring[NRCV+1];	/* Receive ring descriptors 	*/
20927915Skarels 	struct	qe_ring tring[NXMT+1];	/* Transmit ring descriptors 	*/
21027915Skarels 	u_char	setup_pkt[16][8];	/* Setup packet			*/
21127915Skarels 	int	rindex;			/* Receive index		*/
21227915Skarels 	int	tindex;			/* Transmit index		*/
21327915Skarels 	int	otindex;		/* Old transmit index		*/
21427915Skarels 	int	qe_intvec;		/* Interrupt vector 		*/
21527915Skarels 	struct	qedevice *addr;		/* device addr			*/
21627915Skarels 	int 	setupqueued;		/* setup packet queued		*/
21727915Skarels 	int	nxmit;			/* Transmits in progress	*/
21827915Skarels 	int	qe_restarts;		/* timeouts			*/
21927915Skarels } qe_softc[NQE];
22027915Skarels 
22127915Skarels struct	uba_device *qeinfo[NQE];
22236820Skarels 
22327477Skjd extern struct timeval time;
22436820Skarels 
22534530Skarels int	qeprobe(), qeattach(), qeintr(), qetimeout();
22638985Skarels int	qeinit(), qeioctl(), qereset(), qestart();
22736820Skarels 
22827477Skjd u_short qestd[] = { 0 };
22927477Skjd struct	uba_driver qedriver =
23027477Skjd 	{ qeprobe, 0, qeattach, 0, qestd, "qe", qeinfo };
23136820Skarels 
23227477Skjd #define	QEUNIT(x)	minor(x)
23327477Skjd /*
23427915Skarels  * The deqna shouldn't receive more than ETHERMTU + sizeof(struct ether_header)
23527477Skjd  * but will actually take in up to 2048 bytes. To guard against the receiver
23636820Skarels  * chaining buffers (which we aren't prepared to handle) we allocate 2kb
23727477Skjd  * size buffers.
23827477Skjd  */
23927477Skjd #define MAXPACKETSIZE 2048		/* Should really be ETHERMTU	*/
24027477Skjd /*
24127477Skjd  * Probe the QNA to see if it's there
24227477Skjd  */
24336031Skarels qeprobe(reg, ui)
24427477Skjd 	caddr_t reg;
24536031Skarels 	struct uba_device *ui;
24627477Skjd {
24727915Skarels 	register int br, cvec;		/* r11, r10 value-result */
24827477Skjd 	register struct qedevice *addr = (struct qedevice *)reg;
24936820Skarels 	register struct qe_ring *rp;
25027477Skjd 	register struct qe_ring *prp; 	/* physical rp 		*/
25136031Skarels 	register int i;
25236031Skarels 	register struct qe_softc *sc = &qe_softc[ui->ui_unit];
25336820Skarels 
25428927Skarels #ifdef lint
25528927Skarels 	br = 0; cvec = br; br = cvec;
25628953Skarels 	qeintr(0);
25728927Skarels #endif
25836820Skarels 
25927477Skjd 	/*
26036820Skarels 	 * The QNA interrupts on i/o operations. To do an I/O operation
26127477Skjd 	 * we have to setup the interface by transmitting a setup  packet.
26227477Skjd 	 */
26327477Skjd 	addr->qe_csr = QE_RESET;
26435762Skarels 	addr->qe_csr &= ~QE_RESET;
26527477Skjd 	addr->qe_vector = (uba_hd[numuba].uh_lastiv -= 4);
26636820Skarels 
26727477Skjd 	/*
26827477Skjd 	 * Map the communications area and the setup packet.
26927477Skjd 	 */
27027477Skjd 	sc->setupaddr =
27128953Skarels 		uballoc(0, (caddr_t)sc->setup_pkt, sizeof(sc->setup_pkt), 0);
27228953Skarels 	sc->rringaddr = (struct qe_ring *) uballoc(0, (caddr_t)sc->rring,
27328953Skarels 		sizeof(struct qe_ring) * (NTOT+2), 0);
27436031Skarels 	prp = (struct qe_ring *)UBAI_ADDR((int)sc->rringaddr);
27536820Skarels 
27627477Skjd 	/*
27727477Skjd 	 * The QNA will loop the setup packet back to the receive ring
27836820Skarels 	 * for verification, therefore we initialize the first
27927477Skjd 	 * receive & transmit ring descriptors and link the setup packet
28027477Skjd 	 * to them.
28127477Skjd 	 */
28236031Skarels 	qeinitdesc(sc->tring, (caddr_t)UBAI_ADDR(sc->setupaddr),
28328953Skarels 	    sizeof(sc->setup_pkt));
28436031Skarels 	qeinitdesc(sc->rring, (caddr_t)UBAI_ADDR(sc->setupaddr),
28528953Skarels 	    sizeof(sc->setup_pkt));
28636820Skarels 
28727477Skjd 	rp = (struct qe_ring *)sc->tring;
28827477Skjd 	rp->qe_setup = 1;
28927477Skjd 	rp->qe_eomsg = 1;
29027477Skjd 	rp->qe_flag = rp->qe_status1 = QE_NOTYET;
29127477Skjd 	rp->qe_valid = 1;
29236820Skarels 
29327477Skjd 	rp = (struct qe_ring *)sc->rring;
29427477Skjd 	rp->qe_flag = rp->qe_status1 = QE_NOTYET;
29527477Skjd 	rp->qe_valid = 1;
29636820Skarels 
29727477Skjd 	/*
29827477Skjd 	 * Get the addr off of the interface and place it into the setup
29927477Skjd 	 * packet. This code looks strange due to the fact that the address
30036820Skarels 	 * is placed in the setup packet in col. major order.
30127477Skjd 	 */
30227477Skjd 	for( i = 0 ; i < 6 ; i++ )
30327477Skjd 		sc->setup_pkt[i][1] = addr->qe_sta_addr[i];
30436820Skarels 
30527477Skjd 	qesetup( sc );
30627477Skjd 	/*
30727477Skjd 	 * Start the interface and wait for the packet.
30827477Skjd 	 */
30936031Skarels 	(void) spl6();
31027477Skjd 	addr->qe_csr = QE_INT_ENABLE | QE_XMIT_INT | QE_RCV_INT;
31127477Skjd 	addr->qe_rcvlist_lo = (short)prp;
31227477Skjd 	addr->qe_rcvlist_hi = (short)((int)prp >> 16);
31327915Skarels 	prp += NRCV+1;
31427477Skjd 	addr->qe_xmtlist_lo = (short)prp;
31527477Skjd 	addr->qe_xmtlist_hi = (short)((int)prp >> 16);
31627477Skjd 	DELAY(10000);
31727477Skjd 	/*
31827915Skarels 	 * All done with the bus resources.
31927477Skjd 	 */
32027915Skarels 	ubarelse(0, &sc->setupaddr);
32128953Skarels 	ubarelse(0, (int *)&sc->rringaddr);
32236031Skarels 	sc->ipl = br = qbgetpri();
32327477Skjd 	return( sizeof(struct qedevice) );
32427477Skjd }
32536820Skarels 
32627477Skjd /*
32727477Skjd  * Interface exists: make available by filling in network interface
32827477Skjd  * record.  System will initialize the interface when it is ready
32927477Skjd  * to accept packets.
33027477Skjd  */
33127477Skjd qeattach(ui)
33227477Skjd 	struct uba_device *ui;
33327477Skjd {
33427477Skjd 	register struct qe_softc *sc = &qe_softc[ui->ui_unit];
33534530Skarels 	register struct ifnet *ifp = &sc->qe_if;
33627477Skjd 	register struct qedevice *addr = (struct qedevice *)ui->ui_addr;
33727477Skjd 	register int i;
33836820Skarels 
33927477Skjd 	ifp->if_unit = ui->ui_unit;
34027477Skjd 	ifp->if_name = "qe";
34127477Skjd 	ifp->if_mtu = ETHERMTU;
34227915Skarels 	ifp->if_flags = IFF_BROADCAST;
34336820Skarels 
34427477Skjd 	/*
34527477Skjd 	 * Read the address from the prom and save it.
34627477Skjd 	 */
34727477Skjd 	for( i=0 ; i<6 ; i++ )
34836820Skarels 		sc->setup_pkt[i][1] = sc->qe_addr[i] = addr->qe_sta_addr[i] & 0xff;
34935762Skarels 	addr->qe_vector |= 1;
35035762Skarels 	printf("qe%d: %s, hardware address %s\n", ui->ui_unit,
35135762Skarels 		addr->qe_vector&01 ? "delqa":"deqna",
35234551Smarc 		ether_sprintf(sc->qe_addr));
35335762Skarels 	addr->qe_vector &= ~1;
35436820Skarels 
35527477Skjd 	/*
35627477Skjd 	 * Save the vector for initialization at reset time.
35727477Skjd 	 */
35827477Skjd 	sc->qe_intvec = addr->qe_vector;
35936820Skarels 
36027477Skjd 	ifp->if_init = qeinit;
36138985Skarels 	ifp->if_output = ether_output;
36238985Skarels 	ifp->if_start = qestart;
36327477Skjd 	ifp->if_ioctl = qeioctl;
36427477Skjd 	ifp->if_reset = qereset;
36534530Skarels 	ifp->if_watchdog = qetimeout;
36627915Skarels 	sc->qe_uba.iff_flags = UBA_CANTWAIT;
36727477Skjd 	if_attach(ifp);
36827477Skjd }
36936820Skarels 
37027477Skjd /*
37127477Skjd  * Reset of interface after UNIBUS reset.
37227477Skjd  * If interface is on specified uba, reset its state.
37327477Skjd  */
37427477Skjd qereset(unit, uban)
37527477Skjd 	int unit, uban;
37627477Skjd {
37727477Skjd 	register struct uba_device *ui;
37836820Skarels 
37927915Skarels 	if (unit >= NQE || (ui = qeinfo[unit]) == 0 || ui->ui_alive == 0 ||
38027477Skjd 		ui->ui_ubanum != uban)
38127477Skjd 		return;
38227477Skjd 	printf(" qe%d", unit);
38334530Skarels 	qe_softc[unit].qe_if.if_flags &= ~IFF_RUNNING;
38427477Skjd 	qeinit(unit);
38527477Skjd }
38636820Skarels 
38727477Skjd /*
38836820Skarels  * Initialization of interface.
38927477Skjd  */
39027477Skjd qeinit(unit)
39127477Skjd 	int unit;
39227477Skjd {
39327477Skjd 	register struct qe_softc *sc = &qe_softc[unit];
39427477Skjd 	register struct uba_device *ui = qeinfo[unit];
39527477Skjd 	register struct qedevice *addr = (struct qedevice *)ui->ui_addr;
39634530Skarels 	register struct ifnet *ifp = &sc->qe_if;
39727477Skjd 	register i;
39827477Skjd 	int s;
39936820Skarels 
40027477Skjd 	/* address not known */
40127477Skjd 	if (ifp->if_addrlist == (struct ifaddr *)0)
40227477Skjd 			return;
40327915Skarels 	if (sc->qe_flags & QEF_RUNNING)
40427477Skjd 		return;
40536820Skarels 
40627915Skarels 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
40727915Skarels 		/*
40836820Skarels 		 * map the communications area onto the device
40927915Skarels 		 */
41036031Skarels 		i = uballoc(0, (caddr_t)sc->rring,
41136031Skarels 		    sizeof(struct qe_ring) * (NTOT+2), 0);
41236031Skarels 		if (i == 0)
41336031Skarels 			goto fail;
41436031Skarels 		sc->rringaddr = (struct qe_ring *)UBAI_ADDR(i);
41527915Skarels 		sc->tringaddr = sc->rringaddr + NRCV + 1;
41636031Skarels 		i = uballoc(0, (caddr_t)sc->setup_pkt,
41736031Skarels 		    sizeof(sc->setup_pkt), 0);
41836031Skarels 		if (i == 0)
41936031Skarels 			goto fail;
42036031Skarels 		sc->setupaddr =	UBAI_ADDR(i);
42127915Skarels 		/*
42227915Skarels 		 * init buffers and maps
42327915Skarels 		 */
42427915Skarels 		if (if_ubaminit(&sc->qe_uba, ui->ui_ubanum,
42527915Skarels 		    sizeof (struct ether_header), (int)btoc(MAXPACKETSIZE),
42627915Skarels 		    sc->qe_ifr, NRCV, sc->qe_ifw, NXMT) == 0) {
42736031Skarels 	fail:
42836820Skarels 			printf("qe%d: can't allocate uba resources\n", unit);
42934530Skarels 			sc->qe_if.if_flags &= ~IFF_UP;
43027915Skarels 			return;
43127915Skarels 		}
43227477Skjd 	}
43327477Skjd 	/*
43427477Skjd 	 * Init the buffer descriptors and indexes for each of the lists and
43527477Skjd 	 * loop them back to form a ring.
43627477Skjd 	 */
43727915Skarels 	for (i = 0; i < NRCV; i++) {
43827477Skjd 		qeinitdesc( &sc->rring[i],
43936031Skarels 		    (caddr_t)UBAI_ADDR(sc->qe_ifr[i].ifrw_info), MAXPACKETSIZE);
44027477Skjd 		sc->rring[i].qe_flag = sc->rring[i].qe_status1 = QE_NOTYET;
44127477Skjd 		sc->rring[i].qe_valid = 1;
44227477Skjd 	}
44328953Skarels 	qeinitdesc(&sc->rring[i], (caddr_t)NULL, 0);
44436820Skarels 
44527477Skjd 	sc->rring[i].qe_addr_lo = (short)sc->rringaddr;
44627477Skjd 	sc->rring[i].qe_addr_hi = (short)((int)sc->rringaddr >> 16);
44727477Skjd 	sc->rring[i].qe_chain = 1;
44827477Skjd 	sc->rring[i].qe_flag = sc->rring[i].qe_status1 = QE_NOTYET;
44927477Skjd 	sc->rring[i].qe_valid = 1;
45036820Skarels 
45127915Skarels 	for( i = 0 ; i <= NXMT ; i++ )
45228953Skarels 		qeinitdesc(&sc->tring[i], (caddr_t)NULL, 0);
45327477Skjd 	i--;
45436820Skarels 
45527477Skjd 	sc->tring[i].qe_addr_lo = (short)sc->tringaddr;
45627477Skjd 	sc->tring[i].qe_addr_hi = (short)((int)sc->tringaddr >> 16);
45727477Skjd 	sc->tring[i].qe_chain = 1;
45827477Skjd 	sc->tring[i].qe_flag = sc->tring[i].qe_status1 = QE_NOTYET;
45927477Skjd 	sc->tring[i].qe_valid = 1;
46036820Skarels 
46127477Skjd 	sc->nxmit = sc->otindex = sc->tindex = sc->rindex = 0;
46236820Skarels 
46327477Skjd 	/*
46436820Skarels 	 * Take the interface out of reset, program the vector,
46527477Skjd 	 * enable interrupts, and tell the world we are up.
46627477Skjd 	 */
46727477Skjd 	s = splimp();
46827477Skjd 	addr->qe_vector = sc->qe_intvec;
46927477Skjd 	sc->addr = addr;
47027915Skarels 	addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT |
47127915Skarels 	    QE_RCV_INT | QE_ILOOP;
47227477Skjd 	addr->qe_rcvlist_lo = (short)sc->rringaddr;
47327477Skjd 	addr->qe_rcvlist_hi = (short)((int)sc->rringaddr >> 16);
47427477Skjd 	ifp->if_flags |= IFF_UP | IFF_RUNNING;
47527915Skarels 	sc->qe_flags |= QEF_RUNNING;
47627477Skjd 	qesetup( sc );
47738985Skarels 	(void) qestart( ifp );
47839420Smckusick 	sc->qe_if.if_timer = QESLOWTIMEOUT;	/* Start watchdog */
47927477Skjd 	splx( s );
48027477Skjd }
48136820Skarels 
48227477Skjd /*
48327477Skjd  * Start output on interface.
48427477Skjd  *
48527477Skjd  */
48638985Skarels qestart(ifp)
48738985Skarels 	struct ifnet *ifp;
48827477Skjd {
48938985Skarels 	int unit =  ifp->if_unit;
49027477Skjd 	struct uba_device *ui = qeinfo[unit];
49127477Skjd 	register struct qe_softc *sc = &qe_softc[unit];
49227477Skjd 	register struct qedevice *addr;
49327477Skjd 	register struct qe_ring *rp;
49427477Skjd 	register index;
49528927Skarels 	struct mbuf *m;
49628927Skarels 	int buf_addr, len, s;
49736820Skarels 
49836820Skarels 
49927477Skjd 	s = splimp();
50027477Skjd 	addr = (struct qedevice *)ui->ui_addr;
50127477Skjd 	/*
50227477Skjd 	 * The deqna doesn't look at anything but the valid bit
50327477Skjd 	 * to determine if it should transmit this packet. If you have
50427477Skjd 	 * a ring and fill it the device will loop indefinately on the
50527477Skjd 	 * packet and continue to flood the net with packets until you
50627477Skjd 	 * break the ring. For this reason we never queue more than n-1
50736820Skarels 	 * packets in the transmit ring.
50827477Skjd 	 *
50927477Skjd 	 * The microcoders should have obeyed their own defination of the
51027477Skjd 	 * flag and status words, but instead we have to compensate.
51127477Skjd 	 */
51236820Skarels 	for( index = sc->tindex;
51327915Skarels 		sc->tring[index].qe_valid == 0 && sc->nxmit < (NXMT-1) ;
51427915Skarels 		sc->tindex = index = ++index % NXMT){
51527477Skjd 		rp = &sc->tring[index];
51627477Skjd 		if( sc->setupqueued ) {
51727477Skjd 			buf_addr = sc->setupaddr;
51827477Skjd 			len = 128;
51927477Skjd 			rp->qe_setup = 1;
52027477Skjd 			sc->setupqueued = 0;
52127477Skjd 		} else {
52234530Skarels 			IF_DEQUEUE(&sc->qe_if.if_snd, m);
52327477Skjd 			if( m == 0 ){
52427477Skjd 				splx(s);
52538985Skarels 				return (0);
52627477Skjd 			}
52727915Skarels 			buf_addr = sc->qe_ifw[index].ifw_info;
52827915Skarels 			len = if_ubaput(&sc->qe_uba, &sc->qe_ifw[index], m);
52927477Skjd 		}
53027477Skjd 		/*
53136820Skarels 		 *  Does buffer end on odd byte ?
53227477Skjd 		 */
53327477Skjd 		if( len & 1 ) {
53427477Skjd 			len++;
53527477Skjd 			rp->qe_odd_end = 1;
53627477Skjd 		}
53727477Skjd 		if( len < MINDATA )
53827477Skjd 			len = MINDATA;
53927477Skjd 		rp->qe_buf_len = -(len/2);
54036031Skarels 		buf_addr = UBAI_ADDR(buf_addr);
54127477Skjd 		rp->qe_flag = rp->qe_status1 = QE_NOTYET;
54227477Skjd 		rp->qe_addr_lo = (short)buf_addr;
54327477Skjd 		rp->qe_addr_hi = (short)(buf_addr >> 16);
54427477Skjd 		rp->qe_eomsg = 1;
54527477Skjd 		rp->qe_flag = rp->qe_status1 = QE_NOTYET;
54627477Skjd 		rp->qe_valid = 1;
54739420Smckusick 		if (sc->nxmit++ == 0) {
54839420Smckusick 			sc->qe_flags |= QEF_FASTTIMEO;
54936820Skarels 			sc->qe_if.if_timer = QETIMEOUT;
55039420Smckusick 		}
55136820Skarels 
55227477Skjd 		/*
55327477Skjd 		 * See if the xmit list is invalid.
55427477Skjd 		 */
55527477Skjd 		if( addr->qe_csr & QE_XL_INVALID ) {
55627477Skjd 			buf_addr = (int)(sc->tringaddr+index);
55727477Skjd 			addr->qe_xmtlist_lo = (short)buf_addr;
55827477Skjd 			addr->qe_xmtlist_hi = (short)(buf_addr >> 16);
55927477Skjd 		}
56027477Skjd 	}
56127477Skjd 	splx( s );
56238985Skarels 	return (0);
56327477Skjd }
56436820Skarels 
56527477Skjd /*
56627477Skjd  * Ethernet interface interrupt processor
56727477Skjd  */
56827477Skjd qeintr(unit)
56927477Skjd 	int unit;
57027477Skjd {
57127477Skjd 	register struct qe_softc *sc = &qe_softc[unit];
57227477Skjd 	struct qedevice *addr = (struct qedevice *)qeinfo[unit]->ui_addr;
57336031Skarels 	int buf_addr, csr;
57436820Skarels 
57538985Skarels #ifdef notdef
57636031Skarels 	splx(sc->ipl);
57738985Skarels #else
57836820Skarels 	(void) splimp();
57938985Skarels #endif
58039420Smckusick 	if (!(sc->qe_flags & QEF_FASTTIMEO))
58139420Smckusick 		sc->qe_if.if_timer = QESLOWTIMEOUT; /* Restart timer clock */
58227477Skjd 	csr = addr->qe_csr;
58327915Skarels 	addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT | QE_RCV_INT | QE_ILOOP;
58436820Skarels 	if( csr & QE_RCV_INT )
58527477Skjd 		qerint( unit );
58627477Skjd 	if( csr & QE_XMIT_INT )
58727477Skjd 		qetint( unit );
58827477Skjd 	if( csr & QE_NEX_MEM_INT )
58936820Skarels 		printf("qe%d: Nonexistent memory interrupt\n", unit);
59036820Skarels 
59127477Skjd 	if( addr->qe_csr & QE_RL_INVALID && sc->rring[sc->rindex].qe_status1 == QE_NOTYET ) {
59227477Skjd 		buf_addr = (int)&sc->rringaddr[sc->rindex];
59327477Skjd 		addr->qe_rcvlist_lo = (short)buf_addr;
59427477Skjd 		addr->qe_rcvlist_hi = (short)(buf_addr >> 16);
59527477Skjd 	}
59627477Skjd }
59736820Skarels 
59827477Skjd /*
59927477Skjd  * Ethernet interface transmit interrupt.
60027477Skjd  */
60136820Skarels 
60227477Skjd qetint(unit)
60327477Skjd 	int unit;
60427477Skjd {
60527477Skjd 	register struct qe_softc *sc = &qe_softc[unit];
60627477Skjd 	register struct qe_ring *rp;
60727477Skjd 	register struct ifxmt *ifxp;
60828927Skarels 	int status1, setupflag;
60927477Skjd 	short len;
61036820Skarels 
61136820Skarels 
61227477Skjd 	while( sc->otindex != sc->tindex && sc->tring[sc->otindex].qe_status1 != QE_NOTYET && sc->nxmit > 0 ) {
61327477Skjd 		/*
61427477Skjd 		 * Save the status words from the descriptor so that it can
61527477Skjd 		 * be released.
61627477Skjd 		 */
61727477Skjd 		rp = &sc->tring[sc->otindex];
61827477Skjd 		status1 = rp->qe_status1;
61927477Skjd 		setupflag = rp->qe_setup;
62027477Skjd 		len = (-rp->qe_buf_len) * 2;
62127477Skjd 		if( rp->qe_odd_end )
62227477Skjd 			len++;
62327477Skjd 		/*
62427477Skjd 		 * Init the buffer descriptor
62527477Skjd 		 */
62628953Skarels 		bzero((caddr_t)rp, sizeof(struct qe_ring));
62739420Smckusick 		if( --sc->nxmit == 0 ) {
62839420Smckusick 			sc->qe_flags &= ~QEF_FASTTIMEO;
62939420Smckusick 			sc->qe_if.if_timer = QESLOWTIMEOUT;
63039420Smckusick 		}
63127477Skjd 		if( !setupflag ) {
63227477Skjd 			/*
63327477Skjd 			 * Do some statistics.
63427477Skjd 			 */
63534530Skarels 			sc->qe_if.if_opackets++;
63634530Skarels 			sc->qe_if.if_collisions += ( status1 & QE_CCNT ) >> 4;
63727915Skarels 			if (status1 & QE_ERROR)
63834530Skarels 				sc->qe_if.if_oerrors++;
63927477Skjd 			/*
64027477Skjd 			 * If this was a broadcast packet loop it
64127915Skarels 			 * back because the hardware can't hear its own
64227915Skarels 			 * transmits.
64327477Skjd 			 */
64427915Skarels 			ifxp = &sc->qe_ifw[sc->otindex];
64532086Skarels 			if (bcmp((caddr_t)((struct ether_header *)ifxp->ifw_addr)->ether_dhost,
64632086Skarels 			   (caddr_t)etherbroadcastaddr,
64732086Skarels 			   sizeof(etherbroadcastaddr)) == 0)
64832086Skarels 				qeread(sc, &ifxp->ifrw,
64932086Skarels 				    len - sizeof(struct ether_header));
65027915Skarels 			if (ifxp->ifw_xtofree) {
65127915Skarels 				m_freem(ifxp->ifw_xtofree);
65227915Skarels 				ifxp->ifw_xtofree = 0;
65327477Skjd 			}
65427477Skjd 		}
65527915Skarels 		sc->otindex = ++sc->otindex % NXMT;
65627477Skjd 	}
65738985Skarels 	(void) qestart( &sc->qe_if );
65827477Skjd }
65936820Skarels 
66027477Skjd /*
66127477Skjd  * Ethernet interface receiver interrupt.
66236820Skarels  * If can't determine length from type, then have to drop packet.
66336820Skarels  * Othewise decapsulate packet based on type and pass to type specific
66427477Skjd  * higher-level input routine.
66527477Skjd  */
66627477Skjd qerint(unit)
66727477Skjd 	int unit;
66827477Skjd {
66927477Skjd 	register struct qe_softc *sc = &qe_softc[unit];
67027477Skjd 	register struct qe_ring *rp;
67127477Skjd 	int len, status1, status2;
67227477Skjd 	int bufaddr;
67336820Skarels 
67427477Skjd 	/*
67527477Skjd 	 * Traverse the receive ring looking for packets to pass back.
67627477Skjd 	 * The search is complete when we find a descriptor not in use.
67727477Skjd 	 *
67827477Skjd 	 * As in the transmit case the deqna doesn't honor it's own protocols
67927477Skjd 	 * so there exists the possibility that the device can beat us around
68027477Skjd 	 * the ring. The proper way to guard against this is to insure that
68127477Skjd 	 * there is always at least one invalid descriptor. We chose instead
68227477Skjd 	 * to make the ring large enough to minimize the problem. With a ring
68327477Skjd 	 * size of 4 we haven't been able to see the problem. To be safe we
68427477Skjd 	 * doubled that to 8.
68527477Skjd 	 *
68627477Skjd 	 */
68727915Skarels 	for( ; sc->rring[sc->rindex].qe_status1 != QE_NOTYET ; sc->rindex = ++sc->rindex % NRCV ){
68827477Skjd 		rp = &sc->rring[sc->rindex];
68927477Skjd 		status1 = rp->qe_status1;
69027477Skjd 		status2 = rp->qe_status2;
69128953Skarels 		bzero((caddr_t)rp, sizeof(struct qe_ring));
69227477Skjd 		if( (status1 & QE_MASK) == QE_MASK )
69327477Skjd 			panic("qe: chained packet");
69427915Skarels 		len = ((status1 & QE_RBL_HI) | (status2 & QE_RBL_LO)) + 60;
69534530Skarels 		sc->qe_if.if_ipackets++;
69636820Skarels 
69732086Skarels 		if (status1 & QE_ERROR) {
69832086Skarels 			if ((status1 & QE_RUNT) == 0)
69934530Skarels 				sc->qe_if.if_ierrors++;
70032086Skarels 		} else {
70127915Skarels 			/*
70227915Skarels 			 * We don't process setup packets.
70327915Skarels 			 */
70427915Skarels 			if( !(status1 & QE_ESETUP) )
70527915Skarels 				qeread(sc, &sc->qe_ifr[sc->rindex],
70627915Skarels 					len - sizeof(struct ether_header));
70727477Skjd 		}
70827477Skjd 		/*
70927477Skjd 		 * Return the buffer to the ring
71027477Skjd 		 */
71136031Skarels 		bufaddr = (int)UBAI_ADDR(sc->qe_ifr[sc->rindex].ifrw_info);
71227477Skjd 		rp->qe_buf_len = -((MAXPACKETSIZE)/2);
71327477Skjd 		rp->qe_addr_lo = (short)bufaddr;
71427477Skjd 		rp->qe_addr_hi = (short)((int)bufaddr >> 16);
71527477Skjd 		rp->qe_flag = rp->qe_status1 = QE_NOTYET;
71627477Skjd 		rp->qe_valid = 1;
71727477Skjd 	}
71827477Skjd }
71936820Skarels 
72027477Skjd /*
72127477Skjd  * Process an ioctl request.
72227477Skjd  */
72327477Skjd qeioctl(ifp, cmd, data)
72427477Skjd 	register struct ifnet *ifp;
72527477Skjd 	int cmd;
72627477Skjd 	caddr_t data;
72727477Skjd {
72827477Skjd 	struct qe_softc *sc = &qe_softc[ifp->if_unit];
72927477Skjd 	struct ifaddr *ifa = (struct ifaddr *)data;
73028927Skarels 	int s = splimp(), error = 0;
73136820Skarels 
73227477Skjd 	switch (cmd) {
73336820Skarels 
73427477Skjd 	case SIOCSIFADDR:
73527477Skjd 		ifp->if_flags |= IFF_UP;
73627477Skjd 		qeinit(ifp->if_unit);
73738985Skarels 		switch(ifa->ifa_addr->sa_family) {
73827477Skjd #ifdef INET
73927477Skjd 		case AF_INET:
74027477Skjd 			((struct arpcom *)ifp)->ac_ipaddr =
74127477Skjd 				IA_SIN(ifa)->sin_addr;
74227477Skjd 			arpwhohas((struct arpcom *)ifp, &IA_SIN(ifa)->sin_addr);
74327477Skjd 			break;
74427477Skjd #endif
74527915Skarels #ifdef NS
74627915Skarels 		case AF_NS:
74727915Skarels 		    {
74827915Skarels 			register struct ns_addr *ina = &(IA_SNS(ifa)->sns_addr);
74936820Skarels 
75027915Skarels 			if (ns_nullhost(*ina))
75134530Skarels 				ina->x_host = *(union ns_host *)(sc->qe_addr);
75227915Skarels 			else
75327915Skarels 				qe_setaddr(ina->x_host.c_host, ifp->if_unit);
75427477Skjd 			break;
75527915Skarels 		    }
75627915Skarels #endif
75727477Skjd 		}
75827477Skjd 		break;
75927915Skarels 
76027915Skarels 	case SIOCSIFFLAGS:
76127915Skarels 		if ((ifp->if_flags & IFF_UP) == 0 &&
76227915Skarels 		    sc->qe_flags & QEF_RUNNING) {
76327915Skarels 			((struct qedevice *)
76427915Skarels 			   (qeinfo[ifp->if_unit]->ui_addr))->qe_csr = QE_RESET;
76527915Skarels 			sc->qe_flags &= ~QEF_RUNNING;
76630604Skarels 		} else if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) ==
76730604Skarels 		    IFF_RUNNING && (sc->qe_flags & QEF_RUNNING) == 0)
76828953Skarels 			qerestart(sc);
76927915Skarels 		break;
77027915Skarels 
77127477Skjd 	default:
77227477Skjd 		error = EINVAL;
77336820Skarels 
77427477Skjd 	}
77528927Skarels 	splx(s);
77627477Skjd 	return (error);
77727477Skjd }
77836820Skarels 
77927915Skarels /*
78027915Skarels  * set ethernet address for unit
78127915Skarels  */
78227915Skarels qe_setaddr(physaddr, unit)
78327915Skarels 	u_char *physaddr;
78427915Skarels 	int unit;
78527915Skarels {
78627915Skarels 	register struct qe_softc *sc = &qe_softc[unit];
78727915Skarels 	register int i;
78827915Skarels 
78927915Skarels 	for (i = 0; i < 6; i++)
79034530Skarels 		sc->setup_pkt[i][1] = sc->qe_addr[i] = physaddr[i];
79127915Skarels 	sc->qe_flags |= QEF_SETADDR;
79234530Skarels 	if (sc->qe_if.if_flags & IFF_RUNNING)
79327915Skarels 		qesetup(sc);
79427915Skarels 	qeinit(unit);
79527915Skarels }
79636820Skarels 
79736820Skarels 
79827477Skjd /*
79927477Skjd  * Initialize a ring descriptor with mbuf allocation side effects
80027477Skjd  */
80128953Skarels qeinitdesc(rp, addr, len)
80227477Skjd 	register struct qe_ring *rp;
80328953Skarels 	caddr_t addr; 			/* mapped address */
80427477Skjd 	int len;
80527477Skjd {
80627477Skjd 	/*
80727477Skjd 	 * clear the entire descriptor
80827477Skjd 	 */
80928953Skarels 	bzero((caddr_t)rp, sizeof(struct qe_ring));
81036820Skarels 
81127477Skjd 	if( len ) {
81227477Skjd 		rp->qe_buf_len = -(len/2);
81328927Skarels 		rp->qe_addr_lo = (short)addr;
81428927Skarels 		rp->qe_addr_hi = (short)((int)addr >> 16);
81527477Skjd 	}
81627477Skjd }
81727477Skjd /*
81827477Skjd  * Build a setup packet - the physical address will already be present
81927477Skjd  * in first column.
82027477Skjd  */
82127477Skjd qesetup( sc )
82227477Skjd struct qe_softc *sc;
82327477Skjd {
82428927Skarels 	register i, j;
82536820Skarels 
82627477Skjd 	/*
82727477Skjd 	 * Copy the target address to the rest of the entries in this row.
82827477Skjd 	 */
82927477Skjd 	 for ( j = 0; j < 6 ; j++ )
83027477Skjd 		for ( i = 2 ; i < 8 ; i++ )
83127477Skjd 			sc->setup_pkt[j][i] = sc->setup_pkt[j][1];
83227477Skjd 	/*
83327477Skjd 	 * Duplicate the first half.
83427477Skjd 	 */
83528953Skarels 	bcopy((caddr_t)sc->setup_pkt[0], (caddr_t)sc->setup_pkt[8], 64);
83627477Skjd 	/*
83738985Skarels 	 * Fill in the broadcast (and ISO multicast) address(es).
83827477Skjd 	 */
83938985Skarels 	for ( i = 0; i < 6 ; i++ ) {
84027477Skjd 		sc->setup_pkt[i][2] = 0xff;
84138985Skarels #ifdef ISO
842*43337Ssklower 		sc->setup_pkt[i][3] = all_es_snpa[i];
843*43337Ssklower 		sc->setup_pkt[i][4] = all_is_snpa[i];
84438985Skarels #endif
84538985Skarels 	}
84627477Skjd 	sc->setupqueued++;
84727477Skjd }
84827915Skarels 
84927477Skjd /*
85027477Skjd  * Pass a packet to the higher levels.
85127477Skjd  * We deal with the trailer protocol here.
85227477Skjd  */
85327915Skarels qeread(sc, ifrw, len)
85427477Skjd 	register struct qe_softc *sc;
85527477Skjd 	struct ifrw *ifrw;
85627477Skjd 	int len;
85727477Skjd {
85828927Skarels 	struct ether_header *eh;
85928927Skarels     	struct mbuf *m;
86036031Skarels 	int off, resid, s;
86127477Skjd 	struct ifqueue *inq;
86236820Skarels 
86327477Skjd 	/*
86427477Skjd 	 * Deal with trailer protocol: if type is INET trailer
86527477Skjd 	 * get true type from first 16-bit word past data.
86627477Skjd 	 * Remember that type was trailer by setting off.
86727477Skjd 	 */
86836820Skarels 
86927477Skjd 	eh = (struct ether_header *)ifrw->ifrw_addr;
87027477Skjd 	eh->ether_type = ntohs((u_short)eh->ether_type);
87127477Skjd #define	qedataaddr(eh, off, type)	((type)(((caddr_t)((eh)+1)+(off))))
87227477Skjd 	if (eh->ether_type >= ETHERTYPE_TRAIL &&
87327477Skjd 	    eh->ether_type < ETHERTYPE_TRAIL+ETHERTYPE_NTRAILER) {
87427477Skjd 		off = (eh->ether_type - ETHERTYPE_TRAIL) * 512;
87527477Skjd 		if (off >= ETHERMTU)
87627477Skjd 			return;		/* sanity */
87727915Skarels 		eh->ether_type = ntohs(*qedataaddr(eh,off, u_short *));
87827915Skarels 		resid = ntohs(*(qedataaddr(eh, off+2, u_short *)));
87927915Skarels 		if (off + resid > len)
88027915Skarels 		     return;		/* sanity */
88127915Skarels 		len = off + resid;
88227915Skarels 	} else
88327477Skjd 		off = 0;
88427477Skjd 	if (len == 0)
88527477Skjd 		return;
88636820Skarels 
88727477Skjd 	/*
88827477Skjd 	 * Pull packet off interface.  Off is nonzero if packet
88927477Skjd 	 * has trailing header; qeget will then force this header
89027477Skjd 	 * information to be at the front, but we still have to drop
89127477Skjd 	 * the type and length which are at the front of any trailer data.
89227477Skjd 	 */
89334530Skarels 	m = if_ubaget(&sc->qe_uba, ifrw, len, off, &sc->qe_if);
89436820Skarels 
89538985Skarels 	if (m)
89638985Skarels 		ether_input(&sc->qe_if, eh, m);
89727477Skjd }
89827915Skarels 
89927477Skjd /*
90034530Skarels  * Watchdog timeout routine. There is a condition in the hardware that
90127477Skjd  * causes the board to lock up under heavy load. This routine detects
90227477Skjd  * the hang up and restarts the device.
90327477Skjd  */
90434530Skarels qetimeout(unit)
90534530Skarels 	int unit;
90627477Skjd {
90727477Skjd 	register struct qe_softc *sc;
90836820Skarels 
90934530Skarels 	sc = &qe_softc[unit];
91039420Smckusick #ifdef notdef
91134530Skarels 	log(LOG_ERR, "qe%d: transmit timeout, restarted %d\n",
91236820Skarels 	     unit, sc->qe_restarts++);
91339420Smckusick #endif
91434530Skarels 	qerestart(sc);
91527477Skjd }
91627477Skjd /*
91727477Skjd  * Restart for board lockup problem.
91827477Skjd  */
91927915Skarels qerestart(sc)
92027477Skjd 	register struct qe_softc *sc;
92127477Skjd {
92234530Skarels 	register struct ifnet *ifp = &sc->qe_if;
92327477Skjd 	register struct qedevice *addr = sc->addr;
92427477Skjd 	register struct qe_ring *rp;
92527477Skjd 	register i;
92636820Skarels 
92727477Skjd 	addr->qe_csr = QE_RESET;
92836820Skarels 	addr->qe_csr &= ~QE_RESET;
92927477Skjd 	qesetup( sc );
93027915Skarels 	for (i = 0, rp = sc->tring; i < NXMT; rp++, i++) {
93127477Skjd 		rp->qe_flag = rp->qe_status1 = QE_NOTYET;
93227477Skjd 		rp->qe_valid = 0;
93327477Skjd 	}
93427477Skjd 	sc->nxmit = sc->otindex = sc->tindex = sc->rindex = 0;
93527915Skarels 	addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT |
93627915Skarels 	    QE_RCV_INT | QE_ILOOP;
93727477Skjd 	addr->qe_rcvlist_lo = (short)sc->rringaddr;
93827477Skjd 	addr->qe_rcvlist_hi = (short)((int)sc->rringaddr >> 16);
93927915Skarels 	sc->qe_flags |= QEF_RUNNING;
94038985Skarels 	(void) qestart(ifp);
94127477Skjd }
94227477Skjd #endif
943