135326Sbostic /* 235326Sbostic * Copyright (c) 1988 Regents of the University of California. 335326Sbostic * All rights reserved. 435326Sbostic * 535326Sbostic * This code is derived from software contributed to Berkeley by 635326Sbostic * Digital Equipment Corp. 735326Sbostic * 835326Sbostic * Redistribution and use in source and binary forms are permitted 935326Sbostic * provided that the above copyright notice and this paragraph are 1035326Sbostic * duplicated in all such forms and that any documentation, 1135326Sbostic * advertising materials, and other materials related to such 1235326Sbostic * distribution and use acknowledge that the software was developed 1335326Sbostic * by the University of California, Berkeley. The name of the 1435326Sbostic * University may not be used to endorse or promote products derived 1535326Sbostic * from this software without specific prior written permission. 1635326Sbostic * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR 1735326Sbostic * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED 1835326Sbostic * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE. 1935326Sbostic * 20*38985Skarels * @(#)if_qe.c 7.12 (Berkeley) 09/04/89 2135326Sbostic */ 2227477Skjd 2327915Skarels /* from @(#)if_qe.c 1.15 (ULTRIX) 4/16/86 */ 2436820Skarels 2527477Skjd /**************************************************************** 2627477Skjd * * 2727477Skjd * Licensed from Digital Equipment Corporation * 2827477Skjd * Copyright (c) * 2927477Skjd * Digital Equipment Corporation * 3027477Skjd * Maynard, Massachusetts * 3127477Skjd * 1985, 1986 * 3227477Skjd * All rights reserved. * 3327477Skjd * * 3427477Skjd * The Information in this software is subject to change * 3527477Skjd * without notice and should not be construed as a commitment * 3627477Skjd * by Digital Equipment Corporation. Digital makes no * 3727477Skjd * representations about the suitability of this software for * 3827477Skjd * any purpose. It is supplied "As Is" without expressed or * 3927477Skjd * implied warranty. * 4027477Skjd * * 4127477Skjd * If the Regents of the University of California or its * 4227477Skjd * licensees modify the software in a manner creating * 4327915Skarels * derivative copyright rights, appropriate copyright * 4427915Skarels * legends may be placed on the derivative work in addition * 4527477Skjd * to that set forth above. * 4627477Skjd * * 4727477Skjd ****************************************************************/ 4827477Skjd /* --------------------------------------------------------------------- 4936820Skarels * Modification History 5027477Skjd * 5127477Skjd * 15-Apr-86 -- afd 5227477Skjd * Rename "unused_multi" to "qunused_multi" for extending Generic 5327477Skjd * kernel to MicroVAXen. 5427477Skjd * 5527477Skjd * 18-mar-86 -- jaw br/cvec changed to NOT use registers. 5627477Skjd * 5727477Skjd * 12 March 86 -- Jeff Chase 5827477Skjd * Modified to handle the new MCLGET macro 5927477Skjd * Changed if_qe_data.c to use more receive buffers 6027477Skjd * Added a flag to poke with adb to log qe_restarts on console 6127477Skjd * 6227477Skjd * 19 Oct 85 -- rjl 6327477Skjd * Changed the watch dog timer from 30 seconds to 3. VMS is using 6427477Skjd * less than 1 second in their's. Also turned the printf into an 6527477Skjd * mprintf. 6627477Skjd * 6727477Skjd * 09/16/85 -- Larry Cohen 6836820Skarels * Add 43bsd alpha tape changes for subnet routing 6927477Skjd * 7027477Skjd * 1 Aug 85 -- rjl 7127477Skjd * Panic on a non-existent memory interrupt and the case where a packet 7236820Skarels * was chained. The first should never happen because non-existant 7327477Skjd * memory interrupts cause a bus reset. The second should never happen 7427477Skjd * because we hang 2k input buffers on the device. 7527477Skjd * 7627477Skjd * 1 Aug 85 -- rich 7727477Skjd * Fixed the broadcast loopback code to handle Clusters without 7827477Skjd * wedging the system. 7927477Skjd * 8027477Skjd * 27 Feb. 85 -- ejf 8127477Skjd * Return default hardware address on ioctl request. 8227477Skjd * 8327477Skjd * 12 Feb. 85 -- ejf 8427477Skjd * Added internal extended loopback capability. 8527477Skjd * 8627477Skjd * 27 Dec. 84 -- rjl 8727477Skjd * Fixed bug that caused every other transmit descriptor to be used 8827477Skjd * instead of every descriptor. 8927477Skjd * 9027477Skjd * 21 Dec. 84 -- rjl 9127477Skjd * Added watchdog timer to mask hardware bug that causes device lockup. 9227477Skjd * 9327477Skjd * 18 Dec. 84 -- rjl 9427477Skjd * Reworked driver to use q-bus mapping routines. MicroVAX-I now does 9527477Skjd * copying instead of m-buf shuffleing. 9627477Skjd * A number of deficencies in the hardware/firmware were compensated 9727477Skjd * for. See comments in qestart and qerint. 9827477Skjd * 9927477Skjd * 14 Nov. 84 -- jf 10027477Skjd * Added usage counts for multicast addresses. 10127477Skjd * Updated general protocol support to allow access to the Ethernet 10227477Skjd * header. 10327477Skjd * 10427477Skjd * 04 Oct. 84 -- jf 10527477Skjd * Added support for new ioctls to add and delete multicast addresses 10627477Skjd * and set the physical address. 10727477Skjd * Add support for general protocols. 10827477Skjd * 10927477Skjd * 14 Aug. 84 -- rjl 11027477Skjd * Integrated Shannon changes. (allow arp above 1024 and ? ) 11127477Skjd * 11227477Skjd * 13 Feb. 84 -- rjl 11327477Skjd * 11427477Skjd * Initial version of driver. derived from IL driver. 11536820Skarels * 11627477Skjd * --------------------------------------------------------------------- 11727477Skjd */ 11836820Skarels 11927477Skjd #include "qe.h" 12027915Skarels #if NQE > 0 12127477Skjd /* 12227477Skjd * Digital Q-BUS to NI Adapter 12327477Skjd */ 12427915Skarels #include "param.h" 12527915Skarels #include "systm.h" 12627915Skarels #include "mbuf.h" 12727915Skarels #include "buf.h" 12827915Skarels #include "protosw.h" 12927915Skarels #include "socket.h" 13027915Skarels #include "vmmac.h" 13127915Skarels #include "ioctl.h" 13227915Skarels #include "errno.h" 13327915Skarels #include "syslog.h" 13427915Skarels #include "time.h" 13527915Skarels #include "kernel.h" 13627915Skarels 13727915Skarels #include "../net/if.h" 13827915Skarels #include "../net/netisr.h" 13927915Skarels #include "../net/route.h" 14027915Skarels 14127915Skarels #ifdef INET 14227915Skarels #include "../netinet/in.h" 14327915Skarels #include "../netinet/in_systm.h" 14427915Skarels #include "../netinet/in_var.h" 14527915Skarels #include "../netinet/ip.h" 14627915Skarels #include "../netinet/if_ether.h" 14727915Skarels #endif 14827915Skarels 14927915Skarels #ifdef NS 15027915Skarels #include "../netns/ns.h" 15127915Skarels #include "../netns/ns_if.h" 15227915Skarels #endif 15327915Skarels 154*38985Skarels #ifdef ISO 155*38985Skarels #include "../netiso/iso.h" 156*38985Skarels #include "../netiso/iso_var.h" 157*38985Skarels #include "../netiso/iso_snpac.h" 158*38985Skarels extern struct snpa_cache all_es, all_is; 159*38985Skarels #endif 160*38985Skarels 16134530Skarels #include "../vax/pte.h" 16227915Skarels #include "../vax/cpu.h" 16327915Skarels #include "../vax/mtpr.h" 16427915Skarels #include "if_qereg.h" 16527915Skarels #include "if_uba.h" 16627915Skarels #include "../vaxuba/ubareg.h" 16727915Skarels #include "../vaxuba/ubavar.h" 16836820Skarels 16936820Skarels #if NQE == 1 && !defined(QNIVERT) 17030604Skarels #define NRCV 15 /* Receive descriptors */ 17130604Skarels #else 17236820Skarels #define NRCV 10 /* Receive descriptors */ 17330604Skarels #endif 17427915Skarels #define NXMT 5 /* Transmit descriptors */ 17527915Skarels #define NTOT (NXMT + NRCV) 17634530Skarels 17734530Skarels #define QETIMEOUT 2 /* transmit timeout, must be > 1 */ 17836820Skarels 17927915Skarels /* 18027915Skarels * This constant should really be 60 because the qna adds 4 bytes of crc. 18127915Skarels * However when set to 60 our packets are ignored by deuna's , 3coms are 18227915Skarels * okay ?????????????????????????????????????????? 18327915Skarels */ 18427915Skarels #define MINDATA 64 18536820Skarels 18627915Skarels /* 18727915Skarels * Ethernet software status per interface. 18827915Skarels * 18927915Skarels * Each interface is referenced by a network interface structure, 19034530Skarels * qe_if, which the routing code uses to locate the interface. 19127915Skarels * This structure contains the output queue for the interface, its address, ... 19227915Skarels */ 19327915Skarels struct qe_softc { 19434530Skarels struct arpcom qe_ac; /* Ethernet common part */ 19534530Skarels #define qe_if qe_ac.ac_if /* network-visible interface */ 19634530Skarels #define qe_addr qe_ac.ac_enaddr /* hardware Ethernet address */ 19727915Skarels struct ifubinfo qe_uba; /* Q-bus resources */ 19827915Skarels struct ifrw qe_ifr[NRCV]; /* for receive buffers; */ 19927915Skarels struct ifxmt qe_ifw[NXMT]; /* for xmit buffers; */ 20027915Skarels int qe_flags; /* software state */ 20127915Skarels #define QEF_RUNNING 0x01 20227915Skarels #define QEF_SETADDR 0x02 20327915Skarels int setupaddr; /* mapping info for setup pkts */ 20436031Skarels int ipl; /* interrupt priority */ 20527915Skarels struct qe_ring *rringaddr; /* mapping info for rings */ 20627915Skarels struct qe_ring *tringaddr; /* "" */ 20727915Skarels struct qe_ring rring[NRCV+1]; /* Receive ring descriptors */ 20827915Skarels struct qe_ring tring[NXMT+1]; /* Transmit ring descriptors */ 20927915Skarels u_char setup_pkt[16][8]; /* Setup packet */ 21027915Skarels int rindex; /* Receive index */ 21127915Skarels int tindex; /* Transmit index */ 21227915Skarels int otindex; /* Old transmit index */ 21327915Skarels int qe_intvec; /* Interrupt vector */ 21427915Skarels struct qedevice *addr; /* device addr */ 21527915Skarels int setupqueued; /* setup packet queued */ 21627915Skarels int nxmit; /* Transmits in progress */ 21727915Skarels int qe_restarts; /* timeouts */ 21827915Skarels } qe_softc[NQE]; 21927915Skarels 22027915Skarels struct uba_device *qeinfo[NQE]; 22136820Skarels 22227477Skjd extern struct timeval time; 22336820Skarels 22434530Skarels int qeprobe(), qeattach(), qeintr(), qetimeout(); 225*38985Skarels int qeinit(), qeioctl(), qereset(), qestart(); 22636820Skarels 22727477Skjd u_short qestd[] = { 0 }; 22827477Skjd struct uba_driver qedriver = 22927477Skjd { qeprobe, 0, qeattach, 0, qestd, "qe", qeinfo }; 23036820Skarels 23127477Skjd #define QEUNIT(x) minor(x) 23227477Skjd /* 23327915Skarels * The deqna shouldn't receive more than ETHERMTU + sizeof(struct ether_header) 23427477Skjd * but will actually take in up to 2048 bytes. To guard against the receiver 23536820Skarels * chaining buffers (which we aren't prepared to handle) we allocate 2kb 23627477Skjd * size buffers. 23727477Skjd */ 23827477Skjd #define MAXPACKETSIZE 2048 /* Should really be ETHERMTU */ 23927477Skjd /* 24027477Skjd * Probe the QNA to see if it's there 24127477Skjd */ 24236031Skarels qeprobe(reg, ui) 24327477Skjd caddr_t reg; 24436031Skarels struct uba_device *ui; 24527477Skjd { 24627915Skarels register int br, cvec; /* r11, r10 value-result */ 24727477Skjd register struct qedevice *addr = (struct qedevice *)reg; 24836820Skarels register struct qe_ring *rp; 24927477Skjd register struct qe_ring *prp; /* physical rp */ 25036031Skarels register int i; 25136031Skarels register struct qe_softc *sc = &qe_softc[ui->ui_unit]; 25236820Skarels 25328927Skarels #ifdef lint 25428927Skarels br = 0; cvec = br; br = cvec; 25528953Skarels qeintr(0); 25628927Skarels #endif 25736820Skarels 25827477Skjd /* 25936820Skarels * The QNA interrupts on i/o operations. To do an I/O operation 26027477Skjd * we have to setup the interface by transmitting a setup packet. 26127477Skjd */ 26227477Skjd addr->qe_csr = QE_RESET; 26335762Skarels addr->qe_csr &= ~QE_RESET; 26427477Skjd addr->qe_vector = (uba_hd[numuba].uh_lastiv -= 4); 26536820Skarels 26627477Skjd /* 26727477Skjd * Map the communications area and the setup packet. 26827477Skjd */ 26927477Skjd sc->setupaddr = 27028953Skarels uballoc(0, (caddr_t)sc->setup_pkt, sizeof(sc->setup_pkt), 0); 27128953Skarels sc->rringaddr = (struct qe_ring *) uballoc(0, (caddr_t)sc->rring, 27228953Skarels sizeof(struct qe_ring) * (NTOT+2), 0); 27336031Skarels prp = (struct qe_ring *)UBAI_ADDR((int)sc->rringaddr); 27436820Skarels 27527477Skjd /* 27627477Skjd * The QNA will loop the setup packet back to the receive ring 27736820Skarels * for verification, therefore we initialize the first 27827477Skjd * receive & transmit ring descriptors and link the setup packet 27927477Skjd * to them. 28027477Skjd */ 28136031Skarels qeinitdesc(sc->tring, (caddr_t)UBAI_ADDR(sc->setupaddr), 28228953Skarels sizeof(sc->setup_pkt)); 28336031Skarels qeinitdesc(sc->rring, (caddr_t)UBAI_ADDR(sc->setupaddr), 28428953Skarels sizeof(sc->setup_pkt)); 28536820Skarels 28627477Skjd rp = (struct qe_ring *)sc->tring; 28727477Skjd rp->qe_setup = 1; 28827477Skjd rp->qe_eomsg = 1; 28927477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 29027477Skjd rp->qe_valid = 1; 29136820Skarels 29227477Skjd rp = (struct qe_ring *)sc->rring; 29327477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 29427477Skjd rp->qe_valid = 1; 29536820Skarels 29627477Skjd /* 29727477Skjd * Get the addr off of the interface and place it into the setup 29827477Skjd * packet. This code looks strange due to the fact that the address 29936820Skarels * is placed in the setup packet in col. major order. 30027477Skjd */ 30127477Skjd for( i = 0 ; i < 6 ; i++ ) 30227477Skjd sc->setup_pkt[i][1] = addr->qe_sta_addr[i]; 30336820Skarels 30427477Skjd qesetup( sc ); 30527477Skjd /* 30627477Skjd * Start the interface and wait for the packet. 30727477Skjd */ 30836031Skarels (void) spl6(); 30927477Skjd addr->qe_csr = QE_INT_ENABLE | QE_XMIT_INT | QE_RCV_INT; 31027477Skjd addr->qe_rcvlist_lo = (short)prp; 31127477Skjd addr->qe_rcvlist_hi = (short)((int)prp >> 16); 31227915Skarels prp += NRCV+1; 31327477Skjd addr->qe_xmtlist_lo = (short)prp; 31427477Skjd addr->qe_xmtlist_hi = (short)((int)prp >> 16); 31527477Skjd DELAY(10000); 31627477Skjd /* 31727915Skarels * All done with the bus resources. 31827477Skjd */ 31927915Skarels ubarelse(0, &sc->setupaddr); 32028953Skarels ubarelse(0, (int *)&sc->rringaddr); 32136031Skarels sc->ipl = br = qbgetpri(); 32227477Skjd return( sizeof(struct qedevice) ); 32327477Skjd } 32436820Skarels 32527477Skjd /* 32627477Skjd * Interface exists: make available by filling in network interface 32727477Skjd * record. System will initialize the interface when it is ready 32827477Skjd * to accept packets. 32927477Skjd */ 33027477Skjd qeattach(ui) 33127477Skjd struct uba_device *ui; 33227477Skjd { 33327477Skjd register struct qe_softc *sc = &qe_softc[ui->ui_unit]; 33434530Skarels register struct ifnet *ifp = &sc->qe_if; 33527477Skjd register struct qedevice *addr = (struct qedevice *)ui->ui_addr; 33627477Skjd register int i; 33736820Skarels 33827477Skjd ifp->if_unit = ui->ui_unit; 33927477Skjd ifp->if_name = "qe"; 34027477Skjd ifp->if_mtu = ETHERMTU; 34127915Skarels ifp->if_flags = IFF_BROADCAST; 34236820Skarels 34327477Skjd /* 34427477Skjd * Read the address from the prom and save it. 34527477Skjd */ 34627477Skjd for( i=0 ; i<6 ; i++ ) 34736820Skarels sc->setup_pkt[i][1] = sc->qe_addr[i] = addr->qe_sta_addr[i] & 0xff; 34835762Skarels addr->qe_vector |= 1; 34935762Skarels printf("qe%d: %s, hardware address %s\n", ui->ui_unit, 35035762Skarels addr->qe_vector&01 ? "delqa":"deqna", 35134551Smarc ether_sprintf(sc->qe_addr)); 35235762Skarels addr->qe_vector &= ~1; 35336820Skarels 35427477Skjd /* 35527477Skjd * Save the vector for initialization at reset time. 35627477Skjd */ 35727477Skjd sc->qe_intvec = addr->qe_vector; 35836820Skarels 35927477Skjd ifp->if_init = qeinit; 360*38985Skarels ifp->if_output = ether_output; 361*38985Skarels ifp->if_start = qestart; 36227477Skjd ifp->if_ioctl = qeioctl; 36327477Skjd ifp->if_reset = qereset; 36434530Skarels ifp->if_watchdog = qetimeout; 36527915Skarels sc->qe_uba.iff_flags = UBA_CANTWAIT; 36627477Skjd if_attach(ifp); 36727477Skjd } 36836820Skarels 36927477Skjd /* 37027477Skjd * Reset of interface after UNIBUS reset. 37127477Skjd * If interface is on specified uba, reset its state. 37227477Skjd */ 37327477Skjd qereset(unit, uban) 37427477Skjd int unit, uban; 37527477Skjd { 37627477Skjd register struct uba_device *ui; 37736820Skarels 37827915Skarels if (unit >= NQE || (ui = qeinfo[unit]) == 0 || ui->ui_alive == 0 || 37927477Skjd ui->ui_ubanum != uban) 38027477Skjd return; 38127477Skjd printf(" qe%d", unit); 38234530Skarels qe_softc[unit].qe_if.if_flags &= ~IFF_RUNNING; 38327477Skjd qeinit(unit); 38427477Skjd } 38536820Skarels 38627477Skjd /* 38736820Skarels * Initialization of interface. 38827477Skjd */ 38927477Skjd qeinit(unit) 39027477Skjd int unit; 39127477Skjd { 39227477Skjd register struct qe_softc *sc = &qe_softc[unit]; 39327477Skjd register struct uba_device *ui = qeinfo[unit]; 39427477Skjd register struct qedevice *addr = (struct qedevice *)ui->ui_addr; 39534530Skarels register struct ifnet *ifp = &sc->qe_if; 39627477Skjd register i; 39727477Skjd int s; 39836820Skarels 39927477Skjd /* address not known */ 40027477Skjd if (ifp->if_addrlist == (struct ifaddr *)0) 40127477Skjd return; 40227915Skarels if (sc->qe_flags & QEF_RUNNING) 40327477Skjd return; 40436820Skarels 40527915Skarels if ((ifp->if_flags & IFF_RUNNING) == 0) { 40627915Skarels /* 40736820Skarels * map the communications area onto the device 40827915Skarels */ 40936031Skarels i = uballoc(0, (caddr_t)sc->rring, 41036031Skarels sizeof(struct qe_ring) * (NTOT+2), 0); 41136031Skarels if (i == 0) 41236031Skarels goto fail; 41336031Skarels sc->rringaddr = (struct qe_ring *)UBAI_ADDR(i); 41427915Skarels sc->tringaddr = sc->rringaddr + NRCV + 1; 41536031Skarels i = uballoc(0, (caddr_t)sc->setup_pkt, 41636031Skarels sizeof(sc->setup_pkt), 0); 41736031Skarels if (i == 0) 41836031Skarels goto fail; 41936031Skarels sc->setupaddr = UBAI_ADDR(i); 42027915Skarels /* 42127915Skarels * init buffers and maps 42227915Skarels */ 42327915Skarels if (if_ubaminit(&sc->qe_uba, ui->ui_ubanum, 42427915Skarels sizeof (struct ether_header), (int)btoc(MAXPACKETSIZE), 42527915Skarels sc->qe_ifr, NRCV, sc->qe_ifw, NXMT) == 0) { 42636031Skarels fail: 42736820Skarels printf("qe%d: can't allocate uba resources\n", unit); 42834530Skarels sc->qe_if.if_flags &= ~IFF_UP; 42927915Skarels return; 43027915Skarels } 43127477Skjd } 43227477Skjd /* 43327477Skjd * Init the buffer descriptors and indexes for each of the lists and 43427477Skjd * loop them back to form a ring. 43527477Skjd */ 43627915Skarels for (i = 0; i < NRCV; i++) { 43727477Skjd qeinitdesc( &sc->rring[i], 43836031Skarels (caddr_t)UBAI_ADDR(sc->qe_ifr[i].ifrw_info), MAXPACKETSIZE); 43927477Skjd sc->rring[i].qe_flag = sc->rring[i].qe_status1 = QE_NOTYET; 44027477Skjd sc->rring[i].qe_valid = 1; 44127477Skjd } 44228953Skarels qeinitdesc(&sc->rring[i], (caddr_t)NULL, 0); 44336820Skarels 44427477Skjd sc->rring[i].qe_addr_lo = (short)sc->rringaddr; 44527477Skjd sc->rring[i].qe_addr_hi = (short)((int)sc->rringaddr >> 16); 44627477Skjd sc->rring[i].qe_chain = 1; 44727477Skjd sc->rring[i].qe_flag = sc->rring[i].qe_status1 = QE_NOTYET; 44827477Skjd sc->rring[i].qe_valid = 1; 44936820Skarels 45027915Skarels for( i = 0 ; i <= NXMT ; i++ ) 45128953Skarels qeinitdesc(&sc->tring[i], (caddr_t)NULL, 0); 45227477Skjd i--; 45336820Skarels 45427477Skjd sc->tring[i].qe_addr_lo = (short)sc->tringaddr; 45527477Skjd sc->tring[i].qe_addr_hi = (short)((int)sc->tringaddr >> 16); 45627477Skjd sc->tring[i].qe_chain = 1; 45727477Skjd sc->tring[i].qe_flag = sc->tring[i].qe_status1 = QE_NOTYET; 45827477Skjd sc->tring[i].qe_valid = 1; 45936820Skarels 46027477Skjd sc->nxmit = sc->otindex = sc->tindex = sc->rindex = 0; 46136820Skarels 46227477Skjd /* 46336820Skarels * Take the interface out of reset, program the vector, 46427477Skjd * enable interrupts, and tell the world we are up. 46527477Skjd */ 46627477Skjd s = splimp(); 46727477Skjd addr->qe_vector = sc->qe_intvec; 46827477Skjd sc->addr = addr; 46927915Skarels addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT | 47027915Skarels QE_RCV_INT | QE_ILOOP; 47127477Skjd addr->qe_rcvlist_lo = (short)sc->rringaddr; 47227477Skjd addr->qe_rcvlist_hi = (short)((int)sc->rringaddr >> 16); 47327477Skjd ifp->if_flags |= IFF_UP | IFF_RUNNING; 47427915Skarels sc->qe_flags |= QEF_RUNNING; 47527477Skjd qesetup( sc ); 476*38985Skarels (void) qestart( ifp ); 47727477Skjd splx( s ); 47827477Skjd } 47936820Skarels 48027477Skjd /* 48127477Skjd * Start output on interface. 48227477Skjd * 48327477Skjd */ 484*38985Skarels qestart(ifp) 485*38985Skarels struct ifnet *ifp; 48627477Skjd { 487*38985Skarels int unit = ifp->if_unit; 48827477Skjd struct uba_device *ui = qeinfo[unit]; 48927477Skjd register struct qe_softc *sc = &qe_softc[unit]; 49027477Skjd register struct qedevice *addr; 49127477Skjd register struct qe_ring *rp; 49227477Skjd register index; 49328927Skarels struct mbuf *m; 49428927Skarels int buf_addr, len, s; 49536820Skarels 49636820Skarels 49727477Skjd s = splimp(); 49827477Skjd addr = (struct qedevice *)ui->ui_addr; 49927477Skjd /* 50027477Skjd * The deqna doesn't look at anything but the valid bit 50127477Skjd * to determine if it should transmit this packet. If you have 50227477Skjd * a ring and fill it the device will loop indefinately on the 50327477Skjd * packet and continue to flood the net with packets until you 50427477Skjd * break the ring. For this reason we never queue more than n-1 50536820Skarels * packets in the transmit ring. 50627477Skjd * 50727477Skjd * The microcoders should have obeyed their own defination of the 50827477Skjd * flag and status words, but instead we have to compensate. 50927477Skjd */ 51036820Skarels for( index = sc->tindex; 51127915Skarels sc->tring[index].qe_valid == 0 && sc->nxmit < (NXMT-1) ; 51227915Skarels sc->tindex = index = ++index % NXMT){ 51327477Skjd rp = &sc->tring[index]; 51427477Skjd if( sc->setupqueued ) { 51527477Skjd buf_addr = sc->setupaddr; 51627477Skjd len = 128; 51727477Skjd rp->qe_setup = 1; 51827477Skjd sc->setupqueued = 0; 51927477Skjd } else { 52034530Skarels IF_DEQUEUE(&sc->qe_if.if_snd, m); 52127477Skjd if( m == 0 ){ 52227477Skjd splx(s); 523*38985Skarels return (0); 52427477Skjd } 52527915Skarels buf_addr = sc->qe_ifw[index].ifw_info; 52627915Skarels len = if_ubaput(&sc->qe_uba, &sc->qe_ifw[index], m); 52727477Skjd } 52827477Skjd /* 52936820Skarels * Does buffer end on odd byte ? 53027477Skjd */ 53127477Skjd if( len & 1 ) { 53227477Skjd len++; 53327477Skjd rp->qe_odd_end = 1; 53427477Skjd } 53527477Skjd if( len < MINDATA ) 53627477Skjd len = MINDATA; 53727477Skjd rp->qe_buf_len = -(len/2); 53836031Skarels buf_addr = UBAI_ADDR(buf_addr); 53927477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 54027477Skjd rp->qe_addr_lo = (short)buf_addr; 54127477Skjd rp->qe_addr_hi = (short)(buf_addr >> 16); 54227477Skjd rp->qe_eomsg = 1; 54327477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 54427477Skjd rp->qe_valid = 1; 54536820Skarels if (sc->nxmit++ == 0) 54636820Skarels sc->qe_if.if_timer = QETIMEOUT; 54736820Skarels 54827477Skjd /* 54927477Skjd * See if the xmit list is invalid. 55027477Skjd */ 55127477Skjd if( addr->qe_csr & QE_XL_INVALID ) { 55227477Skjd buf_addr = (int)(sc->tringaddr+index); 55327477Skjd addr->qe_xmtlist_lo = (short)buf_addr; 55427477Skjd addr->qe_xmtlist_hi = (short)(buf_addr >> 16); 55527477Skjd } 55627477Skjd } 55727477Skjd splx( s ); 558*38985Skarels return (0); 55927477Skjd } 56036820Skarels 56127477Skjd /* 56227477Skjd * Ethernet interface interrupt processor 56327477Skjd */ 56427477Skjd qeintr(unit) 56527477Skjd int unit; 56627477Skjd { 56727477Skjd register struct qe_softc *sc = &qe_softc[unit]; 56827477Skjd struct qedevice *addr = (struct qedevice *)qeinfo[unit]->ui_addr; 56936031Skarels int buf_addr, csr; 57036820Skarels 571*38985Skarels #ifdef notdef 57236031Skarels splx(sc->ipl); 573*38985Skarels #else 57436820Skarels (void) splimp(); 575*38985Skarels #endif 57627477Skjd csr = addr->qe_csr; 57727915Skarels addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT | QE_RCV_INT | QE_ILOOP; 57836820Skarels if( csr & QE_RCV_INT ) 57927477Skjd qerint( unit ); 58027477Skjd if( csr & QE_XMIT_INT ) 58127477Skjd qetint( unit ); 58227477Skjd if( csr & QE_NEX_MEM_INT ) 58336820Skarels printf("qe%d: Nonexistent memory interrupt\n", unit); 58436820Skarels 58527477Skjd if( addr->qe_csr & QE_RL_INVALID && sc->rring[sc->rindex].qe_status1 == QE_NOTYET ) { 58627477Skjd buf_addr = (int)&sc->rringaddr[sc->rindex]; 58727477Skjd addr->qe_rcvlist_lo = (short)buf_addr; 58827477Skjd addr->qe_rcvlist_hi = (short)(buf_addr >> 16); 58927477Skjd } 59027477Skjd } 59136820Skarels 59227477Skjd /* 59327477Skjd * Ethernet interface transmit interrupt. 59427477Skjd */ 59536820Skarels 59627477Skjd qetint(unit) 59727477Skjd int unit; 59827477Skjd { 59927477Skjd register struct qe_softc *sc = &qe_softc[unit]; 60027477Skjd register struct qe_ring *rp; 60127477Skjd register struct ifxmt *ifxp; 60228927Skarels int status1, setupflag; 60327477Skjd short len; 60436820Skarels 60536820Skarels 60627477Skjd while( sc->otindex != sc->tindex && sc->tring[sc->otindex].qe_status1 != QE_NOTYET && sc->nxmit > 0 ) { 60727477Skjd /* 60827477Skjd * Save the status words from the descriptor so that it can 60927477Skjd * be released. 61027477Skjd */ 61127477Skjd rp = &sc->tring[sc->otindex]; 61227477Skjd status1 = rp->qe_status1; 61327477Skjd setupflag = rp->qe_setup; 61427477Skjd len = (-rp->qe_buf_len) * 2; 61527477Skjd if( rp->qe_odd_end ) 61627477Skjd len++; 61727477Skjd /* 61827477Skjd * Init the buffer descriptor 61927477Skjd */ 62028953Skarels bzero((caddr_t)rp, sizeof(struct qe_ring)); 62127477Skjd if( --sc->nxmit == 0 ) 62234530Skarels sc->qe_if.if_timer = 0; 62327477Skjd if( !setupflag ) { 62427477Skjd /* 62527477Skjd * Do some statistics. 62627477Skjd */ 62734530Skarels sc->qe_if.if_opackets++; 62834530Skarels sc->qe_if.if_collisions += ( status1 & QE_CCNT ) >> 4; 62927915Skarels if (status1 & QE_ERROR) 63034530Skarels sc->qe_if.if_oerrors++; 63127477Skjd /* 63227477Skjd * If this was a broadcast packet loop it 63327915Skarels * back because the hardware can't hear its own 63427915Skarels * transmits. 63527477Skjd */ 63627915Skarels ifxp = &sc->qe_ifw[sc->otindex]; 63732086Skarels if (bcmp((caddr_t)((struct ether_header *)ifxp->ifw_addr)->ether_dhost, 63832086Skarels (caddr_t)etherbroadcastaddr, 63932086Skarels sizeof(etherbroadcastaddr)) == 0) 64032086Skarels qeread(sc, &ifxp->ifrw, 64132086Skarels len - sizeof(struct ether_header)); 64227915Skarels if (ifxp->ifw_xtofree) { 64327915Skarels m_freem(ifxp->ifw_xtofree); 64427915Skarels ifxp->ifw_xtofree = 0; 64527477Skjd } 64627477Skjd } 64727915Skarels sc->otindex = ++sc->otindex % NXMT; 64827477Skjd } 649*38985Skarels (void) qestart( &sc->qe_if ); 65027477Skjd } 65136820Skarels 65227477Skjd /* 65327477Skjd * Ethernet interface receiver interrupt. 65436820Skarels * If can't determine length from type, then have to drop packet. 65536820Skarels * Othewise decapsulate packet based on type and pass to type specific 65627477Skjd * higher-level input routine. 65727477Skjd */ 65827477Skjd qerint(unit) 65927477Skjd int unit; 66027477Skjd { 66127477Skjd register struct qe_softc *sc = &qe_softc[unit]; 66227477Skjd register struct qe_ring *rp; 66327477Skjd int len, status1, status2; 66427477Skjd int bufaddr; 66536820Skarels 66627477Skjd /* 66727477Skjd * Traverse the receive ring looking for packets to pass back. 66827477Skjd * The search is complete when we find a descriptor not in use. 66927477Skjd * 67027477Skjd * As in the transmit case the deqna doesn't honor it's own protocols 67127477Skjd * so there exists the possibility that the device can beat us around 67227477Skjd * the ring. The proper way to guard against this is to insure that 67327477Skjd * there is always at least one invalid descriptor. We chose instead 67427477Skjd * to make the ring large enough to minimize the problem. With a ring 67527477Skjd * size of 4 we haven't been able to see the problem. To be safe we 67627477Skjd * doubled that to 8. 67727477Skjd * 67827477Skjd */ 67927915Skarels for( ; sc->rring[sc->rindex].qe_status1 != QE_NOTYET ; sc->rindex = ++sc->rindex % NRCV ){ 68027477Skjd rp = &sc->rring[sc->rindex]; 68127477Skjd status1 = rp->qe_status1; 68227477Skjd status2 = rp->qe_status2; 68328953Skarels bzero((caddr_t)rp, sizeof(struct qe_ring)); 68427477Skjd if( (status1 & QE_MASK) == QE_MASK ) 68527477Skjd panic("qe: chained packet"); 68627915Skarels len = ((status1 & QE_RBL_HI) | (status2 & QE_RBL_LO)) + 60; 68734530Skarels sc->qe_if.if_ipackets++; 68836820Skarels 68932086Skarels if (status1 & QE_ERROR) { 69032086Skarels if ((status1 & QE_RUNT) == 0) 69134530Skarels sc->qe_if.if_ierrors++; 69232086Skarels } else { 69327915Skarels /* 69427915Skarels * We don't process setup packets. 69527915Skarels */ 69627915Skarels if( !(status1 & QE_ESETUP) ) 69727915Skarels qeread(sc, &sc->qe_ifr[sc->rindex], 69827915Skarels len - sizeof(struct ether_header)); 69927477Skjd } 70027477Skjd /* 70127477Skjd * Return the buffer to the ring 70227477Skjd */ 70336031Skarels bufaddr = (int)UBAI_ADDR(sc->qe_ifr[sc->rindex].ifrw_info); 70427477Skjd rp->qe_buf_len = -((MAXPACKETSIZE)/2); 70527477Skjd rp->qe_addr_lo = (short)bufaddr; 70627477Skjd rp->qe_addr_hi = (short)((int)bufaddr >> 16); 70727477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 70827477Skjd rp->qe_valid = 1; 70927477Skjd } 71027477Skjd } 71136820Skarels 71227477Skjd /* 71327477Skjd * Process an ioctl request. 71427477Skjd */ 71527477Skjd qeioctl(ifp, cmd, data) 71627477Skjd register struct ifnet *ifp; 71727477Skjd int cmd; 71827477Skjd caddr_t data; 71927477Skjd { 72027477Skjd struct qe_softc *sc = &qe_softc[ifp->if_unit]; 72127477Skjd struct ifaddr *ifa = (struct ifaddr *)data; 72228927Skarels int s = splimp(), error = 0; 72336820Skarels 72427477Skjd switch (cmd) { 72536820Skarels 72627477Skjd case SIOCSIFADDR: 72727477Skjd ifp->if_flags |= IFF_UP; 72827477Skjd qeinit(ifp->if_unit); 729*38985Skarels switch(ifa->ifa_addr->sa_family) { 73027477Skjd #ifdef INET 73127477Skjd case AF_INET: 73227477Skjd ((struct arpcom *)ifp)->ac_ipaddr = 73327477Skjd IA_SIN(ifa)->sin_addr; 73427477Skjd arpwhohas((struct arpcom *)ifp, &IA_SIN(ifa)->sin_addr); 73527477Skjd break; 73627477Skjd #endif 73727915Skarels #ifdef NS 73827915Skarels case AF_NS: 73927915Skarels { 74027915Skarels register struct ns_addr *ina = &(IA_SNS(ifa)->sns_addr); 74136820Skarels 74227915Skarels if (ns_nullhost(*ina)) 74334530Skarels ina->x_host = *(union ns_host *)(sc->qe_addr); 74427915Skarels else 74527915Skarels qe_setaddr(ina->x_host.c_host, ifp->if_unit); 74627477Skjd break; 74727915Skarels } 74827915Skarels #endif 74927477Skjd } 75027477Skjd break; 75127915Skarels 75227915Skarels case SIOCSIFFLAGS: 75327915Skarels if ((ifp->if_flags & IFF_UP) == 0 && 75427915Skarels sc->qe_flags & QEF_RUNNING) { 75527915Skarels ((struct qedevice *) 75627915Skarels (qeinfo[ifp->if_unit]->ui_addr))->qe_csr = QE_RESET; 75727915Skarels sc->qe_flags &= ~QEF_RUNNING; 75830604Skarels } else if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == 75930604Skarels IFF_RUNNING && (sc->qe_flags & QEF_RUNNING) == 0) 76028953Skarels qerestart(sc); 76127915Skarels break; 76227915Skarels 76327477Skjd default: 76427477Skjd error = EINVAL; 76536820Skarels 76627477Skjd } 76728927Skarels splx(s); 76827477Skjd return (error); 76927477Skjd } 77036820Skarels 77127915Skarels /* 77227915Skarels * set ethernet address for unit 77327915Skarels */ 77427915Skarels qe_setaddr(physaddr, unit) 77527915Skarels u_char *physaddr; 77627915Skarels int unit; 77727915Skarels { 77827915Skarels register struct qe_softc *sc = &qe_softc[unit]; 77927915Skarels register int i; 78027915Skarels 78127915Skarels for (i = 0; i < 6; i++) 78234530Skarels sc->setup_pkt[i][1] = sc->qe_addr[i] = physaddr[i]; 78327915Skarels sc->qe_flags |= QEF_SETADDR; 78434530Skarels if (sc->qe_if.if_flags & IFF_RUNNING) 78527915Skarels qesetup(sc); 78627915Skarels qeinit(unit); 78727915Skarels } 78836820Skarels 78936820Skarels 79027477Skjd /* 79127477Skjd * Initialize a ring descriptor with mbuf allocation side effects 79227477Skjd */ 79328953Skarels qeinitdesc(rp, addr, len) 79427477Skjd register struct qe_ring *rp; 79528953Skarels caddr_t addr; /* mapped address */ 79627477Skjd int len; 79727477Skjd { 79827477Skjd /* 79927477Skjd * clear the entire descriptor 80027477Skjd */ 80128953Skarels bzero((caddr_t)rp, sizeof(struct qe_ring)); 80236820Skarels 80327477Skjd if( len ) { 80427477Skjd rp->qe_buf_len = -(len/2); 80528927Skarels rp->qe_addr_lo = (short)addr; 80628927Skarels rp->qe_addr_hi = (short)((int)addr >> 16); 80727477Skjd } 80827477Skjd } 80927477Skjd /* 81027477Skjd * Build a setup packet - the physical address will already be present 81127477Skjd * in first column. 81227477Skjd */ 81327477Skjd qesetup( sc ) 81427477Skjd struct qe_softc *sc; 81527477Skjd { 81628927Skarels register i, j; 81736820Skarels 81827477Skjd /* 81927477Skjd * Copy the target address to the rest of the entries in this row. 82027477Skjd */ 82127477Skjd for ( j = 0; j < 6 ; j++ ) 82227477Skjd for ( i = 2 ; i < 8 ; i++ ) 82327477Skjd sc->setup_pkt[j][i] = sc->setup_pkt[j][1]; 82427477Skjd /* 82527477Skjd * Duplicate the first half. 82627477Skjd */ 82728953Skarels bcopy((caddr_t)sc->setup_pkt[0], (caddr_t)sc->setup_pkt[8], 64); 82827477Skjd /* 829*38985Skarels * Fill in the broadcast (and ISO multicast) address(es). 83027477Skjd */ 831*38985Skarels for ( i = 0; i < 6 ; i++ ) { 83227477Skjd sc->setup_pkt[i][2] = 0xff; 833*38985Skarels #ifdef ISO 834*38985Skarels sc->setup_pkt[i][3] = all_es.sc_snpa[i]; 835*38985Skarels sc->setup_pkt[i][4] = all_is.sc_snpa[i]; 836*38985Skarels #endif 837*38985Skarels } 83827477Skjd sc->setupqueued++; 83927477Skjd } 84027915Skarels 84127477Skjd /* 84227477Skjd * Pass a packet to the higher levels. 84327477Skjd * We deal with the trailer protocol here. 84427477Skjd */ 84527915Skarels qeread(sc, ifrw, len) 84627477Skjd register struct qe_softc *sc; 84727477Skjd struct ifrw *ifrw; 84827477Skjd int len; 84927477Skjd { 85028927Skarels struct ether_header *eh; 85128927Skarels struct mbuf *m; 85236031Skarels int off, resid, s; 85327477Skjd struct ifqueue *inq; 85436820Skarels 85527477Skjd /* 85627477Skjd * Deal with trailer protocol: if type is INET trailer 85727477Skjd * get true type from first 16-bit word past data. 85827477Skjd * Remember that type was trailer by setting off. 85927477Skjd */ 86036820Skarels 86127477Skjd eh = (struct ether_header *)ifrw->ifrw_addr; 86227477Skjd eh->ether_type = ntohs((u_short)eh->ether_type); 86327477Skjd #define qedataaddr(eh, off, type) ((type)(((caddr_t)((eh)+1)+(off)))) 86427477Skjd if (eh->ether_type >= ETHERTYPE_TRAIL && 86527477Skjd eh->ether_type < ETHERTYPE_TRAIL+ETHERTYPE_NTRAILER) { 86627477Skjd off = (eh->ether_type - ETHERTYPE_TRAIL) * 512; 86727477Skjd if (off >= ETHERMTU) 86827477Skjd return; /* sanity */ 86927915Skarels eh->ether_type = ntohs(*qedataaddr(eh,off, u_short *)); 87027915Skarels resid = ntohs(*(qedataaddr(eh, off+2, u_short *))); 87127915Skarels if (off + resid > len) 87227915Skarels return; /* sanity */ 87327915Skarels len = off + resid; 87427915Skarels } else 87527477Skjd off = 0; 87627477Skjd if (len == 0) 87727477Skjd return; 87836820Skarels 87927477Skjd /* 88027477Skjd * Pull packet off interface. Off is nonzero if packet 88127477Skjd * has trailing header; qeget will then force this header 88227477Skjd * information to be at the front, but we still have to drop 88327477Skjd * the type and length which are at the front of any trailer data. 88427477Skjd */ 88534530Skarels m = if_ubaget(&sc->qe_uba, ifrw, len, off, &sc->qe_if); 88636820Skarels 887*38985Skarels if (m) 888*38985Skarels ether_input(&sc->qe_if, eh, m); 88927477Skjd } 89027915Skarels 89127477Skjd /* 89234530Skarels * Watchdog timeout routine. There is a condition in the hardware that 89327477Skjd * causes the board to lock up under heavy load. This routine detects 89427477Skjd * the hang up and restarts the device. 89527477Skjd */ 89634530Skarels qetimeout(unit) 89734530Skarels int unit; 89827477Skjd { 89927477Skjd register struct qe_softc *sc; 90036820Skarels 90134530Skarels sc = &qe_softc[unit]; 90234530Skarels log(LOG_ERR, "qe%d: transmit timeout, restarted %d\n", 90336820Skarels unit, sc->qe_restarts++); 90434530Skarels qerestart(sc); 90527477Skjd } 90627477Skjd /* 90727477Skjd * Restart for board lockup problem. 90827477Skjd */ 90927915Skarels qerestart(sc) 91027477Skjd register struct qe_softc *sc; 91127477Skjd { 91234530Skarels register struct ifnet *ifp = &sc->qe_if; 91327477Skjd register struct qedevice *addr = sc->addr; 91427477Skjd register struct qe_ring *rp; 91527477Skjd register i; 91636820Skarels 91727477Skjd addr->qe_csr = QE_RESET; 91836820Skarels addr->qe_csr &= ~QE_RESET; 91927477Skjd qesetup( sc ); 92027915Skarels for (i = 0, rp = sc->tring; i < NXMT; rp++, i++) { 92127477Skjd rp->qe_flag = rp->qe_status1 = QE_NOTYET; 92227477Skjd rp->qe_valid = 0; 92327477Skjd } 92427477Skjd sc->nxmit = sc->otindex = sc->tindex = sc->rindex = 0; 92527915Skarels addr->qe_csr = QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT | 92627915Skarels QE_RCV_INT | QE_ILOOP; 92727477Skjd addr->qe_rcvlist_lo = (short)sc->rringaddr; 92827477Skjd addr->qe_rcvlist_hi = (short)((int)sc->rringaddr >> 16); 92927915Skarels sc->qe_flags |= QEF_RUNNING; 930*38985Skarels (void) qestart(ifp); 93127477Skjd } 93227477Skjd #endif 933