1*6554Ssam /* if_dmc.c 4.12 82/04/16 */ 25725Sroot 35725Sroot #include "dmc.h" 45725Sroot #if NDMC > 0 55725Sroot #define printd if(dmcdebug)printf 65725Sroot int dmcdebug = 1; 75725Sroot /* 85725Sroot * DMC11 device driver, internet version 95725Sroot * 105725Sroot * TODO 115725Sroot * allow more than one outstanding read or write. 125725Sroot */ 135725Sroot 145725Sroot #include "../h/param.h" 155725Sroot #include "../h/systm.h" 165725Sroot #include "../h/mbuf.h" 175725Sroot #include "../h/pte.h" 185725Sroot #include "../h/buf.h" 195725Sroot #include "../h/tty.h" 205725Sroot #include "../h/protosw.h" 215725Sroot #include "../h/socket.h" 225725Sroot #include "../h/ubareg.h" 235725Sroot #include "../h/ubavar.h" 245725Sroot #include "../h/cpu.h" 255725Sroot #include "../h/mtpr.h" 265725Sroot #include "../h/vmmac.h" 275725Sroot #include "../net/in.h" 285725Sroot #include "../net/in_systm.h" 295725Sroot #include "../net/if.h" 305725Sroot #include "../net/if_uba.h" 315853Sroot #include "../net/if_dmc.h" 325725Sroot #include "../net/ip.h" 335725Sroot #include "../net/ip_var.h" 346363Ssam #include "../net/route.h" 356502Ssam #include <errno.h> 365725Sroot 375725Sroot /* 385725Sroot * Driver information for auto-configuration stuff. 395725Sroot */ 405725Sroot int dmcprobe(), dmcattach(), dmcinit(), dmcoutput(), dmcreset(); 415725Sroot struct uba_device *dmcinfo[NDMC]; 425725Sroot u_short dmcstd[] = { 0 }; 435725Sroot struct uba_driver dmcdriver = 445725Sroot { dmcprobe, 0, dmcattach, 0, dmcstd, "dmc", dmcinfo }; 455725Sroot 466334Ssam #define DMC_AF 0xff /* 8 bits of address type in ui_flags */ 475725Sroot #define DMC_NET 0xff00 /* 8 bits of net number in ui_flags */ 485725Sroot 495725Sroot /* 505725Sroot * DMC software status per interface. 515725Sroot * 525725Sroot * Each interface is referenced by a network interface structure, 535725Sroot * sc_if, which the routing code uses to locate the interface. 545725Sroot * This structure contains the output queue for the interface, its address, ... 555725Sroot * We also have, for each interface, a UBA interface structure, which 565725Sroot * contains information about the UNIBUS resources held by the interface: 575725Sroot * map registers, buffered data paths, etc. Information is cached in this 585725Sroot * structure for use by the if_uba.c routines in running the interface 595725Sroot * efficiently. 605725Sroot */ 615725Sroot struct dmc_softc { 625725Sroot struct ifnet sc_if; /* network-visible interface */ 635725Sroot struct ifuba sc_ifuba; /* UNIBUS resources */ 645725Sroot short sc_flag; /* flags */ 655725Sroot short sc_oactive; /* output active */ 665725Sroot int sc_ubinfo; /* UBA mapping info for base table */ 675725Sroot struct clist sc_que; /* command queue */ 685725Sroot } dmc_softc[NDMC]; 695725Sroot 705725Sroot /* flags */ 715725Sroot #define DMCRUN 01 725725Sroot #define DMCBMAPPED 02 /* base table mapped */ 735725Sroot 745725Sroot struct dmc_base { 755725Sroot short d_base[128]; /* DMC base table */ 765725Sroot } dmc_base[NDMC]; 775725Sroot 785725Sroot #define loword(x) ((short *)&x)[0] 795725Sroot #define hiword(x) ((short *)&x)[1] 805725Sroot 815725Sroot dmcprobe(reg) 825725Sroot caddr_t reg; 835725Sroot { 845725Sroot register int br, cvec; 855725Sroot register struct dmcdevice *addr = (struct dmcdevice *)reg; 865725Sroot register int i; 875725Sroot 886363Ssam COUNT(DMCPROBE); 895725Sroot #ifdef lint 905725Sroot br = 0; cvec = br; br = cvec; 915725Sroot dmcrint(0); dmcxint(0); 925725Sroot #endif 935725Sroot addr->bsel1 = DMC_MCLR; 945725Sroot for (i = 100000; i && (addr->bsel1 & DMC_RUN) == 0; i--) 955725Sroot ; 965725Sroot if ((addr->bsel1 & DMC_RUN) == 0) 976334Ssam return (0); 985725Sroot addr->bsel1 &= ~DMC_MCLR; 995725Sroot addr->bsel0 = DMC_RQI|DMC_IEI; 1005725Sroot DELAY(100000); 1015725Sroot addr->bsel1 = DMC_MCLR; 1025725Sroot for (i = 100000; i && (addr->bsel1 & DMC_RUN) == 0; i--) 1035725Sroot ; 1046524Sfeldman br = 0x16; /* temporary ec hack */ 1056334Ssam return (1); 1065725Sroot } 1075725Sroot 1085725Sroot /* 1095725Sroot * Interface exists: make available by filling in network interface 1105725Sroot * record. System will initialize the interface when it is ready 1115725Sroot * to accept packets. 1125725Sroot */ 1135725Sroot dmcattach(ui) 1145725Sroot register struct uba_device *ui; 1155725Sroot { 1165725Sroot register struct dmc_softc *sc = &dmc_softc[ui->ui_unit]; 1176334Ssam register struct sockaddr_in *sin; 1185725Sroot 1196363Ssam COUNT(DMCATTACH); 1205725Sroot sc->sc_if.if_unit = ui->ui_unit; 1215725Sroot sc->sc_if.if_name = "dmc"; 1225725Sroot sc->sc_if.if_mtu = DMCMTU; 1235725Sroot sc->sc_if.if_net = (ui->ui_flags & DMC_NET) >> 8; 1245725Sroot sc->sc_if.if_host[0] = 17; /* random number */ 1256334Ssam sin = (struct sockaddr_in *)&sc->sc_if.if_addr; 1266334Ssam sin->sa_family = AF_INET; 1276334Ssam sin->sin_addr = if_makeaddr(sc->sc_if.if_net, sc->sc_if.if_host[0]); 1285725Sroot sc->sc_if.if_init = dmcinit; 1295725Sroot sc->sc_if.if_output = dmcoutput; 1305725Sroot sc->sc_if.if_ubareset = dmcreset; 131*6554Ssam sc->sc_ifuba.ifuba_flags = UBA_NEEDBDP | UBA_CANTWAIT; 1325725Sroot if_attach(&sc->sc_if); 1335725Sroot } 1345725Sroot 1355725Sroot /* 1365725Sroot * Reset of interface after UNIBUS reset. 1375725Sroot * If interface is on specified UBA, reset it's state. 1385725Sroot */ 1395725Sroot dmcreset(unit, uban) 1405725Sroot int unit, uban; 1415725Sroot { 1425725Sroot register struct uba_device *ui; 1435725Sroot 1446363Ssam COUNT(DMCRESET); 1455725Sroot if (unit >= NDMC || (ui = dmcinfo[unit]) == 0 || ui->ui_alive == 0 || 1465725Sroot ui->ui_ubanum != uban) 1475725Sroot return; 1485725Sroot printf(" dmc%d", unit); 1495725Sroot dmcinit(unit); 1505725Sroot } 1515725Sroot 1525725Sroot /* 1535725Sroot * Initialization of interface; reinitialize UNIBUS usage. 1545725Sroot */ 1555725Sroot dmcinit(unit) 1565725Sroot int unit; 1575725Sroot { 1585725Sroot register struct dmc_softc *sc = &dmc_softc[unit]; 1595725Sroot register struct uba_device *ui = dmcinfo[unit]; 1605725Sroot register struct dmcdevice *addr; 1615725Sroot int base; 1625725Sroot 1636363Ssam COUNT(DMCINIT); 1645725Sroot printd("dmcinit\n"); 1655725Sroot if ((sc->sc_flag&DMCBMAPPED) == 0) { 1665725Sroot sc->sc_ubinfo = uballoc(ui->ui_ubanum, 1675725Sroot (caddr_t)&dmc_base[unit], sizeof (struct dmc_base), 0); 1685725Sroot sc->sc_flag |= DMCBMAPPED; 1695725Sroot } 1705725Sroot if (if_ubainit(&sc->sc_ifuba, ui->ui_ubanum, 0, 1715768Sroot (int)btoc(DMCMTU)) == 0) { 1725725Sroot printf("dmc%d: can't initialize\n", unit); 1736334Ssam sc->sc_if.if_flags &= ~IFF_UP; 1745725Sroot return; 1755725Sroot } 1765725Sroot addr = (struct dmcdevice *)ui->ui_addr; 1775725Sroot addr->bsel2 |= DMC_IEO; 1785725Sroot base = sc->sc_ubinfo & 0x3ffff; 1795725Sroot printd(" base 0x%x\n", base); 1805725Sroot dmcload(sc, DMC_BASEI, base, (base>>2)&DMC_XMEM); 1815725Sroot dmcload(sc, DMC_CNTLI, 0, 0); 1825725Sroot base = sc->sc_ifuba.ifu_r.ifrw_info & 0x3ffff; 1835725Sroot dmcload(sc, DMC_READ, base, ((base>>2)&DMC_XMEM)|DMCMTU); 1845725Sroot printd(" first read queued, addr 0x%x\n", base); 1856334Ssam sc->sc_if.if_flags |= IFF_UP; 1866363Ssam /* set up routing table entry */ 1876363Ssam if ((sc->sc_if.if_flags & IFF_ROUTE) == 0) { 1886363Ssam rtinit(&sc->sc_if.if_addr, &sc->sc_if.if_addr, 1896377Ssam RTF_DIRECT|RTF_HOST|RTF_UP); 1906363Ssam sc->sc_if.if_flags |= IFF_ROUTE; 1916363Ssam } 1925725Sroot } 1935725Sroot 1945725Sroot /* 1955725Sroot * Start output on interface. Get another datagram 1965725Sroot * to send from the interface queue and map it to 1975725Sroot * the interface before starting output. 1985725Sroot */ 1995725Sroot dmcstart(dev) 2005725Sroot dev_t dev; 2015725Sroot { 2025725Sroot int unit = minor(dev); 2035725Sroot struct uba_device *ui = dmcinfo[unit]; 2045725Sroot register struct dmc_softc *sc = &dmc_softc[unit]; 2055725Sroot int addr, len; 2065725Sroot struct mbuf *m; 2075725Sroot 2086363Ssam COUNT(DMCSTART); 2095725Sroot printd("dmcstart\n"); 2105725Sroot /* 2115725Sroot * Dequeue a request and map it to the UNIBUS. 2125725Sroot * If no more requests, just return. 2135725Sroot */ 2145725Sroot IF_DEQUEUE(&sc->sc_if.if_snd, m); 2155725Sroot if (m == 0) 2165725Sroot return; 2175725Sroot len = if_wubaput(&sc->sc_ifuba, m); 2185725Sroot 2195725Sroot /* 2205725Sroot * Have request mapped to UNIBUS for transmission. 2215725Sroot * Purge any stale data from this BDP and start the output. 2225725Sroot */ 2235853Sroot if (sc->sc_ifuba.ifuba_flags & UBA_NEEDBDP) 2245853Sroot UBAPURGE(sc->sc_ifuba.ifu_uba, sc->sc_ifuba.ifu_w.ifrw_bdp); 2255725Sroot addr = sc->sc_ifuba.ifu_w.ifrw_info & 0x3ffff; 2265725Sroot printd(" len %d, addr 0x%x, ", len, addr); 2275725Sroot printd("mr 0x%x\n", sc->sc_ifuba.ifu_w.ifrw_mr[0]); 2285725Sroot dmcload(sc, DMC_WRITE, addr, (len&DMC_CCOUNT)|((addr>>2)&DMC_XMEM)); 2295725Sroot sc->sc_oactive = 1; 2305725Sroot } 2315725Sroot 2325725Sroot /* 2335725Sroot * Utility routine to load the DMC device registers. 2345725Sroot */ 2355725Sroot dmcload(sc, type, w0, w1) 2365725Sroot register struct dmc_softc *sc; 2375725Sroot int type, w0, w1; 2385725Sroot { 2395725Sroot register struct dmcdevice *addr; 2405725Sroot register int unit, sps, n; 2415725Sroot 2426363Ssam COUNT(DMCLOAD); 2435725Sroot printd("dmcload: 0x%x 0x%x 0x%x\n", type, w0, w1); 2445725Sroot unit = sc - dmc_softc; 2455725Sroot addr = (struct dmcdevice *)dmcinfo[unit]->ui_addr; 2465725Sroot sps = spl5(); 2475725Sroot if ((n = sc->sc_que.c_cc) == 0) 2485725Sroot addr->bsel0 = type | DMC_RQI; 2495725Sroot else 2506159Ssam (void) putc(type | DMC_RQI, &sc->sc_que); 2516159Ssam (void) putw(w0, &sc->sc_que); 2526159Ssam (void) putw(w1, &sc->sc_que); 2535725Sroot if (n == 0) 2545725Sroot dmcrint(unit); 2555725Sroot splx(sps); 2565725Sroot } 2575725Sroot 2585725Sroot /* 2595725Sroot * DMC interface receiver interrupt. 2605725Sroot * Ready to accept another command, 2615725Sroot * pull one off the command queue. 2625725Sroot */ 2635725Sroot dmcrint(unit) 2645725Sroot int unit; 2655725Sroot { 2665725Sroot register struct dmc_softc *sc; 2675725Sroot register struct dmcdevice *addr; 2685725Sroot register int n; 2695725Sroot int w0, w1; /* DEBUG */ 2705725Sroot 2716363Ssam COUNT(DMCRINT); 2725725Sroot addr = (struct dmcdevice *)dmcinfo[unit]->ui_addr; 2735725Sroot sc = &dmc_softc[unit]; 2745725Sroot while (addr->bsel0&DMC_RDYI) { 2755725Sroot w0 = getw(&sc->sc_que); /* DEBUG */ 2765725Sroot addr->sel4 = w0; /* DEBUG */ 2775725Sroot w1 = getw(&sc->sc_que); /* DEBUG */ 2785725Sroot addr->sel6 = w1; /* DEBUG */ 2795725Sroot /* DEBUG 2805725Sroot addr->sel4 = getw(&sc->sc_que); 2815725Sroot addr->sel6 = getw(&sc->sc_que); 2825725Sroot DEBUG */ 2835725Sroot addr->bsel0 &= ~(DMC_IEI|DMC_RQI); 2845725Sroot printd(" w0 0x%x, w1 0x%x\n", w0, w1); 2855725Sroot while (addr->bsel0&DMC_RDYI) 2865725Sroot ; 2875725Sroot if (sc->sc_que.c_cc == 0) 2885725Sroot return; 2895725Sroot addr->bsel0 = getc(&sc->sc_que); 2905725Sroot n = RDYSCAN; 2915725Sroot while (n-- && (addr->bsel0&DMC_RDYI) == 0) 2925725Sroot ; 2935725Sroot } 2945725Sroot if (sc->sc_que.c_cc) 2955725Sroot addr->bsel0 |= DMC_IEI; 2965725Sroot } 2975725Sroot 2985725Sroot /* 2995725Sroot * DMC interface transmitter interrupt. 3005725Sroot * A transfer has completed, check for errors. 3015725Sroot * If it was a read, notify appropriate protocol. 3025725Sroot * If it was a write, pull the next one off the queue. 3035725Sroot */ 3045725Sroot dmcxint(unit) 3055725Sroot int unit; 3065725Sroot { 3075725Sroot register struct dmc_softc *sc; 3085725Sroot struct uba_device *ui = dmcinfo[unit]; 3095725Sroot struct dmcdevice *addr; 3105725Sroot struct mbuf *m; 3115725Sroot register struct ifqueue *inq; 3125725Sroot int arg, cmd, len; 3135725Sroot 3146363Ssam COUNT(DMCXINT); 3155725Sroot addr = (struct dmcdevice *)ui->ui_addr; 3165725Sroot arg = addr->sel6; 3175725Sroot cmd = addr->bsel2&7; 3185725Sroot addr->bsel2 &= ~DMC_RDYO; 3195725Sroot sc = &dmc_softc[unit]; 3205725Sroot printd("dmcxint\n"); 3215725Sroot switch (cmd) { 3225725Sroot 3235725Sroot case DMC_OUR: 3245725Sroot /* 3255725Sroot * A read has completed. Purge input buffered 3265725Sroot * data path. Pass packet to type specific 3275725Sroot * higher-level input routine. 3285725Sroot */ 3295725Sroot sc->sc_if.if_ipackets++; 3305853Sroot if (sc->sc_ifuba.ifuba_flags & UBA_NEEDBDP) 3315853Sroot UBAPURGE(sc->sc_ifuba.ifu_uba, 3325853Sroot sc->sc_ifuba.ifu_r.ifrw_bdp); 3335725Sroot len = arg & DMC_CCOUNT; 3345725Sroot printd(" read done, len %d\n", len); 3356334Ssam switch (ui->ui_flags & DMC_AF) { 3365725Sroot #ifdef INET 3376334Ssam case AF_INET: 3386260Swnj schednetisr(NETISR_IP); 3395725Sroot inq = &ipintrq; 3405725Sroot break; 3415725Sroot #endif 3425725Sroot 3435725Sroot default: 3446334Ssam printf("dmc%d: unknown address type %d\n", unit, 3456334Ssam ui->ui_flags & DMC_AF); 3465725Sroot goto setup; 3475725Sroot } 3485725Sroot m = if_rubaget(&sc->sc_ifuba, len, 0); 3495725Sroot if (m == 0) 3505725Sroot goto setup; 3516207Swnj if (IF_QFULL(inq)) { 3526207Swnj IF_DROP(inq); 3536207Swnj (void) m_freem(m); 3546207Swnj } else 3556207Swnj IF_ENQUEUE(inq, m); 3565725Sroot 3575725Sroot setup: 3585725Sroot arg = sc->sc_ifuba.ifu_r.ifrw_info & 0x3ffff; 3595725Sroot dmcload(sc, DMC_READ, arg, ((arg >> 2) & DMC_XMEM) | DMCMTU); 3605725Sroot return; 3615725Sroot 3625725Sroot case DMC_OUX: 3635725Sroot /* 3645725Sroot * A write has completed, start another 3655725Sroot * transfer if there is more data to send. 3665725Sroot */ 3675725Sroot if (sc->sc_oactive == 0) 3685725Sroot return; /* SHOULD IT BE A FATAL ERROR? */ 3695725Sroot printd(" write done\n"); 3705725Sroot sc->sc_if.if_opackets++; 3715725Sroot sc->sc_oactive = 0; 3725725Sroot if (sc->sc_ifuba.ifu_xtofree) { 3736207Swnj (void) m_freem(sc->sc_ifuba.ifu_xtofree); 3745725Sroot sc->sc_ifuba.ifu_xtofree = 0; 3755725Sroot } 3765725Sroot if (sc->sc_if.if_snd.ifq_head == 0) 3775725Sroot return; 3785725Sroot dmcstart(unit); 3795725Sroot return; 3805725Sroot 3815725Sroot case DMC_CNTLO: 3825725Sroot arg &= DMC_CNTMASK; 3835725Sroot if (arg&DMC_FATAL) { 3845725Sroot addr->bsel1 = DMC_MCLR; 3855725Sroot sc->sc_flag &= ~DMCRUN; 3865725Sroot /*** DO SOMETHING TO RESTART DEVICE ***/ 3875725Sroot printf("DMC FATAL ERROR 0%o\n", arg); 3885725Sroot } else { 3895725Sroot /* ACCUMULATE STATISTICS */ 3905725Sroot printf("DMC SOFT ERROR 0%o\n", arg); 3915725Sroot } 3925725Sroot return; 3935725Sroot 3945725Sroot default: 3955725Sroot printf("dmc%d: bad control %o\n", unit, cmd); 3965725Sroot } 3975725Sroot } 3985725Sroot 3995725Sroot /* 4005725Sroot * DMC output routine. 4015725Sroot * Just send the data, header was supplied by 4025725Sroot * upper level protocol routines. 4035725Sroot */ 4046334Ssam dmcoutput(ifp, m, dst) 4055725Sroot register struct ifnet *ifp; 4065725Sroot register struct mbuf *m; 4076334Ssam struct sockaddr *dst; 4085725Sroot { 4095725Sroot struct uba_device *ui = dmcinfo[ifp->if_unit]; 4105725Sroot int s; 4115725Sroot 4126363Ssam COUNT(DMCOUTPUT); 4135725Sroot printd("dmcoutput\n"); 4146334Ssam if (dst->sa_family != (ui->ui_flags & DMC_AF)) { 4156334Ssam printf("dmc%d: af%d not supported\n", ifp->if_unit, pf); 4166334Ssam m_freem(m); 4176502Ssam return (EAFNOSUPPORT); 4185725Sroot } 4195725Sroot s = splimp(); 4206207Swnj if (IF_QFULL(&ifp->if_snd)) { 4216207Swnj IF_DROP(&ifp->if_snd); 4226334Ssam m_freem(m); 4236207Swnj splx(s); 4246502Ssam return (ENOBUFS); 4256207Swnj } 4265725Sroot IF_ENQUEUE(&ifp->if_snd, m); 4275725Sroot if (dmc_softc[ifp->if_unit].sc_oactive == 0) 4285725Sroot dmcstart(ifp->if_unit); 4295725Sroot splx(s); 4306502Ssam return (0); 4315725Sroot } 432