xref: /csrg-svn/sys/vax/if/if_dereg.h (revision 15357)
1*15357Skarels /*	if_dereg.h	6.1	83/11/02	*/
2*15357Skarels /*
3*15357Skarels  * DEC DEUNA interface
4*15357Skarels  */
5*15357Skarels struct dedevice {
6*15357Skarels 	union {
7*15357Skarels 		short	p0_w;
8*15357Skarels 		char	p0_b[2];
9*15357Skarels 	} u_p0;
10*15357Skarels #define	pcsr0	u_p0.p0_w
11*15357Skarels #define	pclow		u_p0.p0_b[0]
12*15357Skarels #define	pchigh		u_p0.p0_b[1]
13*15357Skarels 	short	pcsr1;
14*15357Skarels 	short	pcsr2;
15*15357Skarels 	short	pcsr3;
16*15357Skarels };
17*15357Skarels 
18*15357Skarels /*
19*15357Skarels  * PCSR 0 bit descriptions
20*15357Skarels  */
21*15357Skarels #define	PCSR0_SERI	0x8000		/* Status error interrupt */
22*15357Skarels #define	PCSR0_PCEI	0x4000		/* Port command error interrupt */
23*15357Skarels #define	PCSR0_RXI	0x2000		/* Receive done interrupt */
24*15357Skarels #define	PCSR0_TXI	0x1000		/* Transmit done interrupt */
25*15357Skarels #define	PCSR0_DNI	0x0800		/* Done interrupt */
26*15357Skarels #define	PCSR0_RCBI	0x0400		/* Receive buffer unavail intrpt */
27*15357Skarels #define	PCSR0_FATI	0x0100		/* Fatal error interrupt */
28*15357Skarels #define	PCSR0_INTR	0x0080		/* Interrupt summary */
29*15357Skarels #define	PCSR0_INTE	0x0040		/* Interrupt enable */
30*15357Skarels #define	PCSR0_RSET	0x0020		/* DEUNA reset */
31*15357Skarels #define	PCSR0_CMASK	0x000f		/* command mask */
32*15357Skarels 
33*15357Skarels #define	PCSR0_BITS	"\20\20SERI\17PCEI\16RXI\15TXI\14DNI\13RCBI\11FATI\10INTR\7INTE\6RSET"
34*15357Skarels 
35*15357Skarels /* bits 0-3 are for the PORT_COMMAND */
36*15357Skarels #define	CMD_NOOP	0x0
37*15357Skarels #define	CMD_GETPCBB	0x1		/* Get PCB Block */
38*15357Skarels #define	CMD_GETCMD	0x2		/* Execute command in PCB */
39*15357Skarels #define	CMD_STEST	0x3		/* Self test mode */
40*15357Skarels #define	CMD_START	0x4		/* Reset xmit and receive ring ptrs */
41*15357Skarels #define	CMD_BOOT	0x5		/* Boot DEUNA */
42*15357Skarels #define	CMD_PDMD	0x8		/* Polling demand */
43*15357Skarels #define	CMD_TMRO	0x9		/* Sanity timer on */
44*15357Skarels #define	CMD_TMRF	0xa		/* Sanity timer off */
45*15357Skarels #define	CMD_RSTT	0xb		/* Reset sanity timer */
46*15357Skarels #define	CMD_STOP	0xf		/* Suspend operation */
47*15357Skarels 
48*15357Skarels /*
49*15357Skarels  * PCSR 1 bit descriptions
50*15357Skarels  */
51*15357Skarels #define	PCSR1_XPWR	0x8000		/* Transceiver power BAD */
52*15357Skarels #define	PCSR1_ICAB	0x4000		/* Interconnect cabling BAD */
53*15357Skarels #define	PCSR1_STCODE	0x3f00		/* Self test error code */
54*15357Skarels #define	PCSR1_PCTO	0x0080		/* Port command timed out */
55*15357Skarels #define	PCSR1_ILLINT	0x0040		/* Illegal interrupt */
56*15357Skarels #define	PCSR1_TIMEOUT	0x0020		/* Timeout */
57*15357Skarels #define	PCSR1_POWER	0x0010		/* Power fail */
58*15357Skarels #define	PCSR1_RMTC	0x0008		/* Remote console reserved */
59*15357Skarels #define	PCSR1_STMASK	0x0007		/* State */
60*15357Skarels 
61*15357Skarels /* bit 0-3 are for STATE */
62*15357Skarels #define	STAT_RESET	0x0
63*15357Skarels #define	STAT_PRIMLD	0x1		/* Primary load */
64*15357Skarels #define	STAT_READY	0x2
65*15357Skarels #define	STAT_RUN	0x3
66*15357Skarels #define	STAT_UHALT	0x5		/* UNIBUS halted */
67*15357Skarels #define	STAT_NIHALT	0x6		/* NI halted */
68*15357Skarels #define	STAT_NIUHALT	0x7		/* NI and UNIBUS Halted */
69*15357Skarels 
70*15357Skarels #define	PCSR1_BITS	"\20\20XPWR\17ICAB\10PCTO\7ILLINT\6TIMEOUT\5POWER\4RMTC"
71*15357Skarels 
72*15357Skarels /*
73*15357Skarels  * Port Control Block Base
74*15357Skarels  */
75*15357Skarels struct de_pcbb {
76*15357Skarels 	short	pcbb0;		/* function */
77*15357Skarels 	short	pcbb2;		/* command specific */
78*15357Skarels 	short	pcbb4;
79*15357Skarels 	short	pcbb6;
80*15357Skarels };
81*15357Skarels 
82*15357Skarels /* PCBB function codes */
83*15357Skarels #define	FC_NOOP		0x00		/* NO-OP */
84*15357Skarels #define	FC_LSUADDR	0x01		/* Load and start microaddress */
85*15357Skarels #define	FC_RDDEFAULT	0x02		/* Read default physical address */
86*15357Skarels #define	FC_RDPHYAD	0x04		/* Read physical address */
87*15357Skarels #define	FC_WTPHYAD	0x05		/* Write physical address */
88*15357Skarels #define	FC_RDMULTI	0x06		/* Read multicast address list */
89*15357Skarels #define	FC_WTMULTI	0x07		/* Read multicast address list */
90*15357Skarels #define	FC_RDRING	0x08		/* Read ring format */
91*15357Skarels #define	FC_WTRING	0x09		/* Write ring format */
92*15357Skarels #define	FC_RDCNTS	0x0a		/* Read counters */
93*15357Skarels #define	FC_RCCNTS	0x0b		/* Read and clear counters */
94*15357Skarels #define	FC_RDMODE	0x0c		/* Read mode */
95*15357Skarels #define	FC_WTMODE	0x0d		/* Write mode */
96*15357Skarels #define	FC_RDSTATUS	0x0e		/* Read port status */
97*15357Skarels #define	FC_RCSTATUS	0x0f		/* Read and clear port status */
98*15357Skarels #define	FC_DUMPMEM	0x10		/* Dump internal memory */
99*15357Skarels #define	FC_LOADMEM	0x11		/* Load internal memory */
100*15357Skarels #define	FC_RDSYSID	0x12		/* Read system ID parameters */
101*15357Skarels #define	FC_WTSYSID	0x13		/* Write system ID parameters */
102*15357Skarels #define	FC_RDSERAD	0x14		/* Read load server address */
103*15357Skarels #define	FC_WTSERAD	0x15		/* Write load server address */
104*15357Skarels 
105*15357Skarels /*
106*15357Skarels  * Unibus Data Block Base (UDBB) for ring buffers
107*15357Skarels  */
108*15357Skarels struct de_udbbuf {
109*15357Skarels 	short	b_tdrbl;	/* Transmit desc ring base low 16 bits */
110*15357Skarels 	char	b_tdrbh;	/* Transmit desc ring base high 2 bits */
111*15357Skarels 	char	b_telen;	/* Length of each transmit entry */
112*15357Skarels 	short	b_trlen;	/* Number of entries in the XMIT desc ring */
113*15357Skarels 	short	b_rdrbl;	/* Receive desc ring base low 16 bits */
114*15357Skarels 	char	b_rdrbh;	/* Receive desc ring base high 2 bits */
115*15357Skarels 	char	b_relen;	/* Length of each receive entry */
116*15357Skarels 	short	b_rrlen;	/* Number of entries in the RECV desc ring */
117*15357Skarels };
118*15357Skarels 
119*15357Skarels /*
120*15357Skarels  * Transmit/Receive Ring Entry
121*15357Skarels  */
122*15357Skarels struct de_ring {
123*15357Skarels 	short	r_slen;			/* Segment length */
124*15357Skarels 	short	r_segbl;		/* Segment address (low 16 bits) */
125*15357Skarels 	char	r_segbh;		/* Segment address (hi 2 bits) */
126*15357Skarels 	u_char	r_flags;		/* Status flags */
127*15357Skarels 	u_short	r_tdrerr;		/* Errors */
128*15357Skarels #define	r_lenerr	r_tdrerr
129*15357Skarels 	short	r_rid;			/* Request ID */
130*15357Skarels };
131*15357Skarels 
132*15357Skarels #define	XFLG_OWN	0x80		/* If 0 then owned by driver */
133*15357Skarels #define	XFLG_ERRS	0x40		/* Error summary */
134*15357Skarels #define	XFLG_MTCH	0x20		/* Address match on xmit request */
135*15357Skarels #define	XFLG_MORE	0x10		/* More than one entry required */
136*15357Skarels #define	XFLG_ONE	0x08		/* One collision encountered */
137*15357Skarels #define	XFLG_DEF	0x04		/* Transmit deferred */
138*15357Skarels #define	XFLG_STP	0x02		/* Start of packet */
139*15357Skarels #define	XFLG_ENP	0x01		/* End of packet */
140*15357Skarels 
141*15357Skarels #define	XFLG_BITS	"\10\10OWN\7ERRS\6MTCH\5MORE\4ONE\3DEF\2STP\1ENP"
142*15357Skarels 
143*15357Skarels #define	XERR_BUFL	0x8000		/* Buffer length error */
144*15357Skarels #define	XERR_UBTO	0x4000		/* UNIBUS tiemout
145*15357Skarels #define	XERR_LCOL	0x1000		/* Late collision */
146*15357Skarels #define	XERR_LCAR	0x0800		/* Loss of carrier */
147*15357Skarels #define	XERR_RTRY	0x0400		/* Failed after 16 retries */
148*15357Skarels #define	XERR_TDR	0x03ff		/* TDR value */
149*15357Skarels 
150*15357Skarels #define	XERR_BITS	"\20\20BUFL\17UBTO\15LCOL\14LCAR\13RTRY"
151*15357Skarels 
152*15357Skarels #define	RFLG_OWN	0x80		/* If 0 then owned by driver */
153*15357Skarels #define	RFLG_ERRS	0x40		/* Error summary */
154*15357Skarels #define	RFLG_FRAM	0x20		/* Framing error */
155*15357Skarels #define	RFLG_OFLO	0x10		/* Message overflow */
156*15357Skarels #define	RFLG_CRC	0x08		/* CRC error */
157*15357Skarels #define	RFLG_STP	0x02		/* Start of packet */
158*15357Skarels #define	RFLG_ENP	0x01		/* End of packet */
159*15357Skarels 
160*15357Skarels #define	RFLG_BITS	"\10\10OWN\7ERRS\6FRAM\5OFLO\4CRC\2STP\1ENP"
161*15357Skarels 
162*15357Skarels #define	RERR_BUFL	0x8000		/* Buffer length error */
163*15357Skarels #define	RERR_UBTO	0x4000		/* UNIBUS tiemout */
164*15357Skarels #define	RERR_NCHN	0x2000		/* No data chaining */
165*15357Skarels #define	RERR_MLEN	0x0fff		/* Message length */
166*15357Skarels 
167*15357Skarels #define	RERR_BITS	"\20\20BUFL\17UBTO\16NCHN"
168*15357Skarels 
169*15357Skarels /* mode description bits */
170*15357Skarels #define	MOD_HDX		0x0001		/* Half duplex mode */
171*15357Skarels #define	MOD_LOOP	0x0004		/* Enable internal loopback */
172*15357Skarels #define	MOD_DTCR	0x0008		/* Disables CRC generation */
173*15357Skarels #define	MOD_DMNT	0x0200		/* Disable maintenance features */
174*15357Skarels #define	MOD_ECT		0x0400		/* Enable collision test */
175*15357Skarels #define	MOD_TPAD	0x1000		/* Transmit message pad enable */
176*15357Skarels #define	MOD_DRDC	0x2000		/* Disable data chaining */
177*15357Skarels #define	MOD_ENAL	0x4000		/* Enable all multicast */
178*15357Skarels #define	MOD_PROM	0x8000		/* Enable promiscuous mode */
179*15357Skarels 
180*15357Skarels struct	de_buf {
181*15357Skarels 	struct ether_header db_head;	/* header */
182*15357Skarels 	char	db_data[ETHERMTU];	/* packet data */
183*15357Skarels 	int	db_crc;			/* CRC - on receive only */
184*15357Skarels };
185