xref: /csrg-svn/sys/vax/if/if_dereg.h (revision 44558)
115357Skarels /*
229276Smckusick  * Copyright (c) 1982, 1986 Regents of the University of California.
335316Sbostic  * All rights reserved.
423285Smckusick  *
5*44558Sbostic  * %sccs.include.redist.c%
635316Sbostic  *
7*44558Sbostic  *	@(#)if_dereg.h	7.3 (Berkeley) 06/28/90
823285Smckusick  */
923285Smckusick 
1023475Smckusick /*
1115357Skarels  * DEC DEUNA interface
1215357Skarels  */
1315357Skarels struct dedevice {
1415357Skarels 	union {
1515357Skarels 		short	p0_w;
1615357Skarels 		char	p0_b[2];
1715357Skarels 	} u_p0;
1815357Skarels #define	pcsr0	u_p0.p0_w
1915357Skarels #define	pclow		u_p0.p0_b[0]
2015357Skarels #define	pchigh		u_p0.p0_b[1]
2115357Skarels 	short	pcsr1;
2215357Skarels 	short	pcsr2;
2315357Skarels 	short	pcsr3;
2415357Skarels };
2515357Skarels 
2615357Skarels /*
2715357Skarels  * PCSR 0 bit descriptions
2815357Skarels  */
2915357Skarels #define	PCSR0_SERI	0x8000		/* Status error interrupt */
3015357Skarels #define	PCSR0_PCEI	0x4000		/* Port command error interrupt */
3115357Skarels #define	PCSR0_RXI	0x2000		/* Receive done interrupt */
3215357Skarels #define	PCSR0_TXI	0x1000		/* Transmit done interrupt */
3315357Skarels #define	PCSR0_DNI	0x0800		/* Done interrupt */
3415357Skarels #define	PCSR0_RCBI	0x0400		/* Receive buffer unavail intrpt */
3515357Skarels #define	PCSR0_FATI	0x0100		/* Fatal error interrupt */
3615357Skarels #define	PCSR0_INTR	0x0080		/* Interrupt summary */
3715357Skarels #define	PCSR0_INTE	0x0040		/* Interrupt enable */
3815357Skarels #define	PCSR0_RSET	0x0020		/* DEUNA reset */
3915357Skarels #define	PCSR0_CMASK	0x000f		/* command mask */
4015357Skarels 
4115357Skarels #define	PCSR0_BITS	"\20\20SERI\17PCEI\16RXI\15TXI\14DNI\13RCBI\11FATI\10INTR\7INTE\6RSET"
4215357Skarels 
4315357Skarels /* bits 0-3 are for the PORT_COMMAND */
4415357Skarels #define	CMD_NOOP	0x0
4515357Skarels #define	CMD_GETPCBB	0x1		/* Get PCB Block */
4615357Skarels #define	CMD_GETCMD	0x2		/* Execute command in PCB */
4715357Skarels #define	CMD_STEST	0x3		/* Self test mode */
4815357Skarels #define	CMD_START	0x4		/* Reset xmit and receive ring ptrs */
4915357Skarels #define	CMD_BOOT	0x5		/* Boot DEUNA */
5015357Skarels #define	CMD_PDMD	0x8		/* Polling demand */
5115357Skarels #define	CMD_TMRO	0x9		/* Sanity timer on */
5215357Skarels #define	CMD_TMRF	0xa		/* Sanity timer off */
5315357Skarels #define	CMD_RSTT	0xb		/* Reset sanity timer */
5415357Skarels #define	CMD_STOP	0xf		/* Suspend operation */
5515357Skarels 
5615357Skarels /*
5715357Skarels  * PCSR 1 bit descriptions
5815357Skarels  */
5915357Skarels #define	PCSR1_XPWR	0x8000		/* Transceiver power BAD */
6015357Skarels #define	PCSR1_ICAB	0x4000		/* Interconnect cabling BAD */
6115357Skarels #define	PCSR1_STCODE	0x3f00		/* Self test error code */
6215357Skarels #define	PCSR1_PCTO	0x0080		/* Port command timed out */
6315357Skarels #define	PCSR1_ILLINT	0x0040		/* Illegal interrupt */
6415357Skarels #define	PCSR1_TIMEOUT	0x0020		/* Timeout */
6515357Skarels #define	PCSR1_POWER	0x0010		/* Power fail */
6615357Skarels #define	PCSR1_RMTC	0x0008		/* Remote console reserved */
6715357Skarels #define	PCSR1_STMASK	0x0007		/* State */
6815357Skarels 
6915357Skarels /* bit 0-3 are for STATE */
7015357Skarels #define	STAT_RESET	0x0
7115357Skarels #define	STAT_PRIMLD	0x1		/* Primary load */
7215357Skarels #define	STAT_READY	0x2
7315357Skarels #define	STAT_RUN	0x3
7415357Skarels #define	STAT_UHALT	0x5		/* UNIBUS halted */
7515357Skarels #define	STAT_NIHALT	0x6		/* NI halted */
7615357Skarels #define	STAT_NIUHALT	0x7		/* NI and UNIBUS Halted */
7715357Skarels 
7815357Skarels #define	PCSR1_BITS	"\20\20XPWR\17ICAB\10PCTO\7ILLINT\6TIMEOUT\5POWER\4RMTC"
7915357Skarels 
8015357Skarels /*
8115357Skarels  * Port Control Block Base
8215357Skarels  */
8315357Skarels struct de_pcbb {
8415357Skarels 	short	pcbb0;		/* function */
8515357Skarels 	short	pcbb2;		/* command specific */
8615357Skarels 	short	pcbb4;
8715357Skarels 	short	pcbb6;
8815357Skarels };
8915357Skarels 
9015357Skarels /* PCBB function codes */
9115357Skarels #define	FC_NOOP		0x00		/* NO-OP */
9215357Skarels #define	FC_LSUADDR	0x01		/* Load and start microaddress */
9315357Skarels #define	FC_RDDEFAULT	0x02		/* Read default physical address */
9415357Skarels #define	FC_RDPHYAD	0x04		/* Read physical address */
9515357Skarels #define	FC_WTPHYAD	0x05		/* Write physical address */
9615357Skarels #define	FC_RDMULTI	0x06		/* Read multicast address list */
9715357Skarels #define	FC_WTMULTI	0x07		/* Read multicast address list */
9815357Skarels #define	FC_RDRING	0x08		/* Read ring format */
9915357Skarels #define	FC_WTRING	0x09		/* Write ring format */
10015357Skarels #define	FC_RDCNTS	0x0a		/* Read counters */
10115357Skarels #define	FC_RCCNTS	0x0b		/* Read and clear counters */
10215357Skarels #define	FC_RDMODE	0x0c		/* Read mode */
10315357Skarels #define	FC_WTMODE	0x0d		/* Write mode */
10415357Skarels #define	FC_RDSTATUS	0x0e		/* Read port status */
10515357Skarels #define	FC_RCSTATUS	0x0f		/* Read and clear port status */
10615357Skarels #define	FC_DUMPMEM	0x10		/* Dump internal memory */
10715357Skarels #define	FC_LOADMEM	0x11		/* Load internal memory */
10815357Skarels #define	FC_RDSYSID	0x12		/* Read system ID parameters */
10915357Skarels #define	FC_WTSYSID	0x13		/* Write system ID parameters */
11015357Skarels #define	FC_RDSERAD	0x14		/* Read load server address */
11115357Skarels #define	FC_WTSERAD	0x15		/* Write load server address */
11215357Skarels 
11315357Skarels /*
11415357Skarels  * Unibus Data Block Base (UDBB) for ring buffers
11515357Skarels  */
11615357Skarels struct de_udbbuf {
11715357Skarels 	short	b_tdrbl;	/* Transmit desc ring base low 16 bits */
11815357Skarels 	char	b_tdrbh;	/* Transmit desc ring base high 2 bits */
11915357Skarels 	char	b_telen;	/* Length of each transmit entry */
12015357Skarels 	short	b_trlen;	/* Number of entries in the XMIT desc ring */
12115357Skarels 	short	b_rdrbl;	/* Receive desc ring base low 16 bits */
12215357Skarels 	char	b_rdrbh;	/* Receive desc ring base high 2 bits */
12315357Skarels 	char	b_relen;	/* Length of each receive entry */
12415357Skarels 	short	b_rrlen;	/* Number of entries in the RECV desc ring */
12515357Skarels };
12615357Skarels 
12715357Skarels /*
12815357Skarels  * Transmit/Receive Ring Entry
12915357Skarels  */
13015357Skarels struct de_ring {
13115357Skarels 	short	r_slen;			/* Segment length */
13215357Skarels 	short	r_segbl;		/* Segment address (low 16 bits) */
13315357Skarels 	char	r_segbh;		/* Segment address (hi 2 bits) */
13415357Skarels 	u_char	r_flags;		/* Status flags */
13515357Skarels 	u_short	r_tdrerr;		/* Errors */
13615357Skarels #define	r_lenerr	r_tdrerr
13715357Skarels 	short	r_rid;			/* Request ID */
13815357Skarels };
13915357Skarels 
14015357Skarels #define	XFLG_OWN	0x80		/* If 0 then owned by driver */
14115357Skarels #define	XFLG_ERRS	0x40		/* Error summary */
14215357Skarels #define	XFLG_MTCH	0x20		/* Address match on xmit request */
14315357Skarels #define	XFLG_MORE	0x10		/* More than one entry required */
14415357Skarels #define	XFLG_ONE	0x08		/* One collision encountered */
14515357Skarels #define	XFLG_DEF	0x04		/* Transmit deferred */
14615357Skarels #define	XFLG_STP	0x02		/* Start of packet */
14715357Skarels #define	XFLG_ENP	0x01		/* End of packet */
14815357Skarels 
14915357Skarels #define	XFLG_BITS	"\10\10OWN\7ERRS\6MTCH\5MORE\4ONE\3DEF\2STP\1ENP"
15015357Skarels 
15115357Skarels #define	XERR_BUFL	0x8000		/* Buffer length error */
15215357Skarels #define	XERR_UBTO	0x4000		/* UNIBUS tiemout
15315357Skarels #define	XERR_LCOL	0x1000		/* Late collision */
15415357Skarels #define	XERR_LCAR	0x0800		/* Loss of carrier */
15515357Skarels #define	XERR_RTRY	0x0400		/* Failed after 16 retries */
15615357Skarels #define	XERR_TDR	0x03ff		/* TDR value */
15715357Skarels 
15815357Skarels #define	XERR_BITS	"\20\20BUFL\17UBTO\15LCOL\14LCAR\13RTRY"
15915357Skarels 
16015357Skarels #define	RFLG_OWN	0x80		/* If 0 then owned by driver */
16115357Skarels #define	RFLG_ERRS	0x40		/* Error summary */
16215357Skarels #define	RFLG_FRAM	0x20		/* Framing error */
16315357Skarels #define	RFLG_OFLO	0x10		/* Message overflow */
16415357Skarels #define	RFLG_CRC	0x08		/* CRC error */
16515357Skarels #define	RFLG_STP	0x02		/* Start of packet */
16615357Skarels #define	RFLG_ENP	0x01		/* End of packet */
16715357Skarels 
16815357Skarels #define	RFLG_BITS	"\10\10OWN\7ERRS\6FRAM\5OFLO\4CRC\2STP\1ENP"
16915357Skarels 
17015357Skarels #define	RERR_BUFL	0x8000		/* Buffer length error */
17115357Skarels #define	RERR_UBTO	0x4000		/* UNIBUS tiemout */
17215357Skarels #define	RERR_NCHN	0x2000		/* No data chaining */
17315357Skarels #define	RERR_MLEN	0x0fff		/* Message length */
17415357Skarels 
17515357Skarels #define	RERR_BITS	"\20\20BUFL\17UBTO\16NCHN"
17615357Skarels 
17715357Skarels /* mode description bits */
17815357Skarels #define	MOD_HDX		0x0001		/* Half duplex mode */
17915357Skarels #define	MOD_LOOP	0x0004		/* Enable internal loopback */
18015357Skarels #define	MOD_DTCR	0x0008		/* Disables CRC generation */
18115357Skarels #define	MOD_DMNT	0x0200		/* Disable maintenance features */
18215357Skarels #define	MOD_ECT		0x0400		/* Enable collision test */
18315357Skarels #define	MOD_TPAD	0x1000		/* Transmit message pad enable */
18415357Skarels #define	MOD_DRDC	0x2000		/* Disable data chaining */
18515357Skarels #define	MOD_ENAL	0x4000		/* Enable all multicast */
18615357Skarels #define	MOD_PROM	0x8000		/* Enable promiscuous mode */
18715357Skarels 
18815357Skarels struct	de_buf {
18915357Skarels 	struct ether_header db_head;	/* header */
19015357Skarels 	char	db_data[ETHERMTU];	/* packet data */
19115357Skarels 	int	db_crc;			/* CRC - on receive only */
19215357Skarels };
193