1*34293Skarels /* 2*34293Skarels * @(#)bireg.h 7.1 (Berkeley) 05/14/88 3*34293Skarels * 4*34293Skarels * VAXBI node definitions. 5*34293Skarels */ 6*34293Skarels 7*34293Skarels /* 8*34293Skarels * BI node addresses 9*34293Skarels */ 10*34293Skarels #define BI_BASE(bi) ((struct bi_node *) (0x20000000 + (bi)*0x2000000)) 11*34293Skarels #define NNODEBI 16 /* 16 nodes per BI */ 12*34293Skarels /* `local space' 0x20800000 /* ??? */ 13*34293Skarels 14*34293Skarels #ifndef LOCORE 15*34293Skarels /* 16*34293Skarels * BI nodes all start with BI interface registers (those on the BIIC chip). 17*34293Skarels * These are followed with interface-specific registers. 18*34293Skarels * 19*34293Skarels * NB: This structure does NOT include the four GPRs (not anymore!) 20*34293Skarels */ 21*34293Skarels struct biiregs { 22*34293Skarels u_short bi_dtype; /* device type */ 23*34293Skarels u_short bi_revs; /* revisions */ 24*34293Skarels u_long bi_csr; /* control and status register */ 25*34293Skarels u_long bi_ber; /* bus error register */ 26*34293Skarels u_long bi_eintrcsr; /* error interrupt control register */ 27*34293Skarels u_long bi_intrdes; /* interrupt destination register */ 28*34293Skarels /* the rest are not required for all nodes */ 29*34293Skarels u_long bi_ipintrmsk; /* IP interrupt mask register */ 30*34293Skarels u_long bi_fipsdes; /* Force-Bit IPINTR/STOP destination reg */ 31*34293Skarels u_long bi_ipintrsrc; /* IPINTR source register */ 32*34293Skarels u_long bi_sadr; /* starting address register */ 33*34293Skarels u_long bi_eadr; /* ending address register */ 34*34293Skarels u_long bi_bcicsr; /* BCI control and status register */ 35*34293Skarels u_long bi_wstat; /* write status register */ 36*34293Skarels u_long bi_fipscmd; /* Force-Bit IPINTR/STOP command reg */ 37*34293Skarels u_long bi_xxx1[3]; /* unused */ 38*34293Skarels u_long bi_uintrcsr; /* user interface interrupt control reg */ 39*34293Skarels u_long bi_xxx2[43]; /* unused */ 40*34293Skarels /* although these are on the BIIC, their interpretation varies */ 41*34293Skarels /* u_long bi_gpr[4]; /* general purpose registers */ 42*34293Skarels }; 43*34293Skarels 44*34293Skarels /* 45*34293Skarels * A generic BI node. 46*34293Skarels */ 47*34293Skarels struct bi_node { 48*34293Skarels struct biiregs biic; /* interface */ 49*34293Skarels u_long bi_xxx[1988]; /* pad to 8K */ 50*34293Skarels }; 51*34293Skarels 52*34293Skarels /* 53*34293Skarels * A cpu node. 54*34293Skarels */ 55*34293Skarels struct bi_cpu { 56*34293Skarels struct biiregs biic; /* interface chip */ 57*34293Skarels u_long bi_gpr[4]; /* gprs (unused) */ 58*34293Skarels u_long bi_sosr; /* slave only status register */ 59*34293Skarels u_long bi_xxx[63]; /* pad */ 60*34293Skarels u_long bi_rxcd; /* receive console data register */ 61*34293Skarels }; 62*34293Skarels #endif LOCORE 63*34293Skarels 64*34293Skarels /* device types */ 65*34293Skarels #define BIDT_MS820 0x0001 /* MS820 memory board */ 66*34293Skarels #define BIDT_DWBUA 0x0102 /* DWBUA Unibus adapter */ 67*34293Skarels #define BIDT_KLESI 0x0103 /* KLESI-B adapter */ 68*34293Skarels #define BIDT_KA820 0x0105 /* KA820 cpu */ 69*34293Skarels #define BIDT_DB88 0x0106 /* DB88 adapter */ 70*34293Skarels #define BIDT_DMB32 0x0109 /* DMB32 adapter */ 71*34293Skarels #define BIDT_KDB50 0x010e /* KDB50 disk controller */ 72*34293Skarels #define BIDT_DEBNK 0x410e /* BI Ethernet (Lance) + TK50 */ 73*34293Skarels #define BIDT_DEBNA 0x410f /* BI Ethernet (Lance) adapter */ 74*34293Skarels 75*34293Skarels #ifdef notdef /* CPU (KA820) bits in bi_revs */ 76*34293Skarels #define BI_CPUREV(x) (((x) >> 11)) /* CPU revision code */ 77*34293Skarels #define BI_UPATCHREV(x) (((x) >> 1) & 0x3ff) /* microcode patch rev */ 78*34293Skarels #define BI_SPATCHREV(x) (((x) & 1) /* secondary patch rev */ 79*34293Skarels #endif 80*34293Skarels 81*34293Skarels /* bits in bi_csr */ 82*34293Skarels #define BICSR_IREV(x) ((u_char)((x) >> 24)) /* VAXBI interface rev */ 83*34293Skarels #define BICSR_TYPE(x) ((u_char)((x) >> 16)) /* BIIC type */ 84*34293Skarels #define BICSR_HES 0x8000 /* hard error summary */ 85*34293Skarels #define BICSR_SES 0x4000 /* soft error summary */ 86*34293Skarels #define BICSR_INIT 0x2000 /* initialise node */ 87*34293Skarels #define BICSR_BROKE 0x1000 /* broke */ 88*34293Skarels #define BICSR_STS 0x0800 /* self test status */ 89*34293Skarels #define BICSR_NRST 0x0400 /* node reset */ 90*34293Skarels #define BICSR_UWP 0x0100 /* unlock write pending */ 91*34293Skarels #define BICSR_HEIE 0x0080 /* hard error interrupt enable */ 92*34293Skarels #define BICSR_SEIE 0x0040 /* soft error interrupt enable */ 93*34293Skarels #define BICSR_ARB_MASK 0x0030 /* mask to get arbitration codes */ 94*34293Skarels #define BICSR_ARB_NONE 0x0030 /* no arbitration */ 95*34293Skarels #define BICSR_ARB_LOG 0x0020 /* low priority */ 96*34293Skarels #define BICSR_ARB_HIGH 0x0010 /* high priority */ 97*34293Skarels #define BICSR_ARB_RR 0x0000 /* round robin */ 98*34293Skarels #define BICSR_NODEMASK 0x000f /* node ID */ 99*34293Skarels 100*34293Skarels #define BICSR_BITS \ 101*34293Skarels "\20\20HES\17SES\16INIT\15BROKE\14STS\13NRST\11UWP\10HEIE\7SEIE" 102*34293Skarels 103*34293Skarels /* bits in bi_ber */ 104*34293Skarels #define BIBER_MBZ 0x8000fff0 105*34293Skarels #define BIBER_NMR 0x40000000 /* no ack to multi-responder command */ 106*34293Skarels #define BIBER_MTCE 0x20000000 /* master transmit check error */ 107*34293Skarels #define BIBER_CTE 0x10000000 /* control transmit error */ 108*34293Skarels #define BIBER_MPE 0x08000000 /* master parity error */ 109*34293Skarels #define BIBER_ISE 0x04000000 /* interlock sequence error */ 110*34293Skarels #define BIBER_TDF 0x02000000 /* transmitter during fault */ 111*34293Skarels #define BIBER_IVE 0x01000000 /* ident vector error */ 112*34293Skarels #define BIBER_CPE 0x00800000 /* command parity error */ 113*34293Skarels #define BIBER_SPE 0x00400000 /* slave parity error */ 114*34293Skarels #define BIBER_RDS 0x00200000 /* read data substitute */ 115*34293Skarels #define BIBER_RTO 0x00100000 /* retry timeout */ 116*34293Skarels #define BIBER_STO 0x00080000 /* stall timeout */ 117*34293Skarels #define BIBER_BTO 0x00040000 /* bus timeout */ 118*34293Skarels #define BIBER_NEX 0x00020000 /* nonexistent address */ 119*34293Skarels #define BIBER_ICE 0x00010000 /* illegal confirmation error */ 120*34293Skarels #define BIBER_UPEN 0x00000008 /* user parity enable */ 121*34293Skarels #define BIBER_IPE 0x00000004 /* ID parity error */ 122*34293Skarels #define BIBER_CRD 0x00000002 /* corrected read data */ 123*34293Skarels #define BIBER_NPE 0x00000001 /* null bus parity error */ 124*34293Skarels #define BIBER_HARD 0x4fff0000 125*34293Skarels 126*34293Skarels #define BIBER_BITS \ 127*34293Skarels "\20\37NMR\36MTCE\35CTE\34MPE\33ISE\32TDF\31IVE\30CPE\ 128*34293Skarels \27SPE\26RDS\25RTO\24STO\23BTO\22NEX\21ICE\4UPEN\3IPE\2CRD\1NPE" 129*34293Skarels 130*34293Skarels /* bits in bi_eintrcsr */ 131*34293Skarels #define BIEIC_INTRAB 0x01000000 /* interrupt abort */ 132*34293Skarels #define BIEIC_INTRC 0x00800000 /* interrupt complete */ 133*34293Skarels #define BIEIC_INTRSENT 0x00200000 /* interrupt command sent */ 134*34293Skarels #define BIEIC_INTRFORCE 0x00100000 /* interrupt force */ 135*34293Skarels #define BIEIC_LEVELMASK 0x000f0000 /* mask for interrupt levels */ 136*34293Skarels #define BIEIC_IPL17 0x00080000 /* ipl 0x17 */ 137*34293Skarels #define BIEIC_IPL16 0x00040000 /* ipl 0x16 */ 138*34293Skarels #define BIEIC_IPL15 0x00020000 /* ipl 0x15 */ 139*34293Skarels #define BIEIC_IPL14 0x00010000 /* ipl 0x14 */ 140*34293Skarels #define BIEIC_VECMASK 0x00003ffc /* vector mask for error intr */ 141*34293Skarels 142*34293Skarels /* bits in bi_intrdes */ 143*34293Skarels #define BIDEST_MASK 0x0000ffff /* one bit per node to be intr'ed */ 144*34293Skarels 145*34293Skarels /* bits in bi_ipintrmsk */ 146*34293Skarels #define BIIPINTR_MASK 0xffff0000 /* one per node to allow to ipintr */ 147*34293Skarels 148*34293Skarels /* bits in bi_fipsdes */ 149*34293Skarels #define BIFIPSD_MASK 0x0000ffff 150*34293Skarels 151*34293Skarels /* bits in bi_ipintrsrc */ 152*34293Skarels #define BIIPSRC_MASK 0xffff0000 153*34293Skarels 154*34293Skarels /* sadr and eadr are simple addresses */ 155*34293Skarels 156*34293Skarels /* bits in bi_bcicsr */ 157*34293Skarels #define BCI_BURSTEN 0x00020000 /* burst mode enable */ 158*34293Skarels #define BCI_IPSTOP_FRC 0x00010000 /* ipintr/stop force */ 159*34293Skarels #define BCI_MCASTEN 0x00008000 /* multicast space enable */ 160*34293Skarels #define BCI_BCASTEN 0x00004000 /* broadcast enable */ 161*34293Skarels #define BCI_STOPEN 0x00002000 /* stop enable */ 162*34293Skarels #define BCI_RSRVDEN 0x00001000 /* reserved enable */ 163*34293Skarels #define BCI_IDENTEN 0x00000800 /* ident enable */ 164*34293Skarels #define BCI_INVALEN 0x00000400 /* inval enable */ 165*34293Skarels #define BCI_WINVEN 0x00000200 /* write invalidate enable */ 166*34293Skarels #define BCI_UINTEN 0x00000100 /* user interface csr space enable */ 167*34293Skarels #define BCI_BIICEN 0x00000080 /* BIIC csr space enable */ 168*34293Skarels #define BCI_INTEN 0x00000040 /* interrupt enable */ 169*34293Skarels #define BCI_IPINTEN 0x00000020 /* ipintr enable */ 170*34293Skarels #define BCI_PIPEEN 0x00000010 /* pipeline NXT enable */ 171*34293Skarels #define BCI_RTOEVEN 0x00000008 /* read timeout EV enable */ 172*34293Skarels 173*34293Skarels #define BCI_BITS \ 174*34293Skarels "\20\22BURSTEN\21IPSTOP_FRC\20MCASTEN\ 175*34293Skarels \17BCASTEN\16STOPEN\15RSRVDEN\14IDENTEN\13INVALEN\12WINVEN\11UINTEN\ 176*34293Skarels \10BIICEN\7INTEN\6IPINTEN\5PIPEEN\4RTOEVEN" 177*34293Skarels 178*34293Skarels /* bits in bi_wstat */ 179*34293Skarels #define BIW_GPR3 0x80000000 /* gpr 3 was written */ 180*34293Skarels #define BIW_GPR2 0x40000000 /* gpr 2 was written */ 181*34293Skarels #define BIW_GPR1 0x20000000 /* gpr 1 was written */ 182*34293Skarels #define BIW_GPR0 0x10000000 /* gpr 0 was written */ 183*34293Skarels 184*34293Skarels /* bits in force-bit ipintr/stop command register 8/ 185*34293Skarels #define BIFIPSC_CMDMASK 0x0000f000 /* command */ 186*34293Skarels #define BIFIPSC_MIDEN 0x00000800 /* master ID enable */ 187*34293Skarels 188*34293Skarels /* bits in bi_uintcsr */ 189*34293Skarels #define BIUI_INTAB 0xf0000000 /* interrupt abort level */ 190*34293Skarels #define BIUI_INTC 0x0f000000 /* interrupt complete bits */ 191*34293Skarels #define BIUI_SENT 0x00f00000 /* interrupt sent bits */ 192*34293Skarels #define BIUI_FORCE 0x000f0000 /* force interrupt level */ 193*34293Skarels #define BIUI_EVECEN 0x00008000 /* external vector enable */ 194*34293Skarels #define BIUI_VEC 0x00003ffc /* interrupt vector */ 195*34293Skarels 196*34293Skarels /* tell if a bi device is a slave (hence has SOSR) */ 197*34293Skarels #define BIDT_ISSLAVE(x) (((x) & 0x7f00) == 0) 198*34293Skarels 199*34293Skarels /* bits in bi_sosr */ 200*34293Skarels #define BISOSR_MEMSIZE 0x1ffc0000 /* memory size */ 201*34293Skarels #define BISOSR_BROKE 0x00001000 /* broke */ 202*34293Skarels 203*34293Skarels /* bits in bi_rxcd */ 204*34293Skarels #define BIRXCD_BUSY2 0x80000000 /* busy 2 */ 205*34293Skarels #define BIRXCD_NODE2 0x0f000000 /* node id 2 */ 206*34293Skarels #define BIRXCD_CHAR2 0x00ff0000 /* character 2 */ 207*34293Skarels #define BIRXCD_BUSY1 0x00008000 /* busy 1 */ 208*34293Skarels #define BIRXCD_NODE1 0x00000f00 /* node id 1 */ 209*34293Skarels #define BIRXCD_CHAR1 0x000000ff /* character 1 */ 210