134293Skarels /* 235041Sbostic * Copyright (c) 1988 Regents of the University of California. 335041Sbostic * All rights reserved. 434293Skarels * 535041Sbostic * This code is derived from software contributed to Berkeley by 635041Sbostic * Chris Torek. 735041Sbostic * 8*44542Sbostic * %sccs.include.redist.c% 935041Sbostic * 10*44542Sbostic * @(#)bireg.h 7.3 (Berkeley) 06/28/90 1135041Sbostic */ 1235041Sbostic 1335041Sbostic /* 1434293Skarels * VAXBI node definitions. 1534293Skarels */ 1634293Skarels 1734293Skarels /* 1834293Skarels * BI node addresses 1934293Skarels */ 2034293Skarels #define BI_BASE(bi) ((struct bi_node *) (0x20000000 + (bi)*0x2000000)) 2134293Skarels #define NNODEBI 16 /* 16 nodes per BI */ 2234293Skarels /* `local space' 0x20800000 /* ??? */ 2334293Skarels 2434293Skarels #ifndef LOCORE 2534293Skarels /* 2634293Skarels * BI nodes all start with BI interface registers (those on the BIIC chip). 2734293Skarels * These are followed with interface-specific registers. 2834293Skarels * 2934293Skarels * NB: This structure does NOT include the four GPRs (not anymore!) 3034293Skarels */ 3134293Skarels struct biiregs { 3234293Skarels u_short bi_dtype; /* device type */ 3334293Skarels u_short bi_revs; /* revisions */ 3434293Skarels u_long bi_csr; /* control and status register */ 3534293Skarels u_long bi_ber; /* bus error register */ 3634293Skarels u_long bi_eintrcsr; /* error interrupt control register */ 3734293Skarels u_long bi_intrdes; /* interrupt destination register */ 3834293Skarels /* the rest are not required for all nodes */ 3934293Skarels u_long bi_ipintrmsk; /* IP interrupt mask register */ 4034293Skarels u_long bi_fipsdes; /* Force-Bit IPINTR/STOP destination reg */ 4134293Skarels u_long bi_ipintrsrc; /* IPINTR source register */ 4234293Skarels u_long bi_sadr; /* starting address register */ 4334293Skarels u_long bi_eadr; /* ending address register */ 4434293Skarels u_long bi_bcicsr; /* BCI control and status register */ 4534293Skarels u_long bi_wstat; /* write status register */ 4634293Skarels u_long bi_fipscmd; /* Force-Bit IPINTR/STOP command reg */ 4734293Skarels u_long bi_xxx1[3]; /* unused */ 4834293Skarels u_long bi_uintrcsr; /* user interface interrupt control reg */ 4934293Skarels u_long bi_xxx2[43]; /* unused */ 5034293Skarels /* although these are on the BIIC, their interpretation varies */ 5134293Skarels /* u_long bi_gpr[4]; /* general purpose registers */ 5234293Skarels }; 5334293Skarels 5434293Skarels /* 5534293Skarels * A generic BI node. 5634293Skarels */ 5734293Skarels struct bi_node { 5834293Skarels struct biiregs biic; /* interface */ 5934293Skarels u_long bi_xxx[1988]; /* pad to 8K */ 6034293Skarels }; 6134293Skarels 6234293Skarels /* 6334293Skarels * A cpu node. 6434293Skarels */ 6534293Skarels struct bi_cpu { 6634293Skarels struct biiregs biic; /* interface chip */ 6734293Skarels u_long bi_gpr[4]; /* gprs (unused) */ 6834293Skarels u_long bi_sosr; /* slave only status register */ 6934293Skarels u_long bi_xxx[63]; /* pad */ 7034293Skarels u_long bi_rxcd; /* receive console data register */ 7134293Skarels }; 7234293Skarels #endif LOCORE 7334293Skarels 7434293Skarels /* device types */ 7534293Skarels #define BIDT_MS820 0x0001 /* MS820 memory board */ 7634293Skarels #define BIDT_DWBUA 0x0102 /* DWBUA Unibus adapter */ 7734293Skarels #define BIDT_KLESI 0x0103 /* KLESI-B adapter */ 7834293Skarels #define BIDT_KA820 0x0105 /* KA820 cpu */ 7934293Skarels #define BIDT_DB88 0x0106 /* DB88 adapter */ 8034293Skarels #define BIDT_DMB32 0x0109 /* DMB32 adapter */ 8134293Skarels #define BIDT_KDB50 0x010e /* KDB50 disk controller */ 8234293Skarels #define BIDT_DEBNK 0x410e /* BI Ethernet (Lance) + TK50 */ 8334293Skarels #define BIDT_DEBNA 0x410f /* BI Ethernet (Lance) adapter */ 8434293Skarels 8534293Skarels #ifdef notdef /* CPU (KA820) bits in bi_revs */ 8634293Skarels #define BI_CPUREV(x) (((x) >> 11)) /* CPU revision code */ 8734293Skarels #define BI_UPATCHREV(x) (((x) >> 1) & 0x3ff) /* microcode patch rev */ 8834293Skarels #define BI_SPATCHREV(x) (((x) & 1) /* secondary patch rev */ 8934293Skarels #endif 9034293Skarels 9134293Skarels /* bits in bi_csr */ 9234293Skarels #define BICSR_IREV(x) ((u_char)((x) >> 24)) /* VAXBI interface rev */ 9334293Skarels #define BICSR_TYPE(x) ((u_char)((x) >> 16)) /* BIIC type */ 9434293Skarels #define BICSR_HES 0x8000 /* hard error summary */ 9534293Skarels #define BICSR_SES 0x4000 /* soft error summary */ 9634293Skarels #define BICSR_INIT 0x2000 /* initialise node */ 9734293Skarels #define BICSR_BROKE 0x1000 /* broke */ 9834293Skarels #define BICSR_STS 0x0800 /* self test status */ 9934293Skarels #define BICSR_NRST 0x0400 /* node reset */ 10034293Skarels #define BICSR_UWP 0x0100 /* unlock write pending */ 10134293Skarels #define BICSR_HEIE 0x0080 /* hard error interrupt enable */ 10234293Skarels #define BICSR_SEIE 0x0040 /* soft error interrupt enable */ 10334293Skarels #define BICSR_ARB_MASK 0x0030 /* mask to get arbitration codes */ 10434293Skarels #define BICSR_ARB_NONE 0x0030 /* no arbitration */ 10534293Skarels #define BICSR_ARB_LOG 0x0020 /* low priority */ 10634293Skarels #define BICSR_ARB_HIGH 0x0010 /* high priority */ 10734293Skarels #define BICSR_ARB_RR 0x0000 /* round robin */ 10834293Skarels #define BICSR_NODEMASK 0x000f /* node ID */ 10934293Skarels 11034293Skarels #define BICSR_BITS \ 11134293Skarels "\20\20HES\17SES\16INIT\15BROKE\14STS\13NRST\11UWP\10HEIE\7SEIE" 11234293Skarels 11334293Skarels /* bits in bi_ber */ 11434293Skarels #define BIBER_MBZ 0x8000fff0 11534293Skarels #define BIBER_NMR 0x40000000 /* no ack to multi-responder command */ 11634293Skarels #define BIBER_MTCE 0x20000000 /* master transmit check error */ 11734293Skarels #define BIBER_CTE 0x10000000 /* control transmit error */ 11834293Skarels #define BIBER_MPE 0x08000000 /* master parity error */ 11934293Skarels #define BIBER_ISE 0x04000000 /* interlock sequence error */ 12034293Skarels #define BIBER_TDF 0x02000000 /* transmitter during fault */ 12134293Skarels #define BIBER_IVE 0x01000000 /* ident vector error */ 12234293Skarels #define BIBER_CPE 0x00800000 /* command parity error */ 12334293Skarels #define BIBER_SPE 0x00400000 /* slave parity error */ 12434293Skarels #define BIBER_RDS 0x00200000 /* read data substitute */ 12534293Skarels #define BIBER_RTO 0x00100000 /* retry timeout */ 12634293Skarels #define BIBER_STO 0x00080000 /* stall timeout */ 12734293Skarels #define BIBER_BTO 0x00040000 /* bus timeout */ 12834293Skarels #define BIBER_NEX 0x00020000 /* nonexistent address */ 12934293Skarels #define BIBER_ICE 0x00010000 /* illegal confirmation error */ 13034293Skarels #define BIBER_UPEN 0x00000008 /* user parity enable */ 13134293Skarels #define BIBER_IPE 0x00000004 /* ID parity error */ 13234293Skarels #define BIBER_CRD 0x00000002 /* corrected read data */ 13334293Skarels #define BIBER_NPE 0x00000001 /* null bus parity error */ 13434293Skarels #define BIBER_HARD 0x4fff0000 13534293Skarels 13634293Skarels #define BIBER_BITS \ 13734293Skarels "\20\37NMR\36MTCE\35CTE\34MPE\33ISE\32TDF\31IVE\30CPE\ 13834293Skarels \27SPE\26RDS\25RTO\24STO\23BTO\22NEX\21ICE\4UPEN\3IPE\2CRD\1NPE" 13934293Skarels 14034293Skarels /* bits in bi_eintrcsr */ 14134293Skarels #define BIEIC_INTRAB 0x01000000 /* interrupt abort */ 14234293Skarels #define BIEIC_INTRC 0x00800000 /* interrupt complete */ 14334293Skarels #define BIEIC_INTRSENT 0x00200000 /* interrupt command sent */ 14434293Skarels #define BIEIC_INTRFORCE 0x00100000 /* interrupt force */ 14534293Skarels #define BIEIC_LEVELMASK 0x000f0000 /* mask for interrupt levels */ 14634293Skarels #define BIEIC_IPL17 0x00080000 /* ipl 0x17 */ 14734293Skarels #define BIEIC_IPL16 0x00040000 /* ipl 0x16 */ 14834293Skarels #define BIEIC_IPL15 0x00020000 /* ipl 0x15 */ 14934293Skarels #define BIEIC_IPL14 0x00010000 /* ipl 0x14 */ 15034293Skarels #define BIEIC_VECMASK 0x00003ffc /* vector mask for error intr */ 15134293Skarels 15234293Skarels /* bits in bi_intrdes */ 15334293Skarels #define BIDEST_MASK 0x0000ffff /* one bit per node to be intr'ed */ 15434293Skarels 15534293Skarels /* bits in bi_ipintrmsk */ 15634293Skarels #define BIIPINTR_MASK 0xffff0000 /* one per node to allow to ipintr */ 15734293Skarels 15834293Skarels /* bits in bi_fipsdes */ 15934293Skarels #define BIFIPSD_MASK 0x0000ffff 16034293Skarels 16134293Skarels /* bits in bi_ipintrsrc */ 16234293Skarels #define BIIPSRC_MASK 0xffff0000 16334293Skarels 16434293Skarels /* sadr and eadr are simple addresses */ 16534293Skarels 16634293Skarels /* bits in bi_bcicsr */ 16734293Skarels #define BCI_BURSTEN 0x00020000 /* burst mode enable */ 16834293Skarels #define BCI_IPSTOP_FRC 0x00010000 /* ipintr/stop force */ 16934293Skarels #define BCI_MCASTEN 0x00008000 /* multicast space enable */ 17034293Skarels #define BCI_BCASTEN 0x00004000 /* broadcast enable */ 17134293Skarels #define BCI_STOPEN 0x00002000 /* stop enable */ 17234293Skarels #define BCI_RSRVDEN 0x00001000 /* reserved enable */ 17334293Skarels #define BCI_IDENTEN 0x00000800 /* ident enable */ 17434293Skarels #define BCI_INVALEN 0x00000400 /* inval enable */ 17534293Skarels #define BCI_WINVEN 0x00000200 /* write invalidate enable */ 17634293Skarels #define BCI_UINTEN 0x00000100 /* user interface csr space enable */ 17734293Skarels #define BCI_BIICEN 0x00000080 /* BIIC csr space enable */ 17834293Skarels #define BCI_INTEN 0x00000040 /* interrupt enable */ 17934293Skarels #define BCI_IPINTEN 0x00000020 /* ipintr enable */ 18034293Skarels #define BCI_PIPEEN 0x00000010 /* pipeline NXT enable */ 18134293Skarels #define BCI_RTOEVEN 0x00000008 /* read timeout EV enable */ 18234293Skarels 18334293Skarels #define BCI_BITS \ 18434293Skarels "\20\22BURSTEN\21IPSTOP_FRC\20MCASTEN\ 18534293Skarels \17BCASTEN\16STOPEN\15RSRVDEN\14IDENTEN\13INVALEN\12WINVEN\11UINTEN\ 18634293Skarels \10BIICEN\7INTEN\6IPINTEN\5PIPEEN\4RTOEVEN" 18734293Skarels 18834293Skarels /* bits in bi_wstat */ 18934293Skarels #define BIW_GPR3 0x80000000 /* gpr 3 was written */ 19034293Skarels #define BIW_GPR2 0x40000000 /* gpr 2 was written */ 19134293Skarels #define BIW_GPR1 0x20000000 /* gpr 1 was written */ 19234293Skarels #define BIW_GPR0 0x10000000 /* gpr 0 was written */ 19334293Skarels 19434293Skarels /* bits in force-bit ipintr/stop command register 8/ 19534293Skarels #define BIFIPSC_CMDMASK 0x0000f000 /* command */ 19634293Skarels #define BIFIPSC_MIDEN 0x00000800 /* master ID enable */ 19734293Skarels 19834293Skarels /* bits in bi_uintcsr */ 19934293Skarels #define BIUI_INTAB 0xf0000000 /* interrupt abort level */ 20034293Skarels #define BIUI_INTC 0x0f000000 /* interrupt complete bits */ 20134293Skarels #define BIUI_SENT 0x00f00000 /* interrupt sent bits */ 20234293Skarels #define BIUI_FORCE 0x000f0000 /* force interrupt level */ 20334293Skarels #define BIUI_EVECEN 0x00008000 /* external vector enable */ 20434293Skarels #define BIUI_VEC 0x00003ffc /* interrupt vector */ 20534293Skarels 20634293Skarels /* tell if a bi device is a slave (hence has SOSR) */ 20734293Skarels #define BIDT_ISSLAVE(x) (((x) & 0x7f00) == 0) 20834293Skarels 20934293Skarels /* bits in bi_sosr */ 21034293Skarels #define BISOSR_MEMSIZE 0x1ffc0000 /* memory size */ 21134293Skarels #define BISOSR_BROKE 0x00001000 /* broke */ 21234293Skarels 21334293Skarels /* bits in bi_rxcd */ 21434293Skarels #define BIRXCD_BUSY2 0x80000000 /* busy 2 */ 21534293Skarels #define BIRXCD_NODE2 0x0f000000 /* node id 2 */ 21634293Skarels #define BIRXCD_CHAR2 0x00ff0000 /* character 2 */ 21734293Skarels #define BIRXCD_BUSY1 0x00008000 /* busy 1 */ 21834293Skarels #define BIRXCD_NODE1 0x00000f00 /* node id 1 */ 21934293Skarels #define BIRXCD_CHAR1 0x000000ff /* character 1 */ 220