141474Smckusick /* 241474Smckusick * Copyright (c) 1988 University of Utah. 341474Smckusick * Copyright (c) 1982, 1990 The Regents of the University of California. 441474Smckusick * All rights reserved. 541474Smckusick * 641474Smckusick * This code is derived from software contributed to Berkeley by 741474Smckusick * the Systems Programming Group of the University of Utah Computer 841474Smckusick * Science Department. 941474Smckusick * 1041474Smckusick * %sccs.include.redist.c% 1141474Smckusick * 1249332Shibler * from: Utah $Hdr: cpu.h 1.16 91/03/25$ 1341474Smckusick * 14*53928Shibler * @(#)cpu.h 7.10 (Berkeley) 06/05/92 1541474Smckusick */ 1641474Smckusick 1748460Skarels /* 1848460Skarels * Exported definitions unique to hp300/68k cpu support. 1948460Skarels */ 2048460Skarels 2148460Skarels /* 2248460Skarels * definitions of cpu-dependent requirements 2348460Skarels * referenced in generic code 2448460Skarels */ 2548460Skarels #define COPY_SIGCODE /* copy sigcode above user stack in exec */ 2648460Skarels 2748460Skarels /* 2848460Skarels * function vs. inline configuration; 2948460Skarels * these are defined to get generic functions 3048460Skarels * rather than inline or machine-dependent implementations 3148460Skarels */ 3248460Skarels #define NEED_MINMAX /* need {,i,l,ul}{min,max} functions */ 3348460Skarels #undef NEED_FFS /* don't need ffs function */ 3448460Skarels #undef NEED_BCMP /* don't need bcmp function */ 3548460Skarels #undef NEED_STRLEN /* don't need strlen function */ 3648460Skarels 3748460Skarels #define cpu_exec(p) /* nothing */ 3850222Skarels #define cpu_wait(p) /* nothing */ 3952378Smckusick #define cpu_setstack(p, ap) \ 4052378Smckusick (p)->p_md.md_regs[SP] = ap 4148460Skarels 4248460Skarels /* 4348460Skarels * Arguments to hardclock, softclock and gatherstats 4448460Skarels * encapsulate the previous machine state in an opaque 4548460Skarels * clockframe; for hp300, use just what the hardware 4648460Skarels * leaves on the stack. 4748460Skarels */ 4848460Skarels typedef struct intrframe { 4952544Smckusick char *pc; 5048460Skarels int ps; 5148460Skarels } clockframe; 5248460Skarels 5349220Skarels #define CLKF_USERMODE(framep) (((framep)->ps & PSL_S) == 0) 5449220Skarels #define CLKF_BASEPRI(framep) (((framep)->ps & PSL_IPL7) == 0) 5548460Skarels #define CLKF_PC(framep) ((framep)->pc) 5648460Skarels 5748460Skarels 5848460Skarels /* 5948460Skarels * Preempt the current process if in interrupt from user mode, 6048460Skarels * or after the current trap/syscall if in system mode. 6148460Skarels */ 6248460Skarels #define need_resched() { want_resched++; aston(); } 6348460Skarels 6448460Skarels /* 6548460Skarels * Give a profiling tick to the current process from the softclock 6648460Skarels * interrupt. On hp300, request an ast to send us through trap(), 6748460Skarels * marking the proc as needing a profiling tick. 6848460Skarels */ 6948460Skarels #define profile_tick(p, framep) { (p)->p_flag |= SOWEUPC; aston(); } 7048460Skarels 7149220Skarels /* 7249220Skarels * Notify the current process (p) that it has a signal pending, 7349220Skarels * process as soon as possible. 7449220Skarels */ 7549220Skarels #define signotify(p) aston() 7649220Skarels 7749220Skarels #define aston() (astpending++) 7849220Skarels 7949220Skarels int astpending; /* need to trap before returning to user mode */ 8048460Skarels int want_resched; /* resched() was called */ 8148460Skarels 8248460Skarels 8348460Skarels /* 8448460Skarels * simulated software interrupt register 8548460Skarels */ 8648460Skarels extern unsigned char ssir; 8748460Skarels 8848460Skarels #define SIR_NET 0x1 8948460Skarels #define SIR_CLOCK 0x2 9048460Skarels 9148460Skarels #define siroff(x) ssir &= ~(x) 9248460Skarels #define setsoftnet() ssir |= SIR_NET 9348460Skarels #define setsoftclock() ssir |= SIR_CLOCK 9448460Skarels 9548460Skarels 9648460Skarels 9748460Skarels /* 9848460Skarels * The rest of this should probably be moved to ../hp300/hp300cpu.h, 9948460Skarels * although some of it could probably be put into generic 68k headers. 10048460Skarels */ 10148460Skarels 10241474Smckusick /* values for machineid */ 10345755Smckusick #define HP_320 0 /* 16Mhz 68020+HP MMU+16K external cache */ 10445755Smckusick #define HP_330 1 /* 16Mhz 68020+68851 MMU */ 10545755Smckusick #define HP_350 2 /* 25Mhz 68020+HP MMU+32K external cache */ 10645755Smckusick #define HP_360 3 /* 25Mhz 68030 */ 10745755Smckusick #define HP_370 4 /* 33Mhz 68030+64K external cache */ 10845755Smckusick #define HP_340 5 /* 16Mhz 68030 */ 10945755Smckusick #define HP_375 6 /* 50Mhz 68030+32K external cache */ 110*53928Shibler #define HP_380 7 /* 25Mhz 68040 */ 11141474Smckusick 11241474Smckusick /* values for mmutype (assigned for quick testing) */ 113*53928Shibler #define MMU_68040 -2 /* 68040 on-chip MMU */ 11445755Smckusick #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */ 11545755Smckusick #define MMU_HP 0 /* HP proprietary */ 11645755Smckusick #define MMU_68851 1 /* Motorola 68851 */ 11741474Smckusick 11841474Smckusick /* values for ectype */ 11945755Smckusick #define EC_PHYS -1 /* external physical address cache */ 12045755Smckusick #define EC_NONE 0 /* no external cache */ 12145755Smckusick #define EC_VIRT 1 /* external virtual address cache */ 12241474Smckusick 12341474Smckusick /* values for cpuspeed (not really related to clock speed due to caches) */ 12445755Smckusick #define MHZ_8 1 12545755Smckusick #define MHZ_16 2 12645755Smckusick #define MHZ_25 3 12745755Smckusick #define MHZ_33 4 12845755Smckusick #define MHZ_50 6 12941474Smckusick 13041474Smckusick #ifdef KERNEL 13141474Smckusick extern int machineid, mmutype, ectype; 13249332Shibler extern char *intiobase, *intiolimit; 13341474Smckusick 13441474Smckusick /* what is this supposed to do? i.e. how is it different than startrtclock? */ 13541474Smckusick #define enablertclock() 13641474Smckusick 13741474Smckusick #endif 13841474Smckusick 13941474Smckusick /* physical memory sections */ 14045755Smckusick #define ROMBASE (0x00000000) 14149332Shibler #define INTIOBASE (0x00400000) 14249332Shibler #define INTIOTOP (0x00600000) 14349332Shibler #define EXTIOBASE (0x00600000) 14449332Shibler #define EXTIOTOP (0x20000000) 14545755Smckusick #define MAXADDR (0xFFFFF000) 14641474Smckusick 14749332Shibler /* 14849332Shibler * Internal IO space: 14949332Shibler * 15049332Shibler * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE). 15149332Shibler * 15249332Shibler * Internal IO space is mapped in the kernel from ``intiobase'' to 15349332Shibler * ``intiolimit'' (defined in locore.s). Since it is always mapped, 15449332Shibler * conversion between physical and kernel virtual addresses is easy. 15549332Shibler */ 15649332Shibler #define ISIIOVA(va) \ 15749332Shibler ((char *)(va) >= intiobase && (char *)(va) < intiolimit) 15849332Shibler #define IIOV(pa) ((int)(pa)-INTIOBASE+(int)intiobase) 15949332Shibler #define IIOP(va) ((int)(va)-(int)intiobase+INTIOBASE) 16049332Shibler #define IIOPOFF(pa) ((int)(pa)-INTIOBASE) 16149332Shibler #define IIOMAPSIZE btoc(INTIOTOP-INTIOBASE) /* 2mb */ 16241474Smckusick 16349332Shibler /* 16449332Shibler * External IO space: 16549332Shibler * 16649332Shibler * DIO ranges from select codes 0-63 at physical addresses given by: 16749332Shibler * 0x600000 + (sc - 32) * 0x10000 16849332Shibler * DIO cards are addressed in the range 0-31 [0x600000-0x800000) for 16949332Shibler * their control space and the remaining areas, [0x200000-0x400000) and 17049332Shibler * [0x800000-0x1000000), are for additional space required by a card; 17149332Shibler * e.g. a display framebuffer. 17249332Shibler * 17349332Shibler * DIO-II ranges from select codes 132-255 at physical addresses given by: 17449332Shibler * 0x1000000 + (sc - 132) * 0x400000 17549332Shibler * The address range of DIO-II space is thus [0x1000000-0x20000000). 17649332Shibler * 17749332Shibler * DIO/DIO-II space is too large to map in its entirety, instead devices 17849332Shibler * are mapped into kernel virtual address space allocated from a range 17949332Shibler * of EIOMAPSIZE pages (vmparam.h) starting at ``extiobase''. 18049332Shibler */ 18149332Shibler #define DIOBASE (0x600000) 18249332Shibler #define DIOTOP (0x1000000) 18349332Shibler #define DIOCSIZE (0x10000) 18445755Smckusick #define DIOIIBASE (0x01000000) 18545755Smckusick #define DIOIITOP (0x20000000) 18645755Smckusick #define DIOIICSIZE (0x00400000) 18741474Smckusick 18849332Shibler /* 18949332Shibler * HP MMU 19049332Shibler */ 19149332Shibler #define MMUBASE IIOPOFF(0x5F4000) 19245755Smckusick #define MMUSSTP 0x0 19345755Smckusick #define MMUUSTP 0x4 19445755Smckusick #define MMUTBINVAL 0x8 19545755Smckusick #define MMUSTAT 0xC 19641474Smckusick #define MMUCMD MMUSTAT 19741474Smckusick 19845755Smckusick #define MMU_UMEN 0x0001 /* enable user mapping */ 19945755Smckusick #define MMU_SMEN 0x0002 /* enable supervisor mapping */ 20045755Smckusick #define MMU_CEN 0x0004 /* enable data cache */ 20145755Smckusick #define MMU_BERR 0x0008 /* bus error */ 20245755Smckusick #define MMU_IEN 0x0020 /* enable instruction cache */ 20345755Smckusick #define MMU_FPE 0x0040 /* enable 68881 FP coprocessor */ 20445755Smckusick #define MMU_WPF 0x2000 /* write protect fault */ 20545755Smckusick #define MMU_PF 0x4000 /* page fault */ 20645755Smckusick #define MMU_PTF 0x8000 /* page table fault */ 20741474Smckusick 20845755Smckusick #define MMU_FAULT (MMU_PTF|MMU_PF|MMU_WPF|MMU_BERR) 20945755Smckusick #define MMU_ENAB (MMU_UMEN|MMU_SMEN|MMU_IEN|MMU_FPE) 21041474Smckusick 21149332Shibler /* 21249332Shibler * 68851 and 68030 MMU 21349332Shibler */ 21445755Smckusick #define PMMU_LVLMASK 0x0007 21545755Smckusick #define PMMU_INV 0x0400 21645755Smckusick #define PMMU_WP 0x0800 21745755Smckusick #define PMMU_ALV 0x1000 21845755Smckusick #define PMMU_SO 0x2000 21945755Smckusick #define PMMU_LV 0x4000 22045755Smckusick #define PMMU_BE 0x8000 22145755Smckusick #define PMMU_FAULT (PMMU_WP|PMMU_INV) 22241474Smckusick 223*53928Shibler /* 224*53928Shibler * 68040 MMU 225*53928Shibler */ 226*53928Shibler #define MMU4_RES 0x001 227*53928Shibler #define MMU4_TTR 0x002 228*53928Shibler #define MMU4_WP 0x004 229*53928Shibler #define MMU4_MOD 0x010 230*53928Shibler #define MMU4_CMMASK 0x060 231*53928Shibler #define MMU4_SUP 0x080 232*53928Shibler #define MMU4_U0 0x100 233*53928Shibler #define MMU4_U1 0x200 234*53928Shibler #define MMU4_GLB 0x400 235*53928Shibler #define MMU4_BE 0x800 236*53928Shibler 23745755Smckusick /* 680X0 function codes */ 23845755Smckusick #define FC_USERD 1 /* user data space */ 23945755Smckusick #define FC_USERP 2 /* user program space */ 24045755Smckusick #define FC_PURGE 3 /* HPMMU: clear TLB entries */ 24145755Smckusick #define FC_SUPERD 5 /* supervisor data space */ 24245755Smckusick #define FC_SUPERP 6 /* supervisor program space */ 24345755Smckusick #define FC_CPU 7 /* CPU space */ 24441474Smckusick 24541474Smckusick /* fields in the 68020 cache control register */ 24645755Smckusick #define IC_ENABLE 0x0001 /* enable instruction cache */ 24745755Smckusick #define IC_FREEZE 0x0002 /* freeze instruction cache */ 24845755Smckusick #define IC_CE 0x0004 /* clear instruction cache entry */ 24945755Smckusick #define IC_CLR 0x0008 /* clear entire instruction cache */ 25041474Smckusick 25141474Smckusick /* additional fields in the 68030 cache control register */ 25245755Smckusick #define IC_BE 0x0010 /* instruction burst enable */ 25345755Smckusick #define DC_ENABLE 0x0100 /* data cache enable */ 25445755Smckusick #define DC_FREEZE 0x0200 /* data cache freeze */ 25545755Smckusick #define DC_CE 0x0400 /* clear data cache entry */ 25645755Smckusick #define DC_CLR 0x0800 /* clear entire data cache */ 25745755Smckusick #define DC_BE 0x1000 /* data burst enable */ 25845755Smckusick #define DC_WA 0x2000 /* write allocate */ 25941474Smckusick 26045755Smckusick #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE) 26145755Smckusick #define CACHE_OFF (DC_CLR|IC_CLR) 26245755Smckusick #define CACHE_CLR (CACHE_ON) 26345755Smckusick #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE) 26445755Smckusick #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE) 265*53928Shibler 266*53928Shibler /* 68040 cache control register */ 267*53928Shibler #define IC4_ENABLE 0x8000 /* instruction cache enable bit */ 268*53928Shibler #define DC4_ENABLE 0x80000000 /* data cache enable bit */ 269*53928Shibler 270*53928Shibler #define CACHE4_ON (IC4_ENABLE|DC4_ENABLE) 271*53928Shibler #define CACHE4_OFF (0) 272