xref: /csrg-svn/sys/hp300/include/cpu.h (revision 50222)
141474Smckusick /*
241474Smckusick  * Copyright (c) 1988 University of Utah.
341474Smckusick  * Copyright (c) 1982, 1990 The Regents of the University of California.
441474Smckusick  * All rights reserved.
541474Smckusick  *
641474Smckusick  * This code is derived from software contributed to Berkeley by
741474Smckusick  * the Systems Programming Group of the University of Utah Computer
841474Smckusick  * Science Department.
941474Smckusick  *
1041474Smckusick  * %sccs.include.redist.c%
1141474Smckusick  *
1249332Shibler  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
1341474Smckusick  *
14*50222Skarels  *	@(#)cpu.h	7.7 (Berkeley) 06/27/91
1541474Smckusick  */
1641474Smckusick 
1748460Skarels /*
1848460Skarels  * Exported definitions unique to hp300/68k cpu support.
1948460Skarels  */
2048460Skarels 
2148460Skarels /*
2248460Skarels  * definitions of cpu-dependent requirements
2348460Skarels  * referenced in generic code
2448460Skarels  */
2548460Skarels #define	COPY_SIGCODE		/* copy sigcode above user stack in exec */
2648460Skarels 
2748460Skarels /*
2848460Skarels  * function vs. inline configuration;
2948460Skarels  * these are defined to get generic functions
3048460Skarels  * rather than inline or machine-dependent implementations
3148460Skarels  */
3248460Skarels #define	NEED_MINMAX		/* need {,i,l,ul}{min,max} functions */
3348460Skarels #undef	NEED_FFS		/* don't need ffs function */
3448460Skarels #undef	NEED_BCMP		/* don't need bcmp function */
3548460Skarels #undef	NEED_STRLEN		/* don't need strlen function */
3648460Skarels 
3748460Skarels #define	cpu_exec(p)	/* nothing */
38*50222Skarels #define	cpu_wait(p)	/* nothing */
3948460Skarels 
4048460Skarels /*
4148460Skarels  * Arguments to hardclock, softclock and gatherstats
4248460Skarels  * encapsulate the previous machine state in an opaque
4348460Skarels  * clockframe; for hp300, use just what the hardware
4448460Skarels  * leaves on the stack.
4548460Skarels  */
4648460Skarels typedef struct intrframe {
4748460Skarels 	int	pc;
4848460Skarels 	int	ps;
4948460Skarels } clockframe;
5048460Skarels 
5149220Skarels #define	CLKF_USERMODE(framep)	(((framep)->ps & PSL_S) == 0)
5249220Skarels #define	CLKF_BASEPRI(framep)	(((framep)->ps & PSL_IPL7) == 0)
5348460Skarels #define	CLKF_PC(framep)		((framep)->pc)
5448460Skarels 
5548460Skarels 
5648460Skarels /*
5748460Skarels  * Preempt the current process if in interrupt from user mode,
5848460Skarels  * or after the current trap/syscall if in system mode.
5948460Skarels  */
6048460Skarels #define	need_resched()	{ want_resched++; aston(); }
6148460Skarels 
6248460Skarels /*
6348460Skarels  * Give a profiling tick to the current process from the softclock
6448460Skarels  * interrupt.  On hp300, request an ast to send us through trap(),
6548460Skarels  * marking the proc as needing a profiling tick.
6648460Skarels  */
6748460Skarels #define	profile_tick(p, framep)	{ (p)->p_flag |= SOWEUPC; aston(); }
6848460Skarels 
6949220Skarels /*
7049220Skarels  * Notify the current process (p) that it has a signal pending,
7149220Skarels  * process as soon as possible.
7249220Skarels  */
7349220Skarels #define	signotify(p)	aston()
7449220Skarels 
7549220Skarels #define aston() (astpending++)
7649220Skarels 
7749220Skarels int	astpending;		/* need to trap before returning to user mode */
7848460Skarels int	want_resched;		/* resched() was called */
7948460Skarels 
8048460Skarels 
8148460Skarels /*
8248460Skarels  * simulated software interrupt register
8348460Skarels  */
8448460Skarels extern unsigned char ssir;
8548460Skarels 
8648460Skarels #define SIR_NET		0x1
8748460Skarels #define SIR_CLOCK	0x2
8848460Skarels 
8948460Skarels #define siroff(x)	ssir &= ~(x)
9048460Skarels #define setsoftnet()	ssir |= SIR_NET
9148460Skarels #define setsoftclock()	ssir |= SIR_CLOCK
9248460Skarels 
9348460Skarels 
9448460Skarels 
9548460Skarels /*
9648460Skarels  * The rest of this should probably be moved to ../hp300/hp300cpu.h,
9748460Skarels  * although some of it could probably be put into generic 68k headers.
9848460Skarels  */
9948460Skarels 
10041474Smckusick /* values for machineid */
10145755Smckusick #define	HP_320		0	/* 16Mhz 68020+HP MMU+16K external cache */
10245755Smckusick #define	HP_330		1	/* 16Mhz 68020+68851 MMU */
10345755Smckusick #define	HP_350		2	/* 25Mhz 68020+HP MMU+32K external cache */
10445755Smckusick #define	HP_360		3	/* 25Mhz 68030 */
10545755Smckusick #define	HP_370		4	/* 33Mhz 68030+64K external cache */
10645755Smckusick #define	HP_340		5	/* 16Mhz 68030 */
10745755Smckusick #define	HP_375		6	/* 50Mhz 68030+32K external cache */
10841474Smckusick 
10941474Smckusick /* values for mmutype (assigned for quick testing) */
11045755Smckusick #define	MMU_68030	-1	/* 68030 on-chip subset of 68851 */
11145755Smckusick #define	MMU_HP		0	/* HP proprietary */
11245755Smckusick #define	MMU_68851	1	/* Motorola 68851 */
11341474Smckusick 
11441474Smckusick /* values for ectype */
11545755Smckusick #define	EC_PHYS		-1	/* external physical address cache */
11645755Smckusick #define	EC_NONE		0	/* no external cache */
11745755Smckusick #define	EC_VIRT		1	/* external virtual address cache */
11841474Smckusick 
11941474Smckusick /* values for cpuspeed (not really related to clock speed due to caches) */
12045755Smckusick #define	MHZ_8		1
12145755Smckusick #define	MHZ_16		2
12245755Smckusick #define	MHZ_25		3
12345755Smckusick #define	MHZ_33		4
12445755Smckusick #define	MHZ_50		6
12541474Smckusick 
12641474Smckusick #ifdef KERNEL
12741474Smckusick extern	int machineid, mmutype, ectype;
12849332Shibler extern	char *intiobase, *intiolimit;
12941474Smckusick 
13041474Smckusick /* what is this supposed to do? i.e. how is it different than startrtclock? */
13141474Smckusick #define	enablertclock()
13241474Smckusick 
13341474Smckusick #endif
13441474Smckusick 
13541474Smckusick /* physical memory sections */
13645755Smckusick #define	ROMBASE		(0x00000000)
13749332Shibler #define	INTIOBASE	(0x00400000)
13849332Shibler #define	INTIOTOP	(0x00600000)
13949332Shibler #define	EXTIOBASE	(0x00600000)
14049332Shibler #define	EXTIOTOP	(0x20000000)
14145755Smckusick #define	MAXADDR		(0xFFFFF000)
14241474Smckusick 
14349332Shibler /*
14449332Shibler  * Internal IO space:
14549332Shibler  *
14649332Shibler  * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
14749332Shibler  *
14849332Shibler  * Internal IO space is mapped in the kernel from ``intiobase'' to
14949332Shibler  * ``intiolimit'' (defined in locore.s).  Since it is always mapped,
15049332Shibler  * conversion between physical and kernel virtual addresses is easy.
15149332Shibler  */
15249332Shibler #define	ISIIOVA(va) \
15349332Shibler 	((char *)(va) >= intiobase && (char *)(va) < intiolimit)
15449332Shibler #define	IIOV(pa)	((int)(pa)-INTIOBASE+(int)intiobase)
15549332Shibler #define	IIOP(va)	((int)(va)-(int)intiobase+INTIOBASE)
15649332Shibler #define	IIOPOFF(pa)	((int)(pa)-INTIOBASE)
15749332Shibler #define	IIOMAPSIZE	btoc(INTIOTOP-INTIOBASE)	/* 2mb */
15841474Smckusick 
15949332Shibler /*
16049332Shibler  * External IO space:
16149332Shibler  *
16249332Shibler  * DIO ranges from select codes 0-63 at physical addresses given by:
16349332Shibler  *	0x600000 + (sc - 32) * 0x10000
16449332Shibler  * DIO cards are addressed in the range 0-31 [0x600000-0x800000) for
16549332Shibler  * their control space and the remaining areas, [0x200000-0x400000) and
16649332Shibler  * [0x800000-0x1000000), are for additional space required by a card;
16749332Shibler  * e.g. a display framebuffer.
16849332Shibler  *
16949332Shibler  * DIO-II ranges from select codes 132-255 at physical addresses given by:
17049332Shibler  *	0x1000000 + (sc - 132) * 0x400000
17149332Shibler  * The address range of DIO-II space is thus [0x1000000-0x20000000).
17249332Shibler  *
17349332Shibler  * DIO/DIO-II space is too large to map in its entirety, instead devices
17449332Shibler  * are mapped into kernel virtual address space allocated from a range
17549332Shibler  * of EIOMAPSIZE pages (vmparam.h) starting at ``extiobase''.
17649332Shibler  */
17749332Shibler #define	DIOBASE		(0x600000)
17849332Shibler #define	DIOTOP		(0x1000000)
17949332Shibler #define	DIOCSIZE	(0x10000)
18045755Smckusick #define	DIOIIBASE	(0x01000000)
18145755Smckusick #define	DIOIITOP	(0x20000000)
18245755Smckusick #define	DIOIICSIZE	(0x00400000)
18341474Smckusick 
18449332Shibler /*
18549332Shibler  * HP MMU
18649332Shibler  */
18749332Shibler #define	MMUBASE		IIOPOFF(0x5F4000)
18845755Smckusick #define	MMUSSTP		0x0
18945755Smckusick #define	MMUUSTP		0x4
19045755Smckusick #define	MMUTBINVAL	0x8
19145755Smckusick #define	MMUSTAT		0xC
19241474Smckusick #define	MMUCMD		MMUSTAT
19341474Smckusick 
19445755Smckusick #define	MMU_UMEN	0x0001	/* enable user mapping */
19545755Smckusick #define	MMU_SMEN	0x0002	/* enable supervisor mapping */
19645755Smckusick #define	MMU_CEN		0x0004	/* enable data cache */
19745755Smckusick #define	MMU_BERR	0x0008	/* bus error */
19845755Smckusick #define	MMU_IEN		0x0020	/* enable instruction cache */
19945755Smckusick #define	MMU_FPE		0x0040	/* enable 68881 FP coprocessor */
20045755Smckusick #define	MMU_WPF		0x2000	/* write protect fault */
20145755Smckusick #define	MMU_PF		0x4000	/* page fault */
20245755Smckusick #define	MMU_PTF		0x8000	/* page table fault */
20341474Smckusick 
20445755Smckusick #define	MMU_FAULT	(MMU_PTF|MMU_PF|MMU_WPF|MMU_BERR)
20545755Smckusick #define	MMU_ENAB	(MMU_UMEN|MMU_SMEN|MMU_IEN|MMU_FPE)
20641474Smckusick 
20749332Shibler /*
20849332Shibler  * 68851 and 68030 MMU
20949332Shibler  */
21045755Smckusick #define	PMMU_LVLMASK	0x0007
21145755Smckusick #define	PMMU_INV	0x0400
21245755Smckusick #define	PMMU_WP		0x0800
21345755Smckusick #define	PMMU_ALV	0x1000
21445755Smckusick #define	PMMU_SO		0x2000
21545755Smckusick #define	PMMU_LV		0x4000
21645755Smckusick #define	PMMU_BE		0x8000
21745755Smckusick #define	PMMU_FAULT	(PMMU_WP|PMMU_INV)
21841474Smckusick 
21945755Smckusick /* 680X0 function codes */
22045755Smckusick #define	FC_USERD	1	/* user data space */
22145755Smckusick #define	FC_USERP	2	/* user program space */
22245755Smckusick #define	FC_PURGE	3	/* HPMMU: clear TLB entries */
22345755Smckusick #define	FC_SUPERD	5	/* supervisor data space */
22445755Smckusick #define	FC_SUPERP	6	/* supervisor program space */
22545755Smckusick #define	FC_CPU		7	/* CPU space */
22641474Smckusick 
22741474Smckusick /* fields in the 68020 cache control register */
22845755Smckusick #define	IC_ENABLE	0x0001	/* enable instruction cache */
22945755Smckusick #define	IC_FREEZE	0x0002	/* freeze instruction cache */
23045755Smckusick #define	IC_CE		0x0004	/* clear instruction cache entry */
23145755Smckusick #define	IC_CLR		0x0008	/* clear entire instruction cache */
23241474Smckusick 
23341474Smckusick /* additional fields in the 68030 cache control register */
23445755Smckusick #define	IC_BE		0x0010	/* instruction burst enable */
23545755Smckusick #define	DC_ENABLE	0x0100	/* data cache enable */
23645755Smckusick #define	DC_FREEZE	0x0200	/* data cache freeze */
23745755Smckusick #define	DC_CE		0x0400	/* clear data cache entry */
23845755Smckusick #define	DC_CLR		0x0800	/* clear entire data cache */
23945755Smckusick #define	DC_BE		0x1000	/* data burst enable */
24045755Smckusick #define	DC_WA		0x2000	/* write allocate */
24141474Smckusick 
24245755Smckusick #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
24345755Smckusick #define	CACHE_OFF	(DC_CLR|IC_CLR)
24445755Smckusick #define	CACHE_CLR	(CACHE_ON)
24545755Smckusick #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
24645755Smckusick #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
247