xref: /csrg-svn/sys/hp300/dev/grf_dvreg.h (revision 63151)
141480Smckusick /*
241480Smckusick  * Copyright (c) 1988 University of Utah.
3*63151Sbostic  * Copyright (c) 1990, 1993
4*63151Sbostic  *	The Regents of the University of California.  All rights reserved.
541480Smckusick  *
641480Smckusick  * This code is derived from software contributed to Berkeley by
741480Smckusick  * the Systems Programming Group of the University of Utah Computer
841480Smckusick  * Science Department.
941480Smckusick  *
1041480Smckusick  * %sccs.include.redist.c%
1141480Smckusick  *
1253929Shibler  * from: Utah $Hdr: grf_dvreg.h 1.5 92/01/21$
1341480Smckusick  *
14*63151Sbostic  *	@(#)grf_dvreg.h	8.1 (Berkeley) 06/10/93
1541480Smckusick  */
1641480Smckusick 
1753929Shibler #include <hp/dev/iotypes.h>	/* XXX */
1853929Shibler 
1941480Smckusick /*
2041480Smckusick  * Map of the DaVinci frame buffer controller chip in memory ...
2141480Smckusick  */
2241480Smckusick 
2341480Smckusick #define db_waitbusy(regaddr) \
2441480Smckusick 	while (((struct dvboxfb *)(regaddr))->wbusy || \
2541480Smckusick 	       ((struct dvboxfb *)(regaddr))->as_busy) DELAY(100)
2641480Smckusick 
2741480Smckusick struct rgb {
2841480Smckusick   u_char :8, :8, :8;
2941480Smckusick   vu_char red;
3041480Smckusick   u_char :8, :8, :8;
3141480Smckusick   vu_char green;
3241480Smckusick   u_char :8, :8, :8;
3341480Smckusick   vu_char blue;
3441480Smckusick };
3541480Smckusick 
3641480Smckusick struct dvboxfb {
3741480Smckusick   u_char 	:8;
3841480Smckusick   vu_char 	reset;			/* reset register		0x01 */
3941480Smckusick   u_char	fb_address;		/* frame buffer address 	0x02 */
4041480Smckusick   vu_char	interrupt;		/* interrupt register		0x03 */
4141480Smckusick   u_char	:8;
4241480Smckusick   vu_char	fbwmsb;			/* frame buffer width MSB	0x05 */
4341480Smckusick   u_char	:8;
4441480Smckusick   vu_char	fbwlsb;			/* frame buffer width MSB	0x07 */
4541480Smckusick   u_char	:8;
4641480Smckusick   vu_char	fbhmsb;			/* frame buffer height MSB	0x09 */
4741480Smckusick   u_char	:8;
4841480Smckusick   vu_char	fbhlsb;			/* frame buffer height MSB	0x0b */
4941480Smckusick   u_char	:8;
5041480Smckusick   vu_char	dwmsb;			/* display width MSB		0x0d */
5141480Smckusick   u_char	:8;
5241480Smckusick   vu_char	dwlsb;			/* display width MSB		0x0f */
5341480Smckusick   u_char	:8;
5441480Smckusick   vu_char	dhmsb;			/* display height MSB		0x11 */
5541480Smckusick   u_char	:8;
5641480Smckusick   vu_char	dhlsb;			/* display height MSB		0x13 */
5741480Smckusick   u_char	:8;
5841480Smckusick   vu_char	fbid;			/* frame buffer id		0x15 */
5941480Smckusick   u_char	f1[0x47];
6041480Smckusick   vu_char	fbomsb;			/* frame buffer offset MSB	0x5d */
6141480Smckusick   u_char	:8;
6241480Smckusick   vu_char	fbolsb;			/* frame buffer offset LSB	0x5f */
6341480Smckusick   u_char	f2[16359];
6441480Smckusick   vu_char	wbusy;			/* Window move in progress    0x4047 */
6541480Smckusick   u_char	f3[0x405b-0x4047-1];
6641480Smckusick   vu_char	as_busy;		/* Scan accessing frame buf.  0x405B */
6741480Smckusick   u_char        f4[0x4090-0x405b-1];
6841480Smckusick   vu_int	fbwen;			/* Frame buffer write enable  0x4090 */
6941480Smckusick   u_char	f5[0x409f-0x4090-4];
7041480Smckusick   vu_char	wmove;			/* Initiate window move.      0x409F */
7141480Smckusick   u_char	f6[0x40b3-0x409f-1];
7241480Smckusick   vu_char	fold;			/* Byte/longword per pixel    0x40B3 */
7341480Smckusick   u_char	f7[0x40b7-0x40b3-1];
7441480Smckusick   vu_char	opwen;			/* Overlay plane write enable 0x40B7 */
7541480Smckusick   u_char	f8[0x40bf-0x40b7-1];
7641480Smckusick   vu_char	drive;			/* Select FB vs. Overlay.     0x40BF */
7741480Smckusick 
7841480Smckusick   u_char        f8a[0x40cb-0x40bf-1];
7941480Smckusick   vu_char	zconfig;		/* Z buffer configuration     0x40CB */
8041480Smckusick   u_char	f8b[0x40cf-0x40cb-1];
8141480Smckusick   vu_char	alt_rr;			/* Alternate replacement rule 0x40CF */
8241480Smckusick   u_char	f8c[0x40d3-0x40cf-1];
8341480Smckusick   vu_char	zrr;			/* Z replacement rule	      0x40D3 */
8441480Smckusick 
8541480Smckusick   u_char	f9[0x40d7-0x40d3-1];
8641480Smckusick   vu_char	en_scan;		/* Enable scan DTACK.	      0x40D7 */
8741480Smckusick   u_char 	f10[0x40ef-0x40d7-1];
8841480Smckusick   vu_char  	rep_rule;		/* Replacement rule	      0x40EF */
8941480Smckusick   u_char 	f11[0x40f2-0x40ef-1];
9041480Smckusick   vu_short	source_x;		/* Window source X origin     0x40F2 */
9141480Smckusick   u_char	f12[0x40f6-0x40f2-2];
9241480Smckusick   vu_short	source_y;		/* Window source Y origin     0x40F6 */
9341480Smckusick   u_char 	f13[0x40fa-0x40f6-2];
9441480Smckusick   vu_short	dest_x;			/* Window dest X origin       0x40FA */
9541480Smckusick   u_char 	f14[0x40fe-0x40fa-2];
9641480Smckusick   vu_short	dest_y;			/* Window dest Y origin       0x40FE */
9741480Smckusick   u_char 	f15[0x4102-0x40fe-2];
9841480Smckusick   vu_short 	wwidth;			/* Window width		      0x4102 */
9941480Smckusick   u_char 	f16[0x4106-0x4102-2];
10041480Smckusick   vu_short	wheight;		/* Window height	      0x4106 */
10141480Smckusick   u_char 	f17[0x6003-0x4106-2];
10241480Smckusick   vu_char	cmapbank;		/* Bank select (0 or 1)       0x6003 */
10341480Smckusick   u_char 	f18[0x6007-0x6003-1];
10441480Smckusick   vu_char	dispen;			/* Display enable	      0x6007 */
10541480Smckusick 
10641480Smckusick   u_char	f18a[0x600B-0x6007-1];
10741480Smckusick   vu_char	fbvenp;			/* Frame buffer video enable  0x600B */
10841480Smckusick   u_char	f18b[0x6017-0x600B-1];
10941480Smckusick   vu_char	fbvens;			/* fbvenp blink counterpart   0x6017 */
11041480Smckusick 
11141480Smckusick   u_char 	f19[0x6023-0x6017-1];
11241480Smckusick   vu_char	vdrive;			/* Video display mode	      0x6023 */
11341480Smckusick   u_char	f20[0x6083-0x6023-1];
11441480Smckusick   vu_char	panxh;			/* Pan display in X (high)    0x6083 */
11541480Smckusick   u_char	f21[0x6087-0x6083-1];
11641480Smckusick   vu_char	panxl;			/* Pan display in X (low)     0x6087 */
11741480Smckusick   u_char	f22[0x608b-0x6087-1];
11841480Smckusick   vu_char	panyh;			/* Pan display in Y (high)    0x608B */
11941480Smckusick   u_char	f23[0x608f-0x608b-1];
12041480Smckusick   vu_char	panyl;			/* Pan display in Y (low)     0x608F */
12141480Smckusick   u_char	f24[0x6093-0x608f-1];
12241480Smckusick   vu_char	zoom;			/* Zoom factor		      0x6093 */
12341480Smckusick   u_char 	f25[0x6097-0x6093-1];
12441480Smckusick   vu_char	pz_trig;		/* Pan & zoom trigger	      0x6097 */
12541480Smckusick   u_char 	f26[0x609b-0x6097-1];
12641480Smckusick   vu_char	ovly0p;			/* Overlay 0 primary map      0x609B */
12741480Smckusick   u_char	f27[0x609f-0x609b-1];
12841480Smckusick   vu_char	ovly1p;			/* Overlay 1 primary map      0x609F */
12941480Smckusick   u_char	f28[0x60a3-0x609f-1];
13041480Smckusick   vu_char	ovly0s;			/* Overlay 0 secondary map    0x60A3 */
13141480Smckusick   u_char	f29[0x60a7-0x60a3-1];
13241480Smckusick   vu_char	ovly1s;			/* Overlay 1 secondary map    0x60A7 */
13341480Smckusick   u_char	f30[0x60ab-0x60a7-1];
13441480Smckusick   vu_char	opvenp;			/* Overlay video enable	      0x60AB */
13541480Smckusick   u_char	f31[0x60af-0x60ab-1];
13641480Smckusick   vu_char	opvens;			/* Overlay blink enable	      0x60AF */
13741480Smckusick   u_char 	f32[0x60b3-0x60af-1];
13841480Smckusick   vu_char	fv_trig;		/* Trigger control registers  0x60B3 */
13941480Smckusick   u_char	f33[0x60b7-0x60b3-1];
14041480Smckusick   vu_char	cdwidth;		/* Iris cdwidth timing reg.   0x60B7 */
14141480Smckusick   u_char 	f34[0x60bb-0x60b7-1];
14241480Smckusick   vu_char	chstart;		/* Iris chstart timing reg.   0x60BB */
14341480Smckusick   u_char	f35[0x60bf-0x60bb-1];
14441480Smckusick   vu_char	cvwidth;		/* Iris cvwidth timing reg.   0x60BF */
14541480Smckusick   u_char 	f36[0x6100-0x60bf-1];
14641480Smckusick   struct 	rgb rgb[8];		/* overlay color map */
14741480Smckusick   u_char 	f37[0x6403-0x6100-sizeof(struct rgb)*8];
14841480Smckusick   vu_char 	red0;
14941480Smckusick   u_char 	f38[0x6803-0x6403-1];
15041480Smckusick   vu_char	green0;
15141480Smckusick   u_char	f39[0x6c03-0x6803-1];
15241480Smckusick   vu_char	blue0;
15341480Smckusick   u_char 	f40[0x7403-0x6c03-1];
15441480Smckusick   vu_char 	red1;
15541480Smckusick   u_char	f41[0x7803-0x7403-1];
15641480Smckusick   vu_char	green1;
15741480Smckusick   u_char 	f42[0x7c03-0x7803-1];
15841480Smckusick   vu_char 	blue1;
15941480Smckusick   u_char 	f43[0x8012-0x7c03-1];
16041480Smckusick   vu_short	status1;		/* Master Status register     0x8012 */
16141480Smckusick   u_char	f44[0xC226-0x8012-2];
16241480Smckusick   vu_short	trans;			/* Transparency		      0xC226 */
16341480Smckusick   u_char	f45[0xC23E-0xC226-2];
16441480Smckusick   vu_short 	pstop;			/* Pace value control	      0xc23e */
16541480Smckusick };
166