1*49402Sbostic /*- 2*49402Sbostic * This code is derived from software copyrighted by the Free Software 3*49402Sbostic * Foundation. 4*49402Sbostic * 5*49402Sbostic * Modified 1991 by Donn Seeley at UUNET Technologies, Inc. 6*49402Sbostic * 7*49402Sbostic * @(#)i386-opcode.h 6.3 (Berkeley) 05/08/91 8*49402Sbostic */ 947466Sdonn 1047461Sdonn /* i386-opcode.h -- Intel 80386 opcode table 1147461Sdonn Copyright (C) 1989, Free Software Foundation. 1247461Sdonn 1347461Sdonn This file is part of GAS, the GNU Assembler. 1447461Sdonn 1547461Sdonn GAS is free software; you can redistribute it and/or modify 1647461Sdonn it under the terms of the GNU General Public License as published by 1747461Sdonn the Free Software Foundation; either version 1, or (at your option) 1847461Sdonn any later version. 1947461Sdonn 2047461Sdonn GAS is distributed in the hope that it will be useful, 2147461Sdonn but WITHOUT ANY WARRANTY; without even the implied warranty of 2247461Sdonn MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2347461Sdonn GNU General Public License for more details. 2447461Sdonn 2547461Sdonn You should have received a copy of the GNU General Public License 2647461Sdonn along with GAS; see the file COPYING. If not, write to 2747461Sdonn the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. */ 2847461Sdonn 2947461Sdonn template i386_optab[] = { 3047461Sdonn 3147461Sdonn #define _ None 3247461Sdonn /* move instructions */ 3347461Sdonn { "mov", 2, 0xa0, _, DW|NoModrm, Disp32, Acc, 0 }, 3447461Sdonn { "mov", 2, 0x88, _, DW|Modrm, Reg, Reg|Mem, 0 }, 3547461Sdonn { "mov", 2, 0xb0, _, ShortFormW, Imm, Reg, 0 }, 3647461Sdonn { "mov", 2, 0xc6, _, W|Modrm, Imm, Reg|Mem, 0 }, 3747461Sdonn { "mov", 2, 0x8c, _, D|Modrm, SReg3|SReg2, Reg16|Mem16, 0 }, 3847461Sdonn /* move to/from control debug registers */ 3947461Sdonn { "mov", 2, 0x0f20, _, D|Modrm, Control, Reg32, 0}, 4047461Sdonn { "mov", 2, 0x0f21, _, D|Modrm, Debug, Reg32, 0}, 4147461Sdonn { "mov", 2, 0x0f24, _, D|Modrm, Test, Reg32, 0}, 4247461Sdonn 4347461Sdonn /* move with sign extend */ 4447461Sdonn /* "movsbl" & "movsbw" must not be unified into "movsb" to avoid 4547461Sdonn conflict with the "movs" string move instruction. Thus, 4647461Sdonn {"movsb", 2, 0x0fbe, _, ReverseRegRegmem|Modrm, Reg8|Mem, Reg16|Reg32, 0}, 4747461Sdonn is not kosher; we must seperate the two instructions. */ 4847461Sdonn {"movsbl", 2, 0x0fbe, _, ReverseRegRegmem|Modrm, Reg8|Mem, Reg32, 0}, 4947461Sdonn {"movsbw", 2, 0x660fbe, _, ReverseRegRegmem|Modrm, Reg8|Mem, Reg16, 0}, 5047461Sdonn {"movswl", 2, 0x0fbf, _, ReverseRegRegmem|Modrm, Reg16|Mem, Reg32, 0}, 5147461Sdonn 5247461Sdonn /* move with zero extend */ 5347461Sdonn {"movzb", 2, 0x0fb6, _, ReverseRegRegmem|Modrm, Reg8|Mem, Reg16|Reg32, 0}, 5447461Sdonn {"movzwl", 2, 0x0fb7, _, ReverseRegRegmem|Modrm, Reg16|Mem, Reg32, 0}, 5547461Sdonn 5647461Sdonn /* push instructions */ 5747461Sdonn {"push", 1, 0x50, _, ShortForm, WordReg,0,0 }, 5847461Sdonn {"push", 1, 0xff, 0x6, Modrm, WordReg|WordMem, 0, 0 }, 5947461Sdonn {"push", 1, 0x6a, _, NoModrm, Imm8S, 0, 0}, 6047461Sdonn {"push", 1, 0x68, _, NoModrm, Imm32, 0, 0}, 6147461Sdonn {"push", 1, 0x06, _, Seg2ShortForm, SReg2,0,0 }, 6247461Sdonn {"push", 1, 0x0fa0, _, Seg3ShortForm, SReg3,0,0 }, 6347461Sdonn /* push all */ 6447461Sdonn {"pusha", 0, 0x60, _, NoModrm, 0, 0, 0 }, 6547461Sdonn 6647461Sdonn /* pop instructions */ 6747461Sdonn {"pop", 1, 0x58, _, ShortForm, WordReg,0,0 }, 6847461Sdonn {"pop", 1, 0x8f, 0x0, Modrm, WordReg|WordMem, 0, 0 }, 6947461Sdonn #define POP_SEG_SHORT 0x7 7047461Sdonn {"pop", 1, 0x07, _, Seg2ShortForm, SReg2,0,0 }, 7147461Sdonn {"pop", 1, 0x0fa1, _, Seg3ShortForm, SReg3,0,0 }, 7247461Sdonn /* pop all */ 7347461Sdonn {"popa", 0, 0x61, _, NoModrm, 0, 0, 0 }, 7447461Sdonn 7547461Sdonn /* xchg exchange instructions 7647461Sdonn xchg commutes: we allow both operand orders */ 7747461Sdonn {"xchg", 2, 0x90, _, ShortForm, WordReg, Acc, 0 }, 7847461Sdonn {"xchg", 2, 0x90, _, ShortForm, Acc, WordReg, 0 }, 7947461Sdonn {"xchg", 2, 0x86, _, W|Modrm, Reg, Reg|Mem, 0 }, 8047461Sdonn {"xchg", 2, 0x86, _, W|Modrm, Reg|Mem, Reg, 0 }, 8147461Sdonn 8247461Sdonn /* in/out from ports */ 8347461Sdonn {"in", 2, 0xe4, _, W|NoModrm, Imm8, Acc, 0 }, 8447461Sdonn {"in", 2, 0xec, _, W|NoModrm, InOutPortReg, Acc, 0 }, 8547461Sdonn {"out", 2, 0xe6, _, W|NoModrm, Acc, Imm8, 0 }, 8647461Sdonn {"out", 2, 0xee, _, W|NoModrm, Acc, InOutPortReg, 0 }, 8747461Sdonn 8847461Sdonn /* load effective address */ 8947461Sdonn {"lea", 2, 0x8d, _, Modrm, WordMem, WordReg, 0 }, 9047461Sdonn 9147461Sdonn /* load segment registers from memory */ 9247461Sdonn {"lds", 2, 0xc5, _, Modrm, Mem, Reg32, 0}, 9347461Sdonn {"les", 2, 0xc4, _, Modrm, Mem, Reg32, 0}, 9447461Sdonn {"lfs", 2, 0x0fb4, _, Modrm, Mem, Reg32, 0}, 9547461Sdonn {"lgs", 2, 0x0fb5, _, Modrm, Mem, Reg32, 0}, 9647461Sdonn {"lss", 2, 0x0fb2, _, Modrm, Mem, Reg32, 0}, 9747461Sdonn 9847461Sdonn /* flags register instructions */ 9947461Sdonn {"clc", 0, 0xf8, _, NoModrm, 0, 0, 0}, 10047461Sdonn {"cld", 0, 0xfc, _, NoModrm, 0, 0, 0}, 10147461Sdonn {"cli", 0, 0xfa, _, NoModrm, 0, 0, 0}, 10247461Sdonn {"clts", 0, 0x0f06, _, NoModrm, 0, 0, 0}, 10347461Sdonn {"cmc", 0, 0xf5, _, NoModrm, 0, 0, 0}, 10447461Sdonn {"lahf", 0, 0x9f, _, NoModrm, 0, 0, 0}, 10547461Sdonn {"sahf", 0, 0x9e, _, NoModrm, 0, 0, 0}, 10647461Sdonn {"pushf", 0, 0x9c, _, NoModrm, 0, 0, 0}, 10747461Sdonn {"popf", 0, 0x9d, _, NoModrm, 0, 0, 0}, 10847461Sdonn {"stc", 0, 0xf9, _, NoModrm, 0, 0, 0}, 10947461Sdonn {"std", 0, 0xfd, _, NoModrm, 0, 0, 0}, 11047461Sdonn {"sti", 0, 0xfb, _, NoModrm, 0, 0, 0}, 11147461Sdonn 11247461Sdonn {"add", 2, 0x0, _, DW|Modrm, Reg, Reg|Mem, 0}, 11347461Sdonn {"add", 2, 0x83, 0, Modrm, Imm8S, WordReg|WordMem, 0}, 11447461Sdonn {"add", 2, 0x4, _, W|NoModrm, Imm, Acc, 0}, 11547461Sdonn {"add", 2, 0x80, 0, W|Modrm, Imm, Reg|Mem, 0}, 11647461Sdonn 11747461Sdonn {"inc", 1, 0x40, _, ShortForm, WordReg, 0, 0}, 11847461Sdonn {"inc", 1, 0xfe, 0, W|Modrm, Reg|Mem, 0, 0}, 11947461Sdonn 12047461Sdonn {"sub", 2, 0x28, _, DW|Modrm, Reg, Reg|Mem, 0}, 12147461Sdonn {"sub", 2, 0x83, 5, Modrm, Imm8S, WordReg|WordMem, 0}, 12247461Sdonn {"sub", 2, 0x2c, _, W|NoModrm, Imm, Acc, 0}, 12347461Sdonn {"sub", 2, 0x80, 5, W|Modrm, Imm, Reg|Mem, 0}, 12447461Sdonn 12547461Sdonn {"dec", 1, 0x48, _, ShortForm, WordReg, 0, 0}, 12647461Sdonn {"dec", 1, 0xfe, 1, W|Modrm, Reg|Mem, 0, 0}, 12747461Sdonn 12847461Sdonn {"sbb", 2, 0x18, _, DW|Modrm, Reg, Reg|Mem, 0}, 12947461Sdonn {"sbb", 2, 0x83, 3, Modrm, Imm8S, WordReg|WordMem, 0}, 13047461Sdonn {"sbb", 2, 0x1c, _, W|NoModrm, Imm, Acc, 0}, 13147461Sdonn {"sbb", 2, 0x80, 3, W|Modrm, Imm, Reg|Mem, 0}, 13247461Sdonn 13347461Sdonn {"cmp", 2, 0x38, _, DW|Modrm, Reg, Reg|Mem, 0}, 13447461Sdonn {"cmp", 2, 0x83, 7, Modrm, Imm8S, WordReg|WordMem, 0}, 13547461Sdonn {"cmp", 2, 0x3c, _, W|NoModrm, Imm, Acc, 0}, 13647461Sdonn {"cmp", 2, 0x80, 7, W|Modrm, Imm, Reg|Mem, 0}, 13747461Sdonn 13847461Sdonn {"test", 2, 0x84, _, W|Modrm, Reg|Mem, Reg, 0}, 13947461Sdonn {"test", 2, 0x84, _, W|Modrm, Reg, Reg|Mem, 0}, 14047461Sdonn {"test", 2, 0xa8, _, W|NoModrm, Imm, Acc, 0}, 14147461Sdonn {"test", 2, 0xf6, 0, W|Modrm, Imm, Reg|Mem, 0}, 14247461Sdonn 14347461Sdonn {"and", 2, 0x20, _, DW|Modrm, Reg, Reg|Mem, 0}, 14447461Sdonn {"and", 2, 0x83, 4, Modrm, Imm8S, WordReg|WordMem, 0}, 14547461Sdonn {"and", 2, 0x24, _, W|NoModrm, Imm, Acc, 0}, 14647461Sdonn {"and", 2, 0x80, 4, W|Modrm, Imm, Reg|Mem, 0}, 14747461Sdonn 14847461Sdonn {"or", 2, 0x08, _, DW|Modrm, Reg, Reg|Mem, 0}, 14947461Sdonn {"or", 2, 0x83, 1, Modrm, Imm8S, WordReg|WordMem, 0}, 15047461Sdonn {"or", 2, 0x0c, _, W|NoModrm, Imm, Acc, 0}, 15147461Sdonn {"or", 2, 0x80, 1, W|Modrm, Imm, Reg|Mem, 0}, 15247461Sdonn 15347461Sdonn {"xor", 2, 0x30, _, DW|Modrm, Reg, Reg|Mem, 0}, 15447461Sdonn {"xor", 2, 0x83, 6, Modrm, Imm8S, WordReg|WordMem, 0}, 15547461Sdonn {"xor", 2, 0x34, _, W|NoModrm, Imm, Acc, 0}, 15647461Sdonn {"xor", 2, 0x80, 6, W|Modrm, Imm, Reg|Mem, 0}, 15747461Sdonn 15847461Sdonn {"adc", 2, 0x10, _, DW|Modrm, Reg, Reg|Mem, 0}, 15947461Sdonn {"adc", 2, 0x83, 2, Modrm, Imm8S, WordReg|WordMem, 0}, 16047461Sdonn {"adc", 2, 0x14, _, W|NoModrm, Imm, Acc, 0}, 16147461Sdonn {"adc", 2, 0x80, 2, W|Modrm, Imm, Reg|Mem, 0}, 16247461Sdonn 16347461Sdonn {"neg", 1, 0xf6, 3, W|Modrm, Reg|Mem, 0, 0}, 16447461Sdonn {"not", 1, 0xf6, 2, W|Modrm, Reg|Mem, 0, 0}, 16547461Sdonn 16647461Sdonn {"aaa", 0, 0x37, _, NoModrm, 0, 0, 0}, 16747461Sdonn {"aas", 0, 0x3f, _, NoModrm, 0, 0, 0}, 16847461Sdonn {"daa", 0, 0x27, _, NoModrm, 0, 0, 0}, 16947461Sdonn {"das", 0, 0x2f, _, NoModrm, 0, 0, 0}, 17047461Sdonn {"aad", 0, 0xd50a, _, NoModrm, 0, 0, 0}, 17147461Sdonn {"aam", 0, 0xd40a, _, NoModrm, 0, 0, 0}, 17247461Sdonn 17347461Sdonn /* conversion insns */ 17447461Sdonn /* conversion: intel naming */ 17547461Sdonn {"cbw", 0, 0x6698, _, NoModrm, 0, 0, 0}, 17647461Sdonn {"cwd", 0, 0x6699, _, NoModrm, 0, 0, 0}, 17747461Sdonn {"cwde", 0, 0x98, _, NoModrm, 0, 0, 0}, 17847461Sdonn {"cdq", 0, 0x99, _, NoModrm, 0, 0, 0}, 17947461Sdonn /* att naming */ 18047461Sdonn {"cbtw", 0, 0x6698, _, NoModrm, 0, 0, 0}, 18147461Sdonn {"cwtl", 0, 0x98, _, NoModrm, 0, 0, 0}, 18247461Sdonn {"cwtd", 0, 0x6699, _, NoModrm, 0, 0, 0}, 18347461Sdonn {"cltd", 0, 0x99, _, NoModrm, 0, 0, 0}, 18447461Sdonn 18547461Sdonn /* Warning! the mul/imul (opcode 0xf6) must only have 1 operand! They are 18647461Sdonn expanding 64-bit multiplies, and *cannot* be selected to accomplish 18747461Sdonn 'imul %ebx, %eax' (opcode 0x0faf must be used in this case) 18847461Sdonn These multiplies can only be selected with single opearnd forms. */ 18947461Sdonn {"mul", 1, 0xf6, 4, W|Modrm, Reg|Mem, 0, 0}, 19047461Sdonn {"imul", 1, 0xf6, 5, W|Modrm, Reg|Mem, 0, 0}, 19147461Sdonn 19247461Sdonn 19347461Sdonn 19447461Sdonn 19547461Sdonn /* imulKludge here is needed to reverse the i.rm.reg & i.rm.regmem fields. 19647461Sdonn These instructions are exceptions: 'imul $2, %eax, %ecx' would put 19747461Sdonn '%eax' in the reg field and '%ecx' in the regmem field if we did not 19847461Sdonn switch them. */ 19947461Sdonn {"imul", 2, 0x0faf, _, Modrm|ReverseRegRegmem, WordReg|Mem, WordReg, 0}, 20047461Sdonn {"imul", 3, 0x6b, _, Modrm|ReverseRegRegmem, Imm8S, WordReg|Mem, WordReg}, 20147461Sdonn {"imul", 3, 0x69, _, Modrm|ReverseRegRegmem, Imm16|Imm32, WordReg|Mem, WordReg}, 20247461Sdonn /* 20347461Sdonn imul with 2 operands mimicks imul with 3 by puting register both 20447461Sdonn in i.rm.reg & i.rm.regmem fields 20547461Sdonn */ 20647461Sdonn {"imul", 2, 0x6b, _, Modrm|imulKludge, Imm8S, WordReg, 0}, 20747461Sdonn {"imul", 2, 0x69, _, Modrm|imulKludge, Imm16|Imm32, WordReg, 0}, 20847461Sdonn {"div", 1, 0xf6, 6, W|Modrm, Reg|Mem, 0, 0}, 20947461Sdonn {"div", 2, 0xf6, 6, W|Modrm, Reg|Mem, Acc, 0}, 21047461Sdonn {"idiv", 1, 0xf6, 7, W|Modrm, Reg|Mem, 0, 0}, 21147461Sdonn {"idiv", 2, 0xf6, 7, W|Modrm, Reg|Mem, Acc, 0}, 21247461Sdonn 21347461Sdonn {"rol", 2, 0xd0, 0, W|Modrm, Imm1, Reg|Mem, 0}, 21447461Sdonn {"rol", 2, 0xc0, 0, W|Modrm, Imm8, Reg|Mem, 0}, 21547461Sdonn {"rol", 2, 0xd2, 0, W|Modrm, ShiftCount, Reg|Mem, 0}, 21647461Sdonn {"rol", 1, 0xd0, 0, W|Modrm, Reg|Mem, 0, 0}, 21747461Sdonn 21847461Sdonn {"ror", 2, 0xd0, 1, W|Modrm, Imm1, Reg|Mem, 0}, 21947461Sdonn {"ror", 2, 0xc0, 1, W|Modrm, Imm8, Reg|Mem, 0}, 22047461Sdonn {"ror", 2, 0xd2, 1, W|Modrm, ShiftCount, Reg|Mem, 0}, 22147461Sdonn {"ror", 1, 0xd0, 1, W|Modrm, Reg|Mem, 0, 0}, 22247461Sdonn 22347461Sdonn {"rcl", 2, 0xd0, 2, W|Modrm, Imm1, Reg|Mem, 0}, 22447461Sdonn {"rcl", 2, 0xc0, 2, W|Modrm, Imm8, Reg|Mem, 0}, 22547461Sdonn {"rcl", 2, 0xd2, 2, W|Modrm, ShiftCount, Reg|Mem, 0}, 22647461Sdonn {"rcl", 1, 0xd0, 2, W|Modrm, Reg|Mem, 0, 0}, 22747461Sdonn 22847461Sdonn {"rcr", 2, 0xd0, 3, W|Modrm, Imm1, Reg|Mem, 0}, 22947461Sdonn {"rcr", 2, 0xc0, 3, W|Modrm, Imm8, Reg|Mem, 0}, 23047461Sdonn {"rcr", 2, 0xd2, 3, W|Modrm, ShiftCount, Reg|Mem, 0}, 23147461Sdonn {"rcr", 1, 0xd0, 3, W|Modrm, Reg|Mem, 0, 0}, 23247461Sdonn 23347461Sdonn {"sal", 2, 0xd0, 4, W|Modrm, Imm1, Reg|Mem, 0}, 23447461Sdonn {"sal", 2, 0xc0, 4, W|Modrm, Imm8, Reg|Mem, 0}, 23547461Sdonn {"sal", 2, 0xd2, 4, W|Modrm, ShiftCount, Reg|Mem, 0}, 23647461Sdonn {"sal", 1, 0xd0, 4, W|Modrm, Reg|Mem, 0, 0}, 23747461Sdonn {"shl", 2, 0xd0, 4, W|Modrm, Imm1, Reg|Mem, 0}, 23847461Sdonn {"shl", 2, 0xc0, 4, W|Modrm, Imm8, Reg|Mem, 0}, 23947461Sdonn {"shl", 2, 0xd2, 4, W|Modrm, ShiftCount, Reg|Mem, 0}, 24047461Sdonn {"shl", 1, 0xd0, 4, W|Modrm, Reg|Mem, 0, 0}, 24147461Sdonn 24247461Sdonn {"shld", 3, 0x0fa4, _, Modrm, Imm8, WordReg, WordReg|Mem}, 24347461Sdonn {"shld", 3, 0x0fa5, _, Modrm, ShiftCount, WordReg, WordReg|Mem}, 24447461Sdonn 24547461Sdonn {"shr", 2, 0xd0, 5, W|Modrm, Imm1, Reg|Mem, 0}, 24647461Sdonn {"shr", 2, 0xc0, 5, W|Modrm, Imm8, Reg|Mem, 0}, 24747461Sdonn {"shr", 2, 0xd2, 5, W|Modrm, ShiftCount, Reg|Mem, 0}, 24847461Sdonn {"shr", 1, 0xd0, 5, W|Modrm, Reg|Mem, 0, 0}, 24947461Sdonn 25047461Sdonn {"shrd", 3, 0x0fac, _, Modrm, Imm8, WordReg, WordReg|Mem}, 25147461Sdonn {"shrd", 3, 0x0fad, _, Modrm, ShiftCount, WordReg, WordReg|Mem}, 25247461Sdonn 25347461Sdonn {"sar", 2, 0xd0, 7, W|Modrm, Imm1, Reg|Mem, 0}, 25447461Sdonn {"sar", 2, 0xc0, 7, W|Modrm, Imm8, Reg|Mem, 0}, 25547461Sdonn {"sar", 2, 0xd2, 7, W|Modrm, ShiftCount, Reg|Mem, 0}, 25647461Sdonn {"sar", 1, 0xd0, 7, W|Modrm, Reg|Mem, 0, 0}, 25747461Sdonn 25847461Sdonn /* control transfer instructions */ 25947461Sdonn #define CALL_PC_RELATIVE 0xe8 26047461Sdonn {"call", 1, 0xe8, _, JumpDword, Disp32, 0, 0}, 26147461Sdonn {"call", 1, 0xff, 2, Modrm, Reg|Mem|JumpAbsolute, 0, 0}, 26247461Sdonn #define CALL_FAR_IMMEDIATE 0x9a 26347466Sdonn {"lcall", 2, 0x9a, _, JumpInterSegment, Imm16, Imm32, 0}, 26447461Sdonn {"lcall", 1, 0xff, 3, Modrm, Mem, 0, 0}, 26547461Sdonn 26647461Sdonn #define JUMP_PC_RELATIVE 0xeb 26747461Sdonn {"jmp", 1, 0xeb, _, Jump, Disp, 0, 0}, 26847461Sdonn {"jmp", 1, 0xff, 4, Modrm, Reg32|Mem|JumpAbsolute, 0, 0}, 26947461Sdonn #define JUMP_FAR_IMMEDIATE 0xea 27047461Sdonn {"ljmp", 2, 0xea, _, JumpInterSegment, Imm16, Imm32, 0}, 27147461Sdonn {"ljmp", 1, 0xff, 5, Modrm, Mem, 0, 0}, 27247461Sdonn 27347461Sdonn {"ret", 0, 0xc3, _, NoModrm, 0, 0, 0}, 27447461Sdonn {"ret", 1, 0xc2, _, NoModrm, Imm16, 0, 0}, 27547461Sdonn {"lret", 0, 0xcb, _, NoModrm, 0, 0, 0}, 27647461Sdonn {"lret", 1, 0xca, _, NoModrm, Imm16, 0, 0}, 27747461Sdonn {"enter", 2, 0xc8, _, NoModrm, Imm16, Imm8, 0}, 27847461Sdonn {"leave", 0, 0xc9, _, NoModrm, 0, 0, 0}, 27947461Sdonn 28047461Sdonn /* conditional jumps */ 28147461Sdonn {"jo", 1, 0x70, _, Jump, Disp, 0, 0}, 28247461Sdonn 28347461Sdonn {"jno", 1, 0x71, _, Jump, Disp, 0, 0}, 28447461Sdonn 28547461Sdonn {"jb", 1, 0x72, _, Jump, Disp, 0, 0}, 28647461Sdonn {"jc", 1, 0x72, _, Jump, Disp, 0, 0}, 28747461Sdonn {"jnae", 1, 0x72, _, Jump, Disp, 0, 0}, 28847461Sdonn 28947461Sdonn {"jnb", 1, 0x73, _, Jump, Disp, 0, 0}, 29047461Sdonn {"jnc", 1, 0x73, _, Jump, Disp, 0, 0}, 29147461Sdonn {"jae", 1, 0x73, _, Jump, Disp, 0, 0}, 29247461Sdonn 29347461Sdonn {"je", 1, 0x74, _, Jump, Disp, 0, 0}, 29447461Sdonn {"jz", 1, 0x74, _, Jump, Disp, 0, 0}, 29547461Sdonn 29647461Sdonn {"jne", 1, 0x75, _, Jump, Disp, 0, 0}, 29747461Sdonn {"jnz", 1, 0x75, _, Jump, Disp, 0, 0}, 29847461Sdonn 29947461Sdonn {"jbe", 1, 0x76, _, Jump, Disp, 0, 0}, 30047461Sdonn {"jna", 1, 0x76, _, Jump, Disp, 0, 0}, 30147461Sdonn 30247461Sdonn {"jnbe", 1, 0x77, _, Jump, Disp, 0, 0}, 30347461Sdonn {"ja", 1, 0x77, _, Jump, Disp, 0, 0}, 30447461Sdonn 30547461Sdonn {"js", 1, 0x78, _, Jump, Disp, 0, 0}, 30647461Sdonn 30747461Sdonn {"jns", 1, 0x79, _, Jump, Disp, 0, 0}, 30847461Sdonn 30947461Sdonn {"jp", 1, 0x7a, _, Jump, Disp, 0, 0}, 31047461Sdonn {"jpe", 1, 0x7a, _, Jump, Disp, 0, 0}, 31147461Sdonn 31247461Sdonn {"jnp", 1, 0x7b, _, Jump, Disp, 0, 0}, 31347461Sdonn {"jpo", 1, 0x7b, _, Jump, Disp, 0, 0}, 31447461Sdonn 31547461Sdonn {"jl", 1, 0x7c, _, Jump, Disp, 0, 0}, 31647461Sdonn {"jnge", 1, 0x7c, _, Jump, Disp, 0, 0}, 31747461Sdonn 31847461Sdonn {"jnl", 1, 0x7d, _, Jump, Disp, 0, 0}, 31947461Sdonn {"jge", 1, 0x7d, _, Jump, Disp, 0, 0}, 32047461Sdonn 32147461Sdonn {"jle", 1, 0x7e, _, Jump, Disp, 0, 0}, 32247461Sdonn {"jng", 1, 0x7e, _, Jump, Disp, 0, 0}, 32347461Sdonn 32447461Sdonn {"jnle", 1, 0x7f, _, Jump, Disp, 0, 0}, 32547461Sdonn {"jg", 1, 0x7f, _, Jump, Disp, 0, 0}, 32647461Sdonn 32747461Sdonn /* these turn into pseudo operations when disp is larger than 8 bits */ 32847461Sdonn #define IS_JUMP_ON_CX_ZERO(o) \ 32947461Sdonn (o == 0x67e3) 33047461Sdonn #define IS_JUMP_ON_ECX_ZERO(o) \ 33147461Sdonn (o == 0xe3) 33247461Sdonn 33347461Sdonn {"jcxz", 1, 0x67e3, _, JumpByte, Disp, 0, 0}, 33447461Sdonn {"jecxz", 1, 0xe3, _, JumpByte, Disp, 0, 0}, 33547461Sdonn 33647461Sdonn #define IS_LOOP_ECX_TIMES(o) \ 33747461Sdonn (o == 0xe2 || o == 0xe1 || o == 0xe0) 33847461Sdonn 33947461Sdonn {"loop", 1, 0xe2, _, JumpByte, Disp, 0, 0}, 34047461Sdonn 34147461Sdonn {"loopz", 1, 0xe1, _, JumpByte, Disp, 0, 0}, 34247461Sdonn {"loope", 1, 0xe1, _, JumpByte, Disp, 0, 0}, 34347461Sdonn 34447461Sdonn {"loopnz", 1, 0xe0, _, JumpByte, Disp, 0, 0}, 34547461Sdonn {"loopne", 1, 0xe0, _, JumpByte, Disp, 0, 0}, 34647461Sdonn 34747461Sdonn /* set byte on flag instructions */ 34847461Sdonn {"seto", 1, 0x0f90, 0, Modrm, Reg8|Mem, 0, 0}, 34947461Sdonn 35047461Sdonn {"setno", 1, 0x0f91, 0, Modrm, Reg8|Mem, 0, 0}, 35147461Sdonn 35247461Sdonn {"setb", 1, 0x0f92, 0, Modrm, Reg8|Mem, 0, 0}, 35347461Sdonn {"setnae", 1, 0x0f92, 0, Modrm, Reg8|Mem, 0, 0}, 35447461Sdonn 35547461Sdonn {"setnb", 1, 0x0f93, 0, Modrm, Reg8|Mem, 0, 0}, 35647461Sdonn {"setae", 1, 0x0f93, 0, Modrm, Reg8|Mem, 0, 0}, 35747461Sdonn 35847461Sdonn {"sete", 1, 0x0f94, 0, Modrm, Reg8|Mem, 0, 0}, 35947461Sdonn {"setz", 1, 0x0f94, 0, Modrm, Reg8|Mem, 0, 0}, 36047461Sdonn 36147461Sdonn {"setne", 1, 0x0f95, 0, Modrm, Reg8|Mem, 0, 0}, 36247461Sdonn {"setnz", 1, 0x0f95, 0, Modrm, Reg8|Mem, 0, 0}, 36347461Sdonn 36447461Sdonn {"setbe", 1, 0x0f96, 0, Modrm, Reg8|Mem, 0, 0}, 36547461Sdonn {"setna", 1, 0x0f96, 0, Modrm, Reg8|Mem, 0, 0}, 36647461Sdonn 36747461Sdonn {"setnbe", 1, 0x0f97, 0, Modrm, Reg8|Mem, 0, 0}, 36847461Sdonn {"seta", 1, 0x0f97, 0, Modrm, Reg8|Mem, 0, 0}, 36947461Sdonn 37047461Sdonn {"sets", 1, 0x0f98, 0, Modrm, Reg8|Mem, 0, 0}, 37147461Sdonn 37247461Sdonn {"setns", 1, 0x0f99, 0, Modrm, Reg8|Mem, 0, 0}, 37347461Sdonn 37447461Sdonn {"setp", 1, 0x0f9a, 0, Modrm, Reg8|Mem, 0, 0}, 37547461Sdonn {"setpe", 1, 0x0f9a, 0, Modrm, Reg8|Mem, 0, 0}, 37647461Sdonn 37747461Sdonn {"setnp", 1, 0x0f9b, 0, Modrm, Reg8|Mem, 0, 0}, 37847461Sdonn {"setpo", 1, 0x0f9b, 0, Modrm, Reg8|Mem, 0, 0}, 37947461Sdonn 38047461Sdonn {"setl", 1, 0x0f9c, 0, Modrm, Reg8|Mem, 0, 0}, 38147461Sdonn {"setnge", 1, 0x0f9c, 0, Modrm, Reg8|Mem, 0, 0}, 38247461Sdonn 38347461Sdonn {"setnl", 1, 0x0f9d, 0, Modrm, Reg8|Mem, 0, 0}, 38447461Sdonn {"setge", 1, 0x0f9d, 0, Modrm, Reg8|Mem, 0, 0}, 38547461Sdonn 38647461Sdonn {"setle", 1, 0x0f9e, 0, Modrm, Reg8|Mem, 0, 0}, 38747461Sdonn {"setng", 1, 0x0f9e, 0, Modrm, Reg8|Mem, 0, 0}, 38847461Sdonn 38947461Sdonn {"setnle", 1, 0x0f9f, 0, Modrm, Reg8|Mem, 0, 0}, 39047461Sdonn {"setg", 1, 0x0f9f, 0, Modrm, Reg8|Mem, 0, 0}, 39147461Sdonn 39247461Sdonn #define IS_STRING_INSTRUCTION(o) \ 39347461Sdonn ((o) == 0xa6 || (o) == 0x6c || (o) == 0x6e || (o) == 0x6e || \ 39447461Sdonn (o) == 0xac || (o) == 0xa4 || (o) == 0xae || (o) == 0xaa || \ 39547461Sdonn (o) == 0xd7) 39647461Sdonn 39747461Sdonn /* string manipulation */ 39847461Sdonn {"cmps", 0, 0xa6, _, W|NoModrm, 0, 0, 0}, 39947461Sdonn {"ins", 0, 0x6c, _, W|NoModrm, 0, 0, 0}, 40047461Sdonn {"outs", 0, 0x6e, _, W|NoModrm, 0, 0, 0}, 40147461Sdonn {"lods", 0, 0xac, _, W|NoModrm, 0, 0, 0}, 40247461Sdonn {"movs", 0, 0xa4, _, W|NoModrm, 0, 0, 0}, 40347461Sdonn {"scas", 0, 0xae, _, W|NoModrm, 0, 0, 0}, 40447461Sdonn {"stos", 0, 0xaa, _, W|NoModrm, 0, 0, 0}, 40547461Sdonn {"xlat", 0, 0xd7, _, NoModrm, 0, 0, 0}, 40647461Sdonn 40747461Sdonn /* bit manipulation */ 40847461Sdonn {"bsf", 2, 0x0fbc, _, Modrm|ReverseRegRegmem, Reg|Mem, Reg, 0}, 40947461Sdonn {"bsr", 2, 0x0fbd, _, Modrm|ReverseRegRegmem, Reg|Mem, Reg, 0}, 41047461Sdonn {"bt", 2, 0x0fa3, _, Modrm, Reg, Reg|Mem, 0}, 41147461Sdonn {"bt", 2, 0x0fba, 4, Modrm, Imm8, Reg|Mem, 0}, 41247461Sdonn {"btc", 2, 0x0fbb, _, Modrm, Reg, Reg|Mem, 0}, 41347461Sdonn {"btc", 2, 0x0fba, 7, Modrm, Imm8, Reg|Mem, 0}, 41447461Sdonn {"btr", 2, 0x0fb3, _, Modrm, Reg, Reg|Mem, 0}, 41547461Sdonn {"btr", 2, 0x0fba, 6, Modrm, Imm8, Reg|Mem, 0}, 41647461Sdonn {"bts", 2, 0x0fab, _, Modrm, Reg, Reg|Mem, 0}, 41747461Sdonn {"bts", 2, 0x0fba, 5, Modrm, Imm8, Reg|Mem, 0}, 41847461Sdonn 41947461Sdonn /* interrupts & op. sys insns */ 42047461Sdonn /* See i386.c for conversion of 'int $3' into the special int 3 insn. */ 42147461Sdonn #define INT_OPCODE 0xcd 42247461Sdonn #define INT3_OPCODE 0xcc 42347461Sdonn {"int", 1, 0xcd, _, NoModrm, Imm8, 0, 0}, 42447461Sdonn {"int3", 0, 0xcc, _, NoModrm, 0, 0, 0}, 42547461Sdonn {"into", 0, 0xce, _, NoModrm, 0, 0, 0}, 42647461Sdonn {"iret", 0, 0xcf, _, NoModrm, 0, 0, 0}, 42747461Sdonn 42847461Sdonn {"boundl", 2, 0x62, _, Modrm, Reg32, Mem, 0}, 42947461Sdonn {"boundw", 2, 0x6662, _, Modrm, Reg16, Mem, 0}, 43047461Sdonn 43147461Sdonn {"hlt", 0, 0xf4, _, NoModrm, 0, 0, 0}, 43247461Sdonn {"wait", 0, 0x9b, _, NoModrm, 0, 0, 0}, 43347461Sdonn /* nop is actually 'xchgl %eax, %eax' */ 43447461Sdonn {"nop", 0, 0x90, _, NoModrm, 0, 0, 0}, 43547461Sdonn 43647461Sdonn /* protection control */ 43747461Sdonn {"arpl", 2, 0x63, _, Modrm, Reg16, Reg16|Mem, 0}, 43847461Sdonn {"lar", 2, 0x0f02, _, Modrm|ReverseRegRegmem, WordReg|Mem, WordReg, 0}, 43947461Sdonn {"lgdt", 1, 0x0f01, 2, Modrm, Mem, 0, 0}, 44047461Sdonn {"lidt", 1, 0x0f01, 3, Modrm, Mem, 0, 0}, 44147461Sdonn {"lldt", 1, 0x0f00, 2, Modrm, WordReg|Mem, 0, 0}, 44247461Sdonn {"lmsw", 1, 0x0f01, 6, Modrm, WordReg|Mem, 0, 0}, 44347461Sdonn {"lsl", 2, 0x0f03, _, Modrm|ReverseRegRegmem, WordReg|Mem, WordReg, 0}, 44447461Sdonn {"ltr", 1, 0x0f00, 3, Modrm, WordReg|Mem, 0, 0}, 44547461Sdonn 44647461Sdonn {"sgdt", 1, 0x0f01, 0, Modrm, Mem, 0, 0}, 44747461Sdonn {"sidt", 1, 0x0f01, 1, Modrm, Mem, 0, 0}, 44847461Sdonn {"sldt", 1, 0x0f00, 0, Modrm, WordReg|Mem, 0, 0}, 44947461Sdonn {"smsw", 1, 0x0f01, 4, Modrm, WordReg|Mem, 0, 0}, 45047461Sdonn {"str", 1, 0x0f00, 1, Modrm, Reg16|Mem, 0, 0}, 45147461Sdonn 45247461Sdonn {"verr", 1, 0x0f00, 4, Modrm, WordReg|Mem, 0, 0}, 45347461Sdonn {"verw", 1, 0x0f00, 5, Modrm, WordReg|Mem, 0, 0}, 45447461Sdonn 45547461Sdonn /* floating point instructions */ 45647461Sdonn 45747461Sdonn /* load */ 45847461Sdonn {"fld", 1, 0xd9c0, _, ShortForm, FloatReg, 0, 0}, /* register */ 45947461Sdonn {"flds", 1, 0xd9, 0, Modrm, Mem, 0, 0}, /* %st0 <-- mem float */ 46047461Sdonn {"fildl", 1, 0xdb, 0, Modrm, Mem, 0, 0}, /* %st0 <-- mem word */ 46147461Sdonn {"fldl", 1, 0xdd, 0, Modrm, Mem, 0, 0}, /* %st0 <-- mem double */ 46247461Sdonn {"fldl", 1, 0xd9c0, _, ShortForm, FloatReg, 0, 0}, /* register */ 46347461Sdonn {"filds", 1, 0xdf, 0, Modrm, Mem, 0, 0}, /* %st0 <-- mem dword */ 46447461Sdonn {"fildq", 1, 0xdf, 5, Modrm, Mem, 0, 0}, /* %st0 <-- mem qword */ 46547461Sdonn {"fldt", 1, 0xdb, 5, Modrm, Mem, 0, 0}, /* %st0 <-- mem efloat */ 46647461Sdonn {"fbld", 1, 0xdf, 4, Modrm, Mem, 0, 0}, /* %st0 <-- mem bcd */ 46747461Sdonn 46847461Sdonn /* store (no pop) */ 46947461Sdonn {"fst", 1, 0xddd0, _, ShortForm, FloatReg, 0, 0}, /* register */ 47047461Sdonn {"fsts", 1, 0xd9, 2, Modrm, Mem, 0, 0}, /* %st0 --> mem float */ 47147461Sdonn {"fistl", 1, 0xdb, 2, Modrm, Mem, 0, 0}, /* %st0 --> mem dword */ 47247461Sdonn {"fstl", 1, 0xdd, 2, Modrm, Mem, 0, 0}, /* %st0 --> mem double */ 47347461Sdonn {"fstl", 1, 0xddd0, _, ShortForm, FloatReg, 0, 0}, /* register */ 47447461Sdonn {"fists", 1, 0xdf, 2, Modrm, Mem, 0, 0}, /* %st0 --> mem word */ 47547461Sdonn 47647461Sdonn /* store (with pop) */ 47747461Sdonn {"fstp", 1, 0xddd8, _, ShortForm, FloatReg, 0, 0}, /* register */ 47847461Sdonn {"fstps", 1, 0xd9, 3, Modrm, Mem, 0, 0}, /* %st0 --> mem float */ 47947461Sdonn {"fistpl", 1, 0xdb, 3, Modrm, Mem, 0, 0}, /* %st0 --> mem word */ 48047461Sdonn {"fstpl", 1, 0xdd, 3, Modrm, Mem, 0, 0}, /* %st0 --> mem double */ 48147461Sdonn {"fstpl", 1, 0xddd8, _, ShortForm, FloatReg, 0, 0}, /* register */ 48247461Sdonn {"fistps", 1, 0xdf, 3, Modrm, Mem, 0, 0}, /* %st0 --> mem dword */ 48347461Sdonn {"fistpq", 1, 0xdf, 7, Modrm, Mem, 0, 0}, /* %st0 --> mem qword */ 48447461Sdonn {"fstpt", 1, 0xdb, 7, Modrm, Mem, 0, 0}, /* %st0 --> mem efloat */ 48547461Sdonn {"fbstp", 1, 0xdf, 6, Modrm, Mem, 0, 0}, /* %st0 --> mem bcd */ 48647461Sdonn 48747461Sdonn /* exchange %st<n> with %st0 */ 48847461Sdonn {"fxch", 1, 0xd9c8, _, ShortForm, FloatReg, 0, 0}, 48947461Sdonn 49047461Sdonn /* comparison (without pop) */ 49147461Sdonn {"fcom", 1, 0xd8d0, _, ShortForm, FloatReg, 0, 0}, 49247461Sdonn {"fcoms", 1, 0xd8, 2, Modrm, Mem, 0, 0}, /* compare %st0, mem float */ 49347461Sdonn {"ficoml", 1, 0xda, 2, Modrm, Mem, 0, 0}, /* compare %st0, mem word */ 49447461Sdonn {"fcoml", 1, 0xdc, 2, Modrm, Mem, 0, 0}, /* compare %st0, mem double */ 49547461Sdonn {"fcoml", 1, 0xd8d0, _, ShortForm, FloatReg, 0, 0}, 49647461Sdonn {"ficoms", 1, 0xde, 2, Modrm, Mem, 0, 0}, /* compare %st0, mem dword */ 49747461Sdonn 49847461Sdonn /* comparison (with pop) */ 49947461Sdonn {"fcomp", 1, 0xd8d8, _, ShortForm, FloatReg, 0, 0}, 50047461Sdonn {"fcomps", 1, 0xd8, 3, Modrm, Mem, 0, 0}, /* compare %st0, mem float */ 50147461Sdonn {"ficompl", 1, 0xda, 3, Modrm, Mem, 0, 0}, /* compare %st0, mem word */ 50247461Sdonn {"fcompl", 1, 0xdc, 3, Modrm, Mem, 0, 0}, /* compare %st0, mem double */ 50347461Sdonn {"fcompl", 1, 0xd8d8, _, ShortForm, FloatReg, 0, 0}, 50447461Sdonn {"ficomps", 1, 0xde, 3, Modrm, Mem, 0, 0}, /* compare %st0, mem dword */ 50547461Sdonn {"fcompp", 0, 0xded9, _, NoModrm, 0, 0, 0}, /* compare %st0, %st1 & pop twice */ 50647461Sdonn 50747461Sdonn /* unordered comparison (with pop) */ 50847461Sdonn {"fucom", 1, 0xdde0, _, ShortForm, FloatReg, 0, 0}, 50947461Sdonn {"fucomp", 1, 0xdde8, _, ShortForm, FloatReg, 0, 0}, 51047461Sdonn {"fucompp", 0, 0xdae9, _, NoModrm, 0, 0, 0}, /* ucompare %st0, %st1 & pop twice */ 51147461Sdonn 51247461Sdonn {"ftst", 0, 0xd9e4, _, NoModrm, 0, 0, 0}, /* test %st0 */ 51347461Sdonn {"fxam", 0, 0xd9e5, _, NoModrm, 0, 0, 0}, /* examine %st0 */ 51447461Sdonn 51547461Sdonn /* load constants into %st0 */ 51647461Sdonn {"fld1", 0, 0xd9e8, _, NoModrm, 0, 0, 0}, /* %st0 <-- 1.0 */ 51747461Sdonn {"fldl2t", 0, 0xd9e9, _, NoModrm, 0, 0, 0}, /* %st0 <-- log2(10) */ 51847461Sdonn {"fldl2e", 0, 0xd9ea, _, NoModrm, 0, 0, 0}, /* %st0 <-- log2(e) */ 51947461Sdonn {"fldpi", 0, 0xd9eb, _, NoModrm, 0, 0, 0}, /* %st0 <-- pi */ 52047461Sdonn {"fldlg2", 0, 0xd9ec, _, NoModrm, 0, 0, 0}, /* %st0 <-- log10(2) */ 52147461Sdonn {"fldln2", 0, 0xd9ed, _, NoModrm, 0, 0, 0}, /* %st0 <-- ln(2) */ 52247461Sdonn {"fldz", 0, 0xd9ee, _, NoModrm, 0, 0, 0}, /* %st0 <-- 0.0 */ 52347461Sdonn 52447461Sdonn /* arithmetic */ 52547461Sdonn 52647461Sdonn /* add */ 52747461Sdonn {"fadd", 1, 0xd8c0, _, ShortForm, FloatReg, 0, 0}, 52847461Sdonn {"fadd", 2, 0xd8c0, _, ShortForm|FloatD, FloatReg, FloatAcc, 0}, 52947461Sdonn {"fadd", 0, 0xdcc1, _, NoModrm, 0, 0, 0}, /* alias for fadd %st, %st(1) */ 53047461Sdonn {"faddp", 1, 0xdac0, _, ShortForm, FloatReg, 0, 0}, 53147461Sdonn {"faddp", 2, 0xdac0, _, ShortForm|FloatD, FloatReg, FloatAcc, 0}, 53247461Sdonn {"faddp", 0, 0xdec1, _, NoModrm, 0, 0, 0}, /* alias for faddp %st, %st(1) */ 53347461Sdonn {"fadds", 1, 0xd8, 0, Modrm, Mem, 0, 0}, 53447461Sdonn {"fiaddl", 1, 0xda, 0, Modrm, Mem, 0, 0}, 53547461Sdonn {"faddl", 1, 0xdc, 0, Modrm, Mem, 0, 0}, 53647461Sdonn {"fiadds", 1, 0xde, 0, Modrm, Mem, 0, 0}, 53747461Sdonn 53847461Sdonn /* sub */ 53947461Sdonn /* Note: intel has decided that certain of these operations are reversed 54047461Sdonn in assembler syntax. */ 54147461Sdonn {"fsub", 1, 0xd8e0, _, ShortForm, FloatReg, 0, 0}, 54247461Sdonn {"fsub", 2, 0xd8e0, _, ShortForm, FloatReg, FloatAcc, 0}, 54347461Sdonn #ifdef NON_BROKEN_OPCODES 54447461Sdonn {"fsub", 2, 0xdce8, _, ShortForm, FloatAcc, FloatReg, 0}, 54547461Sdonn #else 54647461Sdonn {"fsub", 2, 0xdce0, _, ShortForm, FloatAcc, FloatReg, 0}, 54747461Sdonn #endif 54847461Sdonn {"fsub", 0, 0xdce1, _, NoModrm, 0, 0, 0}, 54947461Sdonn {"fsubp", 1, 0xdae0, _, ShortForm, FloatReg, 0, 0}, 55047461Sdonn {"fsubp", 2, 0xdae0, _, ShortForm, FloatReg, FloatAcc, 0}, 55147461Sdonn #ifdef NON_BROKEN_OPCODES 55247461Sdonn {"fsubp", 2, 0xdee8, _, ShortForm, FloatAcc, FloatReg, 0}, 55347461Sdonn #else 55447461Sdonn {"fsubp", 2, 0xdee0, _, ShortForm, FloatAcc, FloatReg, 0}, 55547461Sdonn #endif 55647461Sdonn {"fsubp", 0, 0xdee1, _, NoModrm, 0, 0, 0}, 55747461Sdonn {"fsubs", 1, 0xd8, 4, Modrm, Mem, 0, 0}, 55847461Sdonn {"fisubl", 1, 0xda, 4, Modrm, Mem, 0, 0}, 55947461Sdonn {"fsubl", 1, 0xdc, 4, Modrm, Mem, 0, 0}, 56047461Sdonn {"fisubs", 1, 0xde, 4, Modrm, Mem, 0, 0}, 56147461Sdonn 56247461Sdonn /* sub reverse */ 56347461Sdonn {"fsubr", 1, 0xd8e8, _, ShortForm, FloatReg, 0, 0}, 56447461Sdonn {"fsubr", 2, 0xd8e8, _, ShortForm, FloatReg, FloatAcc, 0}, 56547461Sdonn #ifdef NON_BROKEN_OPCODES 56647461Sdonn {"fsubr", 2, 0xdce0, _, ShortForm, FloatAcc, FloatReg, 0}, 56747461Sdonn #else 56847461Sdonn {"fsubr", 2, 0xdce8, _, ShortForm, FloatAcc, FloatReg, 0}, 56947461Sdonn #endif 57047461Sdonn {"fsubr", 0, 0xdce9, _, NoModrm, 0, 0, 0}, 57147461Sdonn {"fsubrp", 1, 0xdae8, _, ShortForm, FloatReg, 0, 0}, 57247461Sdonn {"fsubrp", 2, 0xdae8, _, ShortForm, FloatReg, FloatAcc, 0}, 57347461Sdonn #ifdef NON_BROKEN_OPCODES 57447461Sdonn {"fsubrp", 2, 0xdee0, _, ShortForm, FloatAcc, FloatReg, 0}, 57547461Sdonn #else 57647461Sdonn {"fsubrp", 2, 0xdee8, _, ShortForm, FloatAcc, FloatReg, 0}, 57747461Sdonn #endif 57847461Sdonn {"fsubrp", 0, 0xdee9, _, NoModrm, 0, 0, 0}, 57947461Sdonn {"fsubrs", 1, 0xd8, 5, Modrm, Mem, 0, 0}, 58047461Sdonn {"fisubrl", 1, 0xda, 5, Modrm, Mem, 0, 0}, 58147461Sdonn {"fsubrl", 1, 0xdc, 5, Modrm, Mem, 0, 0}, 58247461Sdonn {"fisubrs", 1, 0xde, 5, Modrm, Mem, 0, 0}, 58347461Sdonn 58447461Sdonn /* mul */ 58547461Sdonn {"fmul", 1, 0xd8c8, _, ShortForm, FloatReg, 0, 0}, 58647461Sdonn {"fmul", 2, 0xd8c8, _, ShortForm|FloatD, FloatReg, FloatAcc, 0}, 58747461Sdonn {"fmul", 0, 0xdcc9, _, NoModrm, 0, 0, 0}, 58847461Sdonn {"fmulp", 1, 0xdac8, _, ShortForm, FloatReg, 0, 0}, 58947461Sdonn {"fmulp", 2, 0xdac8, _, ShortForm|FloatD, FloatReg, FloatAcc, 0}, 59047461Sdonn {"fmulp", 0, 0xdec9, _, NoModrm, 0, 0, 0}, 59147461Sdonn {"fmuls", 1, 0xd8, 1, Modrm, Mem, 0, 0}, 59247461Sdonn {"fimull", 1, 0xda, 1, Modrm, Mem, 0, 0}, 59347461Sdonn {"fmull", 1, 0xdc, 1, Modrm, Mem, 0, 0}, 59447461Sdonn {"fimuls", 1, 0xde, 1, Modrm, Mem, 0, 0}, 59547461Sdonn 59647461Sdonn /* div */ 59747461Sdonn /* Note: intel has decided that certain of these operations are reversed 59847461Sdonn in assembler syntax. */ 59947461Sdonn {"fdiv", 1, 0xd8f0, _, ShortForm, FloatReg, 0, 0}, 60047461Sdonn {"fdiv", 2, 0xd8f0, _, ShortForm, FloatReg, FloatAcc, 0}, 60147461Sdonn #ifdef NON_BROKEN_OPCODES 60247461Sdonn {"fdiv", 2, 0xdcf8, _, ShortForm, FloatAcc, FloatReg, 0}, 60347461Sdonn #else 60447461Sdonn {"fdiv", 2, 0xdcf0, _, ShortForm, FloatAcc, FloatReg, 0}, 60547461Sdonn #endif 60647461Sdonn {"fdiv", 0, 0xdcf1, _, NoModrm, 0, 0, 0}, 60747461Sdonn {"fdivp", 1, 0xdaf0, _, ShortForm, FloatReg, 0, 0}, 60847461Sdonn {"fdivp", 2, 0xdaf0, _, ShortForm, FloatReg, FloatAcc, 0}, 60947461Sdonn #ifdef NON_BROKEN_OPCODES 61047461Sdonn {"fdivp", 2, 0xdef8, _, ShortForm, FloatAcc, FloatReg, 0}, 61147461Sdonn #else 61247461Sdonn {"fdivp", 2, 0xdef0, _, ShortForm, FloatAcc, FloatReg, 0}, 61347461Sdonn #endif 61447461Sdonn {"fdivp", 0, 0xdef1, _, NoModrm, 0, 0, 0}, 61547461Sdonn {"fdivs", 1, 0xd8, 6, Modrm, Mem, 0, 0}, 61647461Sdonn {"fidivl", 1, 0xda, 6, Modrm, Mem, 0, 0}, 61747461Sdonn {"fdivl", 1, 0xdc, 6, Modrm, Mem, 0, 0}, 61847461Sdonn {"fidivs", 1, 0xde, 6, Modrm, Mem, 0, 0}, 61947461Sdonn 62047461Sdonn /* div reverse */ 62147461Sdonn {"fdivr", 1, 0xd8f8, _, ShortForm, FloatReg, 0, 0}, 62247461Sdonn {"fdivr", 2, 0xd8f8, _, ShortForm, FloatReg, FloatAcc, 0}, 62347461Sdonn #ifdef NON_BROKEN_OPCODES 62447461Sdonn {"fdivr", 2, 0xdcf0, _, ShortForm, FloatAcc, FloatReg, 0}, 62547461Sdonn #else 62647461Sdonn {"fdivr", 2, 0xdcf8, _, ShortForm, FloatAcc, FloatReg, 0}, 62747461Sdonn #endif 62847461Sdonn {"fdivr", 0, 0xdcf9, _, NoModrm, 0, 0, 0}, 62947461Sdonn {"fdivrp", 1, 0xdaf8, _, ShortForm, FloatReg, 0, 0}, 63047461Sdonn {"fdivrp", 2, 0xdaf8, _, ShortForm, FloatReg, FloatAcc, 0}, 63147461Sdonn #ifdef NON_BROKEN_OPCODES 63247461Sdonn {"fdivrp", 2, 0xdef0, _, ShortForm, FloatAcc, FloatReg, 0}, 63347461Sdonn #else 63447461Sdonn {"fdivrp", 2, 0xdef8, _, ShortForm, FloatAcc, FloatReg, 0}, 63547461Sdonn #endif 63647461Sdonn {"fdivrp", 0, 0xdef9, _, NoModrm, 0, 0, 0}, 63747461Sdonn {"fdivrs", 1, 0xd8, 7, Modrm, Mem, 0, 0}, 63847461Sdonn {"fidivrl", 1, 0xda, 7, Modrm, Mem, 0, 0}, 63947461Sdonn {"fdivrl", 1, 0xdc, 7, Modrm, Mem, 0, 0}, 64047461Sdonn {"fidivrs", 1, 0xde, 7, Modrm, Mem, 0, 0}, 64147461Sdonn 64247461Sdonn {"f2xm1", 0, 0xd9f0, _, NoModrm, 0, 0, 0}, 64347461Sdonn {"fyl2x", 0, 0xd9f1, _, NoModrm, 0, 0, 0}, 64447461Sdonn {"fptan", 0, 0xd9f2, _, NoModrm, 0, 0, 0}, 64547461Sdonn {"fpatan", 0, 0xd9f3, _, NoModrm, 0, 0, 0}, 64647461Sdonn {"fxtract", 0, 0xd9f4, _, NoModrm, 0, 0, 0}, 64747461Sdonn {"fprem1", 0, 0xd9f5, _, NoModrm, 0, 0, 0}, 64847461Sdonn {"fdecstp", 0, 0xd9f6, _, NoModrm, 0, 0, 0}, 64947461Sdonn {"fincstp", 0, 0xd9f7, _, NoModrm, 0, 0, 0}, 65047461Sdonn {"fprem", 0, 0xd9f8, _, NoModrm, 0, 0, 0}, 65147461Sdonn {"fyl2xp1", 0, 0xd9f9, _, NoModrm, 0, 0, 0}, 65247461Sdonn {"fsqrt", 0, 0xd9fa, _, NoModrm, 0, 0, 0}, 65347461Sdonn {"fsincos", 0, 0xd9fb, _, NoModrm, 0, 0, 0}, 65447461Sdonn {"frndint", 0, 0xd9fc, _, NoModrm, 0, 0, 0}, 65547461Sdonn {"fscale", 0, 0xd9fd, _, NoModrm, 0, 0, 0}, 65647461Sdonn {"fsin", 0, 0xd9fe, _, NoModrm, 0, 0, 0}, 65747461Sdonn {"fcos", 0, 0xd9ff, _, NoModrm, 0, 0, 0}, 65847461Sdonn 65947461Sdonn {"fchs", 0, 0xd9e0, _, NoModrm, 0, 0, 0}, 66047461Sdonn {"fabs", 0, 0xd9e1, _, NoModrm, 0, 0, 0}, 66147461Sdonn 66247461Sdonn /* processor control */ 66347461Sdonn {"fninit", 0, 0xdbe3, _, NoModrm, 0, 0, 0}, 66447461Sdonn {"finit", 0, 0xdbe3, _, NoModrm, 0, 0, 0}, 66547461Sdonn {"fldcw", 1, 0xd9, 5, Modrm, Mem, 0, 0}, 66647461Sdonn {"fnstcw", 1, 0xd9, 7, Modrm, Mem, 0, 0}, 66747461Sdonn {"fstcw", 1, 0xd9, 7, Modrm, Mem, 0, 0}, 66847461Sdonn {"fnstsw", 1, 0xdfe0, _, NoModrm, Acc, 0, 0}, 66947461Sdonn {"fnstsw", 1, 0xdd, 7, Modrm, Mem, 0, 0}, 67047461Sdonn {"fnstsw", 0, 0xdfe0, _, NoModrm, 0, 0, 0}, 67147461Sdonn {"fstsw", 1, 0xdfe0, _, NoModrm, Acc, 0, 0}, 67247461Sdonn {"fstsw", 1, 0xdd, 7, Modrm, Mem, 0, 0}, 67347461Sdonn {"fstsw", 0, 0xdfe0, _, NoModrm, 0, 0, 0}, 67447461Sdonn {"fnclex", 0, 0xdbe2, _, NoModrm, 0, 0, 0}, 67547461Sdonn {"fclex", 0, 0xdbe2, _, NoModrm, 0, 0, 0}, 67647461Sdonn /* 67747461Sdonn We ignore the short format (287) versions of fstenv/fldenv & fsave/frstor 67847461Sdonn instructions; i'm not sure how to add them or how they are different. 67947461Sdonn My 386/387 book offers no details about this. 68047461Sdonn */ 68147461Sdonn {"fnstenv", 1, 0xd9, 6, Modrm, Mem, 0, 0}, 68247461Sdonn {"fstenv", 1, 0xd9, 6, Modrm, Mem, 0, 0}, 68347461Sdonn {"fldenv", 1, 0xd9, 4, Modrm, Mem, 0, 0}, 68447461Sdonn {"fnsave", 1, 0xdd, 6, Modrm, Mem, 0, 0}, 68547461Sdonn {"fsave", 1, 0xdd, 6, Modrm, Mem, 0, 0}, 68647461Sdonn {"frstor", 1, 0xdd, 4, Modrm, Mem, 0, 0}, 68747461Sdonn 68847461Sdonn {"ffree", 1, 0xddc0, _, ShortForm, FloatReg, 0, 0}, 68947461Sdonn {"fnop", 0, 0xd9d0, _, NoModrm, 0, 0, 0}, 69047461Sdonn {"fwait", 0, 0x9b, _, NoModrm, 0, 0, 0}, 69147461Sdonn 69247461Sdonn /* 69347461Sdonn opcode prefixes; we allow them as seperate insns too 69447461Sdonn (see prefix table below) 69547461Sdonn */ 69647461Sdonn {"aword", 0, 0x67, _, NoModrm, 0, 0, 0}, 69747461Sdonn {"word", 0, 0x66, _, NoModrm, 0, 0, 0}, 69847461Sdonn {"lock", 0, 0xf0, _, NoModrm, 0, 0, 0}, 69947461Sdonn {"cs", 0, 0x2e, _, NoModrm, 0, 0, 0}, 70047461Sdonn {"ds", 0, 0x3e, _, NoModrm, 0, 0, 0}, 70147461Sdonn {"es", 0, 0x26, _, NoModrm, 0, 0, 0}, 70247461Sdonn {"fs", 0, 0x64, _, NoModrm, 0, 0, 0}, 70347461Sdonn {"gs", 0, 0x65, _, NoModrm, 0, 0, 0}, 70447461Sdonn {"ss", 0, 0x36, _, NoModrm, 0, 0, 0}, 70547461Sdonn {"rep", 0, 0xf3, _, NoModrm, 0, 0, 0}, 70647461Sdonn {"repe", 0, 0xf3, _, NoModrm, 0, 0, 0}, 70747461Sdonn { "repne", 0, 0xf2, _, NoModrm, 0, 0, 0}, 70847461Sdonn 70947461Sdonn {"", 0, 0, 0, 0, 0, 0, 0} /* sentinal */ 71047461Sdonn }; 71147461Sdonn #undef _ 71247461Sdonn 71347461Sdonn template *i386_optab_end 71447461Sdonn = i386_optab + sizeof (i386_optab)/sizeof(i386_optab[0]); 71547461Sdonn 71647461Sdonn /* 386 register table */ 71747461Sdonn 71847461Sdonn reg_entry i386_regtab[] = { 71947461Sdonn /* 8 bit regs */ 72047461Sdonn {"al", Reg8|Acc, 0}, {"cl", Reg8|ShiftCount, 1}, {"dl", Reg8, 2}, 72147461Sdonn {"bl", Reg8, 3}, 72247461Sdonn {"ah", Reg8, 4}, {"ch", Reg8, 5}, {"dh", Reg8, 6}, {"bh", Reg8, 7}, 72347461Sdonn /* 16 bit regs */ 72447461Sdonn {"ax", Reg16|Acc, 0}, {"cx", Reg16, 1}, {"dx", Reg16|InOutPortReg, 2}, {"bx", Reg16, 3}, 72547461Sdonn {"sp", Reg16, 4}, {"bp", Reg16, 5}, {"si", Reg16, 6}, {"di", Reg16, 7}, 72647461Sdonn /* 32 bit regs */ 72747461Sdonn {"eax", Reg32|Acc, 0}, {"ecx", Reg32, 1}, {"edx", Reg32, 2}, {"ebx", Reg32, 3}, 72847461Sdonn {"esp", Reg32, 4}, {"ebp", Reg32, 5}, {"esi", Reg32, 6}, {"edi", Reg32, 7}, 72947461Sdonn /* segment registers */ 73047461Sdonn {"es", SReg2, 0}, {"cs", SReg2, 1}, {"ss", SReg2, 2}, 73147461Sdonn {"ds", SReg2, 3}, {"fs", SReg3, 4}, {"gs", SReg3, 5}, 73247461Sdonn /* control registers */ 73347461Sdonn {"cr0", Control, 0}, {"cr2", Control, 2}, {"cr3", Control, 3}, 73447461Sdonn /* debug registers */ 73547461Sdonn {"db0", Debug, 0}, {"db1", Debug, 1}, {"db2", Debug, 2}, 73647461Sdonn {"db3", Debug, 3}, {"db6", Debug, 6}, {"db7", Debug, 7}, 73747461Sdonn /* test registers */ 73847461Sdonn {"tr6", Test, 6}, {"tr7", Test, 7}, 73947461Sdonn /* float registers */ 74047461Sdonn {"st(0)", FloatReg|FloatAcc, 0}, 74147461Sdonn {"st", FloatReg|FloatAcc, 0}, 74247461Sdonn {"st(1)", FloatReg, 1}, {"st(2)", FloatReg, 2}, 74347461Sdonn {"st(3)", FloatReg, 3}, {"st(4)", FloatReg, 4}, {"st(5)", FloatReg, 5}, 74447461Sdonn {"st(6)", FloatReg, 6}, {"st(7)", FloatReg, 7} 74547461Sdonn }; 74647461Sdonn 74747461Sdonn #define MAX_REG_NAME_SIZE 8 /* for parsing register names from input */ 74847461Sdonn 74947461Sdonn reg_entry *i386_regtab_end 75047461Sdonn = i386_regtab + sizeof(i386_regtab)/sizeof(i386_regtab[0]); 75147461Sdonn 75247461Sdonn /* segment stuff */ 75347461Sdonn seg_entry cs = { "cs", 0x2e }; 75447461Sdonn seg_entry ds = { "ds", 0x3e }; 75547461Sdonn seg_entry ss = { "ss", 0x36 }; 75647461Sdonn seg_entry es = { "es", 0x26 }; 75747461Sdonn seg_entry fs = { "fs", 0x64 }; 75847461Sdonn seg_entry gs = { "gs", 0x65 }; 75947461Sdonn seg_entry null = { "", 0x0 }; 76047461Sdonn 76147461Sdonn /* 76247461Sdonn This table is used to store the default segment register implied by all 76347461Sdonn possible memory addressing modes. 76447461Sdonn It is indexed by the mode & modrm entries of the modrm byte as follows: 76547461Sdonn index = (mode<<3) | modrm; 76647461Sdonn */ 76747461Sdonn seg_entry *one_byte_segment_defaults[] = { 76847461Sdonn /* mode 0 */ 76947461Sdonn &ds, &ds, &ds, &ds, &null, &ds, &ds, &ds, 77047461Sdonn /* mode 1 */ 77147461Sdonn &ds, &ds, &ds, &ds, &null, &ss, &ds, &ds, 77247461Sdonn /* mode 2 */ 77347461Sdonn &ds, &ds, &ds, &ds, &null, &ss, &ds, &ds, 77447461Sdonn /* mode 3 --- not a memory reference; never referenced */ 77547461Sdonn }; 77647461Sdonn 77747461Sdonn seg_entry *two_byte_segment_defaults[] = { 77847461Sdonn /* mode 0 */ 77947461Sdonn &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds, 78047461Sdonn /* mode 1 */ 78147461Sdonn &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds, 78247461Sdonn /* mode 2 */ 78347461Sdonn &ds, &ds, &ds, &ds, &ss, &ds, &ds, &ds, 78447461Sdonn /* mode 3 --- not a memory reference; never referenced */ 78547461Sdonn }; 78647461Sdonn 78747461Sdonn prefix_entry i386_prefixtab[] = { 78847461Sdonn { "addr16", 0x67 }, /* address size prefix ==> 16bit addressing 78947461Sdonn * (How is this useful?) */ 79047461Sdonn #define WORD_PREFIX_OPCODE 0x66 79147461Sdonn { "data16", 0x66 }, /* operand size prefix */ 79247461Sdonn { "lock", 0xf0 }, /* bus lock prefix */ 79347461Sdonn { "wait", 0x9b }, /* wait for coprocessor */ 79447461Sdonn { "cs", 0x2e }, { "ds", 0x3e }, /* segment overrides ... */ 79547461Sdonn { "es", 0x26 }, { "fs", 0x64 }, 79647461Sdonn { "gs", 0x65 }, { "ss", 0x36 }, 79747461Sdonn /* REPE & REPNE used to detect rep/repne with a non-string instruction */ 79847461Sdonn #define REPNE 0xf2 79947461Sdonn #define REPE 0xf3 80047461Sdonn { "rep", 0xf3 }, { "repe", 0xf3 }, /* repeat string instructions */ 80147461Sdonn { "repne", 0xf2 } 80247461Sdonn }; 80347461Sdonn 80447461Sdonn prefix_entry *i386_prefixtab_end 80547461Sdonn = i386_prefixtab + sizeof(i386_prefixtab)/sizeof(i386_prefixtab[0]); 80647461Sdonn 807