1*204c7515Smpi /* $OpenBSD: if_urtwreg.h,v 1.16 2014/09/01 16:02:06 mpi Exp $ */ 2d63cd6d5Smartynas 30e584c77Skevlo /*- 43d4b849eSmartynas * Copyright (c) 2009 Martynas Venckus <martynas@openbsd.org> 50187f01eSjsg * Copyright (c) 2008 Weongyo Jeong <weongyo@FreeBSD.org> 60e584c77Skevlo * 70187f01eSjsg * Permission to use, copy, modify, and distribute this software for any 80187f01eSjsg * purpose with or without fee is hereby granted, provided that the above 90187f01eSjsg * copyright notice and this permission notice appear in all copies. 100e584c77Skevlo * 110187f01eSjsg * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 120187f01eSjsg * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 130187f01eSjsg * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 140187f01eSjsg * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 150187f01eSjsg * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 160187f01eSjsg * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 170187f01eSjsg * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 180e584c77Skevlo */ 190e584c77Skevlo 20c0e29f5aSmartynas /* 21c0e29f5aSmartynas * Known hardware revisions. 22c0e29f5aSmartynas */ 23c0e29f5aSmartynas #define URTW_HWREV_8187 0x01 2497f52115Smartynas #define URTW_HWREV_8187_B 0x02 2597f52115Smartynas #define URTW_HWREV_8187_D 0x04 263d4b849eSmartynas #define URTW_HWREV_8187B 0x08 273d4b849eSmartynas #define URTW_HWREV_8187B_B 0x10 283d4b849eSmartynas #define URTW_HWREV_8187B_D 0x20 293d4b849eSmartynas #define URTW_HWREV_8187B_E 0x40 30c0e29f5aSmartynas 31c0e29f5aSmartynas /* 32c0e29f5aSmartynas * Registers specific to RTL8187 and RTL8187B. 33c0e29f5aSmartynas */ 340e584c77Skevlo #define URTW_MAC0 0x0000 /* 1 byte */ 350e584c77Skevlo #define URTW_MAC1 0x0001 /* 1 byte */ 360e584c77Skevlo #define URTW_MAC2 0x0002 /* 1 byte */ 370e584c77Skevlo #define URTW_MAC3 0x0003 /* 1 byte */ 380e584c77Skevlo #define URTW_MAC4 0x0004 /* 1 byte */ 390e584c77Skevlo #define URTW_MAC5 0x0005 /* 1 byte */ 40ac7c6af9Smartynas #define URTW_8187_BRSR 0x002c /* 2 byte */ 410e584c77Skevlo #define URTW_BRSR_MBR_8185 (0x0fff) 423d4b849eSmartynas #define URTW_8187B_EIFS 0x002d /* 1 byte */ 430e584c77Skevlo #define URTW_BSSID 0x002e /* 6 byte */ 440e584c77Skevlo #define URTW_RESP_RATE 0x0034 /* 1 byte */ 453d4b849eSmartynas #define URTW_8187B_BRSR 0x0034 /* 2 byte */ 460e584c77Skevlo #define URTW_RESP_MAX_RATE_SHIFT (4) 470e584c77Skevlo #define URTW_RESP_MIN_RATE_SHIFT (0) 48ac7c6af9Smartynas #define URTW_8187_EIFS 0x0035 /* 1 byte */ 490e584c77Skevlo #define URTW_INTR_MASK 0x003c /* 2 byte */ 500e584c77Skevlo #define URTW_CMD 0x0037 /* 1 byte */ 510e584c77Skevlo #define URTW_CMD_TX_ENABLE (0x4) 520e584c77Skevlo #define URTW_CMD_RX_ENABLE (0x8) 530e584c77Skevlo #define URTW_CMD_RST (0x10) 540e584c77Skevlo #define URTW_TX_CONF 0x0040 /* 4 byte */ 5597f52115Smartynas #define URTW_TX_HWREV_MASK (7 << 25) 5697f52115Smartynas #define URTW_TX_HWREV_8187_D (5 << 25) 5797f52115Smartynas #define URTW_TX_HWREV_8187B_D (6 << 25) 583d4b849eSmartynas #define URTW_TX_DURPROCMODE (1 << 30) 593d4b849eSmartynas #define URTW_TX_DISREQQSIZE (1 << 28) 603d4b849eSmartynas #define URTW_TX_SHORTRETRY (7 << 8) 613d4b849eSmartynas #define URTW_TX_LONGRETRY (7 << 0) 620e584c77Skevlo #define URTW_TX_LOOPBACK_SHIFT (17) 630e584c77Skevlo #define URTW_TX_LOOPBACK_NONE (0 << URTW_TX_LOOPBACK_SHIFT) 640e584c77Skevlo #define URTW_TX_LOOPBACK_MAC (1 << URTW_TX_LOOPBACK_SHIFT) 650e584c77Skevlo #define URTW_TX_LOOPBACK_BASEBAND (2 << URTW_TX_LOOPBACK_SHIFT) 660e584c77Skevlo #define URTW_TX_LOOPBACK_CONTINUE (3 << URTW_TX_LOOPBACK_SHIFT) 670e584c77Skevlo #define URTW_TX_LOOPBACK_MASK (0x60000) 680e584c77Skevlo #define URTW_TX_DPRETRY_MASK (0xff00) 690e584c77Skevlo #define URTW_TX_RTSRETRY_MASK (0xff) 700e584c77Skevlo #define URTW_TX_DPRETRY_SHIFT (0) 710e584c77Skevlo #define URTW_TX_RTSRETRY_SHIFT (8) 720e584c77Skevlo #define URTW_TX_NOCRC (0x10000) 730e584c77Skevlo #define URTW_TX_MXDMA_MASK (0xe00000) 740e584c77Skevlo #define URTW_TX_MXDMA_1024 (6 << URTW_TX_MXDMA_SHIFT) 750e584c77Skevlo #define URTW_TX_MXDMA_2048 (7 << URTW_TX_MXDMA_SHIFT) 760e584c77Skevlo #define URTW_TX_MXDMA_SHIFT (21) 7761e87b28Sderaadt #define URTW_TX_CWMIN (1U << 31) 7861e87b28Sderaadt #define URTW_TX_DISCW (1U << 20) 7961e87b28Sderaadt #define URTW_TX_SWPLCPLEN (1U << 24) 800e584c77Skevlo #define URTW_TX_NOICV (0x80000) 810e584c77Skevlo #define URTW_RX 0x0044 /* 4 byte */ 820e584c77Skevlo #define URTW_RX_9356SEL (1 << 6) 830e584c77Skevlo #define URTW_RX_FILTER_MASK \ 840e584c77Skevlo (URTW_RX_FILTER_ALLMAC | URTW_RX_FILTER_NICMAC | URTW_RX_FILTER_MCAST | \ 850e584c77Skevlo URTW_RX_FILTER_BCAST | URTW_RX_FILTER_CRCERR | URTW_RX_FILTER_ICVERR | \ 860e584c77Skevlo URTW_RX_FILTER_DATA | URTW_RX_FILTER_CTL | URTW_RX_FILTER_MNG | \ 870e584c77Skevlo (1 << 21) | \ 880e584c77Skevlo URTW_RX_FILTER_PWR | URTW_RX_CHECK_BSSID) 890e584c77Skevlo #define URTW_RX_FILTER_ALLMAC (0x00000001) 900e584c77Skevlo #define URTW_RX_FILTER_NICMAC (0x00000002) 910e584c77Skevlo #define URTW_RX_FILTER_MCAST (0x00000004) 920e584c77Skevlo #define URTW_RX_FILTER_BCAST (0x00000008) 930e584c77Skevlo #define URTW_RX_FILTER_CRCERR (0x00000020) 940e584c77Skevlo #define URTW_RX_FILTER_ICVERR (0x00001000) 950e584c77Skevlo #define URTW_RX_FILTER_DATA (0x00040000) 960e584c77Skevlo #define URTW_RX_FILTER_CTL (0x00080000) 970e584c77Skevlo #define URTW_RX_FILTER_MNG (0x00100000) 980e584c77Skevlo #define URTW_RX_FILTER_PWR (0x00400000) 990e584c77Skevlo #define URTW_RX_CHECK_BSSID (0x00800000) 1000e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_MASK ((1 << 13) | (1 << 14) | (1 << 15)) 1010e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_SHIFT (13) 1020e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_128 (3) 1030e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_256 (4) 1040e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_512 (5) 1050e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_1024 (6) 1060e584c77Skevlo #define URTW_RX_FIFO_THRESHOLD_NONE (7 << URTW_RX_FIFO_THRESHOLD_SHIFT) 1070e584c77Skevlo #define URTW_RX_AUTORESETPHY (1 << URTW_RX_AUTORESETPHY_SHIFT) 1080e584c77Skevlo #define URTW_RX_AUTORESETPHY_SHIFT (28) 1090e584c77Skevlo #define URTW_MAX_RX_DMA_MASK ((1<<8) | (1<<9) | (1<<10)) 1100e584c77Skevlo #define URTW_MAX_RX_DMA_2048 (7 << URTW_MAX_RX_DMA_SHIFT) 1110e584c77Skevlo #define URTW_MAX_RX_DMA_1024 (6) 1120e584c77Skevlo #define URTW_MAX_RX_DMA_SHIFT (10) 11361e87b28Sderaadt #define URTW_RCR_ONLYERLPKT (1U << 31) 1140e584c77Skevlo #define URTW_INT_TIMEOUT 0x0048 /* 4 byte */ 1150e584c77Skevlo #define URTW_EPROM_CMD 0x0050 /* 1 byte */ 1160e584c77Skevlo #define URTW_EPROM_CMD_NORMAL (0x0) 1170e584c77Skevlo #define URTW_EPROM_CMD_NORMAL_MODE \ 1180e584c77Skevlo (URTW_EPROM_CMD_NORMAL << URTW_EPROM_CMD_SHIFT) 1190e584c77Skevlo #define URTW_EPROM_CMD_LOAD (0x1) 1200e584c77Skevlo #define URTW_EPROM_CMD_PROGRAM (0x2) 1210e584c77Skevlo #define URTW_EPROM_CMD_PROGRAM_MODE \ 1220e584c77Skevlo (URTW_EPROM_CMD_PROGRAM << URTW_EPROM_CMD_SHIFT) 1230e584c77Skevlo #define URTW_EPROM_CMD_CONFIG (0x3) 1240e584c77Skevlo #define URTW_EPROM_CMD_SHIFT (6) 1250e584c77Skevlo #define URTW_EPROM_CMD_MASK ((1 << 7) | (1 << 6)) 1260e584c77Skevlo #define URTW_EPROM_READBIT (0x1) 1270e584c77Skevlo #define URTW_EPROM_WRITEBIT (0x2) 1280e584c77Skevlo #define URTW_EPROM_CK (0x4) 1290e584c77Skevlo #define URTW_EPROM_CS (0x8) 1303d4b849eSmartynas #define URTW_CONFIG1 0x0052 /* 1 byte */ 131abcf0a78Smartynas #define URTW_CONFIG2 0x0053 /* 1 byte */ 1320e584c77Skevlo #define URTW_ANAPARAM 0x0054 /* 4 byte */ 133896bfc84Smartynas #define URTW_8187_8225_ANAPARAM_ON (0xa0000a59) 1343d4b849eSmartynas #define URTW_8187B_8225_ANAPARAM_ON (0x45090658) 1350e584c77Skevlo #define URTW_MSR 0x0058 /* 1 byte */ 1360e584c77Skevlo #define URTW_MSR_LINK_MASK ((1 << 2) | (1 << 3)) 1370e584c77Skevlo #define URTW_MSR_LINK_SHIFT (2) 1380e584c77Skevlo #define URTW_MSR_LINK_NONE (0 << URTW_MSR_LINK_SHIFT) 1390e584c77Skevlo #define URTW_MSR_LINK_ADHOC (1 << URTW_MSR_LINK_SHIFT) 1400e584c77Skevlo #define URTW_MSR_LINK_STA (2 << URTW_MSR_LINK_SHIFT) 1410e584c77Skevlo #define URTW_MSR_LINK_HOSTAP (3 << URTW_MSR_LINK_SHIFT) 1423d4b849eSmartynas #define URTW_MSR_LINK_ENEDCA (4 << URTW_MSR_LINK_SHIFT) 1430e584c77Skevlo #define URTW_CONFIG3 0x0059 /* 1 byte */ 1440e584c77Skevlo #define URTW_CONFIG3_ANAPARAM_WRITE (0x40) 1450e584c77Skevlo #define URTW_CONFIG3_ANAPARAM_W_SHIFT (6) 1463d4b849eSmartynas #define URTW_CONFIG3_GNT_SELECT (0x80) 1470e584c77Skevlo #define URTW_PSR 0x005e /* 1 byte */ 1480e584c77Skevlo #define URTW_ANAPARAM2 0x0060 /* 4 byte */ 149896bfc84Smartynas #define URTW_8187_8225_ANAPARAM2_ON (0x860c7312) 1503d4b849eSmartynas #define URTW_8187B_8225_ANAPARAM2_ON (0x727f3f52) 1510e584c77Skevlo #define URTW_BEACON_INTERVAL 0x0070 /* 2 byte */ 1520e584c77Skevlo #define URTW_ATIM_WND 0x0072 /* 2 byte */ 1530e584c77Skevlo #define URTW_BEACON_INTERVAL_TIME 0x0074 /* 2 byte */ 1540e584c77Skevlo #define URTW_ATIM_TR_ITV 0x0076 /* 2 byte */ 1550e584c77Skevlo #define URTW_RF_PINS_OUTPUT 0x0080 /* 2 byte */ 1560e584c77Skevlo #define URTW_BB_HOST_BANG_CLK (1 << 1) 1570e584c77Skevlo #define URTW_BB_HOST_BANG_EN (1 << 2) 1580e584c77Skevlo #define URTW_BB_HOST_BANG_RW (1 << 3) 1590e584c77Skevlo #define URTW_RF_PINS_ENABLE 0x0082 /* 2 byte */ 1600e584c77Skevlo #define URTW_RF_PINS_SELECT 0x0084 /* 2 byte */ 1610e584c77Skevlo #define URTW_RF_PINS_INPUT 0x0086 /* 2 byte */ 1620e584c77Skevlo #define URTW_RF_PARA 0x0088 /* 4 byte */ 1630e584c77Skevlo #define URTW_RF_TIMING 0x008c /* 4 byte */ 1640e584c77Skevlo #define URTW_GP_ENABLE 0x0090 /* 1 byte */ 1650e584c77Skevlo #define URTW_GPIO 0x0091 /* 1 byte */ 1663d4b849eSmartynas #define URTW_HSSI_PARA 0x0094 /* 4 byte */ 1670e584c77Skevlo #define URTW_TX_AGC_CTL 0x009c /* 1 byte */ 1680e584c77Skevlo #define URTW_TX_AGC_CTL_PERPACKET_GAIN (0x1) 1690e584c77Skevlo #define URTW_TX_AGC_CTL_PERPACKET_ANTSEL (0x2) 1700e584c77Skevlo #define URTW_TX_AGC_CTL_FEEDBACK_ANT (0x4) 1710e584c77Skevlo #define URTW_TX_GAIN_CCK 0x009d /* 1 byte */ 1720e584c77Skevlo #define URTW_TX_GAIN_OFDM 0x009e /* 1 byte */ 1730e584c77Skevlo #define URTW_TX_ANTENNA 0x009f /* 1 byte */ 1740e584c77Skevlo #define URTW_WPA_CONFIG 0x00b0 /* 1 byte */ 1750e584c77Skevlo #define URTW_SIFS 0x00b4 /* 1 byte */ 1760e584c77Skevlo #define URTW_DIFS 0x00b5 /* 1 byte */ 1770e584c77Skevlo #define URTW_SLOT 0x00b6 /* 1 byte */ 1780e584c77Skevlo #define URTW_CW_CONF 0x00bc /* 1 byte */ 1790e584c77Skevlo #define URTW_CW_CONF_PERPACKET_RETRY (0x2) 1800e584c77Skevlo #define URTW_CW_CONF_PERPACKET_CW (0x1) 1810e584c77Skevlo #define URTW_CW_VAL 0x00bd /* 1 byte */ 1820e584c77Skevlo #define URTW_RATE_FALLBACK 0x00be /* 1 byte */ 1833d4b849eSmartynas #define URTW_RATE_FALLBACK_ENABLE (0x80) 1843d4b849eSmartynas #define URTW_ACM_CONTROL 0x00bf /* 1 byte */ 1853d4b849eSmartynas #define URTW_8187B_HWREV 0x00e1 /* 1 byte */ 1863d4b849eSmartynas #define URTW_8187B_HWREV_8187B_B (0x0) 1873d4b849eSmartynas #define URTW_8187B_HWREV_8187B_D (0x1) 1883d4b849eSmartynas #define URTW_8187B_HWREV_8187B_E (0x2) 1893d4b849eSmartynas #define URTW_INT_MIG 0x00e2 /* 2 byte */ 1903d4b849eSmartynas #define URTW_TID_AC_MAP 0x00e8 /* 2 byte */ 1913d4b849eSmartynas #define URTW_ANAPARAM3 0x00ee /* 4 byte */ 1923d4b849eSmartynas #define URTW_8187B_8225_ANAPARAM3_ON (0x0) 1930e584c77Skevlo #define URTW_TALLY_SEL 0x00fc /* 1 byte */ 1943d4b849eSmartynas #define URTW_AC_VO 0x00f0 /* 1 byte */ 1953d4b849eSmartynas #define URTW_AC_VI 0x00f4 /* 1 byte */ 1963d4b849eSmartynas #define URTW_AC_BE 0x00f8 /* 1 byte */ 1973d4b849eSmartynas #define URTW_AC_BK 0x00fc /* 1 byte */ 1983d4b849eSmartynas #define URTW_FEMR 0x01d4 /* 2 byte */ 1993d4b849eSmartynas #define URTW_ARFR 0x01e0 /* 2 byte */ 2003d4b849eSmartynas #define URTW_RFSW_CTRL 0x0272 /* 2 byte */ 2010e584c77Skevlo 2020e584c77Skevlo /* for EEPROM */ 2030e584c77Skevlo #define URTW_EPROM_TXPW_BASE 0x05 2040e584c77Skevlo #define URTW_EPROM_RFCHIPID 0x06 2050e584c77Skevlo #define URTW_EPROM_RFCHIPID_RTL8225U (5) 2060e584c77Skevlo #define URTW_EPROM_MACADDR 0x07 2070e584c77Skevlo #define URTW_EPROM_TXPW0 0x16 2080e584c77Skevlo #define URTW_EPROM_TXPW2 0x1b 2090e584c77Skevlo #define URTW_EPROM_TXPW1 0x3d 2100e584c77Skevlo #define URTW_EPROM_SWREV 0x3f 2110e584c77Skevlo #define URTW_EPROM_CID_MASK (0xff) 2120e584c77Skevlo #define URTW_EPROM_CID_RSVD0 (0x00) 2130e584c77Skevlo #define URTW_EPROM_CID_RSVD1 (0xff) 2140e584c77Skevlo #define URTW_EPROM_CID_ALPHA0 (0x01) 2150e584c77Skevlo #define URTW_EPROM_CID_SERCOMM_PS (0x02) 2160e584c77Skevlo #define URTW_EPROM_CID_HW_LED (0x03) 2170e584c77Skevlo 2180e584c77Skevlo /* LED */ 2190e584c77Skevlo #define URTW_CID_DEFAULT 0 2200e584c77Skevlo #define URTW_CID_8187_ALPHA0 1 2210e584c77Skevlo #define URTW_CID_8187_SERCOMM_PS 2 2220e584c77Skevlo #define URTW_CID_8187_HW_LED 3 2230e584c77Skevlo #define URTW_SW_LED_MODE0 0 2240e584c77Skevlo #define URTW_SW_LED_MODE1 1 2250e584c77Skevlo #define URTW_SW_LED_MODE2 2 2260e584c77Skevlo #define URTW_SW_LED_MODE3 3 2270e584c77Skevlo #define URTW_HW_LED 4 2280e584c77Skevlo #define URTW_LED_CTL_POWER_ON 0 2290e584c77Skevlo #define URTW_LED_CTL_LINK 2 2300e584c77Skevlo #define URTW_LED_CTL_TX 4 2310e584c77Skevlo #define URTW_LED_PIN_GPIO0 0 2320e584c77Skevlo #define URTW_LED_PIN_LED0 1 2330e584c77Skevlo #define URTW_LED_PIN_LED1 2 2340e584c77Skevlo #define URTW_LED_UNKNOWN 0 2350e584c77Skevlo #define URTW_LED_ON 1 2360e584c77Skevlo #define URTW_LED_OFF 2 2370e584c77Skevlo #define URTW_LED_BLINK_NORMAL 3 2380e584c77Skevlo #define URTW_LED_BLINK_SLOWLY 4 2390e584c77Skevlo #define URTW_LED_POWER_ON_BLINK 5 2400e584c77Skevlo #define URTW_LED_SCAN_BLINK 6 2410e584c77Skevlo #define URTW_LED_NO_LINK_BLINK 7 2420e584c77Skevlo #define URTW_LED_BLINK_CM3 8 2430e584c77Skevlo 2440e584c77Skevlo /* for extra area */ 2450e584c77Skevlo #define URTW_EPROM_DISABLE 0 2460e584c77Skevlo #define URTW_EPROM_ENABLE 1 2470e584c77Skevlo #define URTW_EPROM_DELAY 10 2480e584c77Skevlo #define URTW_8187_GETREGS_REQ 5 2490e584c77Skevlo #define URTW_8187_SETREGS_REQ 5 2500e584c77Skevlo #define URTW_8225_RF_MAX_SENS 6 2510e584c77Skevlo #define URTW_8225_RF_DEF_SENS 4 2520e584c77Skevlo #define URTW_DEFAULT_RTS_RETRY 7 2530e584c77Skevlo #define URTW_DEFAULT_TX_RETRY 7 2540e584c77Skevlo #define URTW_DEFAULT_RTS_THRESHOLD 2342U 2550e584c77Skevlo 2560e584c77Skevlo #define URTW_MAX_CHANNELS 15 2570e584c77Skevlo 25861a07a57Smartynas struct urtw_tx_data { 25961a07a57Smartynas struct urtw_softc *sc; 260ab0b1be7Smglocker struct usbd_xfer *xfer; 26161a07a57Smartynas uint8_t *buf; 26261a07a57Smartynas struct ieee80211_node *ni; 26361a07a57Smartynas }; 26461a07a57Smartynas 26561a07a57Smartynas struct urtw_rx_data { 2660e584c77Skevlo struct urtw_softc *sc; 267ab0b1be7Smglocker struct usbd_xfer *xfer; 2680e584c77Skevlo uint8_t *buf; 2690e584c77Skevlo struct mbuf *m; 2700e584c77Skevlo }; 2710e584c77Skevlo 2720e584c77Skevlo /* XXX not correct.. */ 2730e584c77Skevlo #define URTW_MIN_RXBUFSZ \ 2740e584c77Skevlo (sizeof(struct ieee80211_frame_min)) 2750e584c77Skevlo 2760e584c77Skevlo #define URTW_RX_DATA_LIST_COUNT 1 2770e584c77Skevlo #define URTW_TX_DATA_LIST_COUNT 16 2780e584c77Skevlo #define URTW_RX_MAXSIZE 0x9c4 2790e584c77Skevlo #define URTW_TX_MAXSIZE 0x9c4 2800e584c77Skevlo 2810e584c77Skevlo struct urtw_rx_radiotap_header { 2820e584c77Skevlo struct ieee80211_radiotap_header wr_ihdr; 2830e584c77Skevlo uint8_t wr_flags; 2840e584c77Skevlo uint16_t wr_chan_freq; 2850e584c77Skevlo uint16_t wr_chan_flags; 2860e584c77Skevlo int8_t wr_dbm_antsignal; 2870e584c77Skevlo } __packed; 2880e584c77Skevlo 2890e584c77Skevlo #define URTW_RX_RADIOTAP_PRESENT \ 2900e584c77Skevlo ((1 << IEEE80211_RADIOTAP_FLAGS) | \ 2910e584c77Skevlo (1 << IEEE80211_RADIOTAP_CHANNEL) | \ 2920e584c77Skevlo (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL)) 2930e584c77Skevlo 2940e584c77Skevlo struct urtw_tx_radiotap_header { 2950e584c77Skevlo struct ieee80211_radiotap_header wt_ihdr; 2960e584c77Skevlo uint8_t wt_flags; 2970e584c77Skevlo uint8_t wt_rate; 2980e584c77Skevlo uint16_t wt_chan_freq; 2990e584c77Skevlo uint16_t wt_chan_flags; 3000e584c77Skevlo } __packed; 3010e584c77Skevlo 3020e584c77Skevlo #define URTW_TX_RADIOTAP_PRESENT \ 3030e584c77Skevlo ((1 << IEEE80211_RADIOTAP_FLAGS) | \ 3040e584c77Skevlo (1 << IEEE80211_RADIOTAP_CHANNEL)) 3050e584c77Skevlo 306abcf0a78Smartynas struct urtw_rf { 307abcf0a78Smartynas /* RF methods */ 308abcf0a78Smartynas usbd_status (*init)(struct urtw_rf *); 309abcf0a78Smartynas usbd_status (*set_chan)(struct urtw_rf *, int); 310abcf0a78Smartynas usbd_status (*set_sens)(struct urtw_rf *); 311abcf0a78Smartynas 312abcf0a78Smartynas /* RF attributes */ 313abcf0a78Smartynas struct urtw_softc *rf_sc; 314abcf0a78Smartynas uint32_t max_sens; 315abcf0a78Smartynas uint32_t sens; 316abcf0a78Smartynas }; 317abcf0a78Smartynas 3180e584c77Skevlo struct urtw_softc { 3190e584c77Skevlo struct device sc_dev; 3200e584c77Skevlo struct ieee80211com sc_ic; 3210e584c77Skevlo int (*sc_newstate)(struct ieee80211com *, 3220e584c77Skevlo enum ieee80211_state, int); 323f110151dSjsg int (*sc_init)(struct ifnet *); 324abcf0a78Smartynas struct urtw_rf sc_rf; 325abcf0a78Smartynas 326abcf0a78Smartynas struct usb_task sc_task; 327ab0b1be7Smglocker struct usbd_device *sc_udev; 328ab0b1be7Smglocker struct usbd_interface *sc_iface; 3290e584c77Skevlo 330abcf0a78Smartynas enum ieee80211_state sc_state; 331abcf0a78Smartynas int sc_arg; 3320e584c77Skevlo int sc_if_flags; 333abcf0a78Smartynas 33497f52115Smartynas uint8_t sc_hwrev; 3350e584c77Skevlo int sc_flags; 3360e584c77Skevlo #define URTW_INIT_ONCE (1 << 1) 3370e584c77Skevlo int sc_epromtype; 3380e584c77Skevlo #define URTW_EEPROM_93C46 0 3390e584c77Skevlo #define URTW_EEPROM_93C56 1 3400e584c77Skevlo uint8_t sc_crcmon; 3410e584c77Skevlo uint8_t sc_bssid[IEEE80211_ADDR_LEN]; 3420e584c77Skevlo 3430e584c77Skevlo /* for LED */ 3440e584c77Skevlo struct timeout sc_led_ch; 3450e584c77Skevlo struct usb_task sc_ledtask; 3460e584c77Skevlo uint8_t sc_psr; 3470e584c77Skevlo uint8_t sc_strategy; 3480e584c77Skevlo #define URTW_LED_GPIO 1 3490e584c77Skevlo uint8_t sc_gpio_ledon; 3500e584c77Skevlo uint8_t sc_gpio_ledinprogress; 3510e584c77Skevlo uint8_t sc_gpio_ledstate; 3520e584c77Skevlo uint8_t sc_gpio_ledpin; 3530e584c77Skevlo uint8_t sc_gpio_blinktime; 3540e584c77Skevlo uint8_t sc_gpio_blinkstate; 3550e584c77Skevlo /* RX/TX */ 356ab0b1be7Smglocker struct usbd_pipe *sc_rxpipe; 357ab0b1be7Smglocker struct usbd_pipe *sc_txpipe_low; 358ab0b1be7Smglocker struct usbd_pipe *sc_txpipe_normal; 3590e584c77Skevlo #define URTW_PRIORITY_LOW 0 3600e584c77Skevlo #define URTW_PRIORITY_NORMAL 1 3610e584c77Skevlo #define URTW_DATA_TIMEOUT 10000 /* 10 sec */ 36273fcefe2Smartynas struct urtw_rx_data sc_rx_data[URTW_RX_DATA_LIST_COUNT]; 36373fcefe2Smartynas struct urtw_tx_data sc_tx_data[URTW_TX_DATA_LIST_COUNT]; 3640e584c77Skevlo uint32_t sc_tx_low_queued; 3650e584c77Skevlo uint32_t sc_tx_normal_queued; 3660e584c77Skevlo uint32_t sc_txidx; 3670e584c77Skevlo uint8_t sc_rts_retry; 3680e584c77Skevlo uint8_t sc_tx_retry; 3690e584c77Skevlo uint8_t sc_preamble_mode; 3700e584c77Skevlo struct timeout scan_to; 3710e584c77Skevlo int sc_txtimer; 3720e584c77Skevlo int sc_currate; 3730e584c77Skevlo /* TX power */ 3740e584c77Skevlo uint8_t sc_txpwr_cck[URTW_MAX_CHANNELS]; 3750e584c77Skevlo uint8_t sc_txpwr_cck_base; 3760e584c77Skevlo uint8_t sc_txpwr_ofdm[URTW_MAX_CHANNELS]; 3770e584c77Skevlo uint8_t sc_txpwr_ofdm_base; 3780e584c77Skevlo 3790e584c77Skevlo #if NBPFILTER > 0 3800e584c77Skevlo caddr_t sc_drvbpf; 3810e584c77Skevlo 3820e584c77Skevlo union { 3830e584c77Skevlo struct urtw_rx_radiotap_header th; 3840e584c77Skevlo uint8_t pad[64]; 3850e584c77Skevlo } sc_rxtapu; 3860e584c77Skevlo #define sc_rxtap sc_rxtapu.th 3870e584c77Skevlo int sc_rxtap_len; 3880e584c77Skevlo 3890e584c77Skevlo union { 3900e584c77Skevlo struct urtw_tx_radiotap_header th; 3910e584c77Skevlo uint8_t pad[64]; 3920e584c77Skevlo } sc_txtapu; 3930e584c77Skevlo #define sc_txtap sc_txtapu.th 3940e584c77Skevlo int sc_txtap_len; 3950e584c77Skevlo #endif 3960e584c77Skevlo }; 397d63cd6d5Smartynas 398