1*d52a9321Smpi /* $OpenBSD: if_urlreg.h,v 1.15 2013/10/28 16:08:08 mpi Exp $ */ 236394e5fSnate /* $NetBSD: if_urlreg.h,v 1.1 2002/03/28 21:09:11 ichiro Exp $ */ 336394e5fSnate /* 436394e5fSnate * Copyright (c) 2001, 2002 536394e5fSnate * Shingo WATANABE <nabe@nabechan.org>. All rights reserved. 636394e5fSnate * 736394e5fSnate * Redistribution and use in source and binary forms, with or without 836394e5fSnate * modification, are permitted provided that the following conditions 936394e5fSnate * are met: 1036394e5fSnate * 1. Redistributions of source code must retain the above copyright 1136394e5fSnate * notice, this list of conditions and the following disclaimer. 1236394e5fSnate * 2. Redistributions in binary form must reproduce the above copyright 1336394e5fSnate * notice, this list of conditions and the following disclaimer in the 1436394e5fSnate * documentation and/or other materials provided with the distribution. 150d859a72Sdlg * 3. Neither the name of the author nor the names of any co-contributors 1636394e5fSnate * may be used to endorse or promote products derived from this software 1736394e5fSnate * without specific prior written permission. 1836394e5fSnate * 1936394e5fSnate * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 2036394e5fSnate * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2136394e5fSnate * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2236394e5fSnate * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2336394e5fSnate * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2436394e5fSnate * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2536394e5fSnate * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2636394e5fSnate * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2736394e5fSnate * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2836394e5fSnate * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2936394e5fSnate * SUCH DAMAGE. 3036394e5fSnate * 3136394e5fSnate */ 3236394e5fSnate 3336394e5fSnate #define URL_IFACE_INDEX 0 3436394e5fSnate #define URL_CONFIG_NO 1 3536394e5fSnate 3636394e5fSnate #define URL_TX_LIST_CNT 1 3736394e5fSnate #define URL_RX_LIST_CNT 1 3836394e5fSnate 3936394e5fSnate #define URL_TX_TIMEOUT 1000 4036394e5fSnate #define URL_TIMEOUT 10000 4136394e5fSnate 4236394e5fSnate /* Packet length */ 4336394e5fSnate #define URL_MAX_MTU 1536 4436394e5fSnate #define URL_MIN_FRAME_LEN 60 4536394e5fSnate #define URL_BUFSZ URL_MAX_MTU 4636394e5fSnate 4736394e5fSnate /* Request */ 4836394e5fSnate #define URL_REQ_MEM 0x05 4936394e5fSnate 5036394e5fSnate #define URL_CMD_READMEM 1 5136394e5fSnate #define URL_CMD_WRITEMEM 2 5236394e5fSnate 5336394e5fSnate /* Registers */ 5436394e5fSnate #define URL_IDR0 0x0120 /* Ethernet Address, load from 93C46 */ 5536394e5fSnate #define URL_IDR1 0x0121 /* Ethernet Address, load from 93C46 */ 5636394e5fSnate #define URL_IDR2 0x0122 /* Ethernet Address, load from 93C46 */ 5736394e5fSnate #define URL_IDR3 0x0123 /* Ethernet Address, load from 93C46 */ 5836394e5fSnate #define URL_IDR4 0x0124 /* Ethernet Address, load from 93C46 */ 5936394e5fSnate #define URL_IDR5 0x0125 /* Ethernet Address, load from 93C46 */ 6036394e5fSnate 6136394e5fSnate #define URL_MAR0 0x0126 /* Multicast register */ 6236394e5fSnate #define URL_MAR1 0x0127 /* Multicast register */ 6336394e5fSnate #define URL_MAR2 0x0128 /* Multicast register */ 6436394e5fSnate #define URL_MAR3 0x0129 /* Multicast register */ 6536394e5fSnate #define URL_MAR4 0x012a /* Multicast register */ 6636394e5fSnate #define URL_MAR5 0x012b /* Multicast register */ 6736394e5fSnate #define URL_MAR6 0x012c /* Multicast register */ 6836394e5fSnate #define URL_MAR7 0x012d /* Multicast register */ 6936394e5fSnate #define URL_MAR URL_MAR0 7036394e5fSnate 7136394e5fSnate #define URL_CR 0x012e /* Command Register */ 7236394e5fSnate #define URL_CR_WEPROM (1<<5) /* EEPROM Write Enable */ 7336394e5fSnate #define URL_CR_SOFT_RST (1<<4) /* Software Reset */ 7436394e5fSnate #define URL_CR_RE (1<<3) /* Ethernet Receive Enable */ 7536394e5fSnate #define URL_CR_TE (1<<2) /* Ethernet Transmit Enable */ 7636394e5fSnate #define URL_CR_EP3CLREN (1<<1) /* Enable clearing the performance counter */ 7736394e5fSnate #define URL_CR_AUTOLOAD (1<<0) /* Auto-load the contents of 93C46 */ 7836394e5fSnate 7936394e5fSnate #define URL_TCR 0x012f /* Transmit Control Register */ 8036394e5fSnate #define URL_TCR_TXRR1 (1<<7) /* TX Retry Count */ 8136394e5fSnate #define URL_TCR_TXRR0 (1<<6) /* TX Retry Count */ 8236394e5fSnate #define URL_TCR_IFG1 (1<<4) /* Interframe Gap Time */ 83*d52a9321Smpi #define URL_TCR_IFG0 (1<<3) /* Interframe Gap Time */ 8436394e5fSnate #define URL_TCR_NOCRC (1<<0) /* no CRC Append */ 8536394e5fSnate 8636394e5fSnate #define URL_RCR 0x0130 /* Receive Configuration Register */ 8736394e5fSnate #define URL_RCR_TAIL (1<<7) 8836394e5fSnate #define URL_RCR_AER (1<<6) 8936394e5fSnate #define URL_RCR_AR (1<<5) 9036394e5fSnate #define URL_RCR_AM (1<<4) 9136394e5fSnate #define URL_RCR_AB (1<<3) 9236394e5fSnate #define URL_RCR_AD (1<<2) 9336394e5fSnate #define URL_RCR_AAM (1<<1) 9436394e5fSnate #define URL_RCR_AAP (1<<0) 9536394e5fSnate 9636394e5fSnate #define URL_MSR 0x137 /* Media Status Register */ 9736394e5fSnate #define URL_MSR_TXFCE (1<<7) 9836394e5fSnate #define URL_MSR_RXFCE (1<<6) 9936394e5fSnate #define URL_MSR_DUPLEX (1<<4) 10036394e5fSnate #define URL_MSR_SPEED_100 (1<<3) 10136394e5fSnate #define URL_MSR_LINK (1<<2) 10236394e5fSnate #define URL_MSR_TXPF (1<<1) 10336394e5fSnate #define URL_MSR_RXPF (1<<0) 10436394e5fSnate 10536394e5fSnate #define URL_PHYADD 0x138 /* MII PHY Address select */ 10636394e5fSnate #define URL_PHYADD_MASK 0x1f /* MII PHY Address select */ 10736394e5fSnate 10836394e5fSnate #define URL_PHYDAT 0x139 /* MII PHY data */ 10936394e5fSnate 11036394e5fSnate #define URL_PHYCNT 0x13b /* MII PHY control */ 11136394e5fSnate #define URL_PHYCNT_PHYOWN (1<<6) /* Own bit */ 11236394e5fSnate #define URL_PHYCNT_RWCR (1<<5) /* MII management data R/W control */ 11336394e5fSnate #define URL_PHY_PHYOFF_MASK 0x1f /* PHY register offset */ 11436394e5fSnate 11536394e5fSnate #define URL_BMCR 0x140 /* Basic mode control register */ 11636394e5fSnate #define URL_BMSR 0x142 /* Basic mode status register */ 11736394e5fSnate #define URL_ANAR 0x144 /* Auto-negotiation advertisement register */ 11836394e5fSnate #define URL_ANLP 0x146 /* Auto-negotiation link partner ability register */ 11936394e5fSnate 12036394e5fSnate 121*d52a9321Smpi typedef uWord url_rxhdr_t; /* Receive Header */ 12236394e5fSnate #define URL_RXHDR_BYTEC_MASK (0x0fff) /* RX bytes count */ 12336394e5fSnate #define URL_RXHDR_VALID_MASK (0x1000) /* Valid packet */ 12436394e5fSnate #define URL_RXHDR_RUNTPKT_MASK (0x2000) /* Runt packet */ 12536394e5fSnate #define URL_RXHDR_PHYPKT_MASK (0x4000) /* Physical match packet */ 12636394e5fSnate #define URL_RXHDR_MCASTPKT_MASK (0x8000) /* Multicast packet */ 12736394e5fSnate 12836394e5fSnate #define GET_IFP(sc) (&(sc)->sc_ac.ac_if) 12936394e5fSnate #define GET_MII(sc) (&(sc)->sc_mii) 13036394e5fSnate 13136394e5fSnate struct url_chain { 13236394e5fSnate struct url_softc *url_sc; 133ab0b1be7Smglocker struct usbd_xfer *url_xfer; 13436394e5fSnate char *url_buf; 13536394e5fSnate struct mbuf *url_mbuf; 13636394e5fSnate int url_idx; 13736394e5fSnate }; 13836394e5fSnate 13936394e5fSnate struct url_cdata { 14036394e5fSnate struct url_chain url_tx_chain[URL_TX_LIST_CNT]; 14136394e5fSnate struct url_chain url_rx_chain[URL_TX_LIST_CNT]; 14236394e5fSnate #if 0 1437b9c60e5Sjmc /* XXX: Interrupt Endpoint is not yet supported! */ 14436394e5fSnate struct url_intrpkg url_ibuf; 14536394e5fSnate #endif 14636394e5fSnate int url_tx_prod; 14736394e5fSnate int url_tx_cons; 14836394e5fSnate int url_tx_cnt; 14936394e5fSnate int url_rx_prod; 15036394e5fSnate }; 15136394e5fSnate 15236394e5fSnate struct url_softc { 1538c5d01eeSmk struct device sc_dev; /* base device */ 154ab0b1be7Smglocker struct usbd_device *sc_udev; 15536394e5fSnate 15636394e5fSnate /* USB */ 157ab0b1be7Smglocker struct usbd_interface *sc_ctl_iface; 15836394e5fSnate /* int sc_ctl_iface_no; */ 15936394e5fSnate int sc_bulkin_no; /* bulk in endpoint */ 16036394e5fSnate int sc_bulkout_no; /* bulk out endpoint */ 16136394e5fSnate int sc_intrin_no; /* intr in endpoint */ 162ab0b1be7Smglocker struct usbd_pipe *sc_pipe_rx; 163ab0b1be7Smglocker struct usbd_pipe *sc_pipe_tx; 164ab0b1be7Smglocker struct usbd_pipe *sc_pipe_intr; 16534eef271Smbalmer struct timeout sc_stat_ch; 16636394e5fSnate u_int sc_rx_errs; 16736394e5fSnate /* u_int sc_intr_errs; */ 16836394e5fSnate struct timeval sc_rx_notice; 16936394e5fSnate 17036394e5fSnate /* Ethernet */ 17136394e5fSnate struct arpcom sc_ac; /* ethernet common */ 17236394e5fSnate struct mii_data sc_mii; 1735be69eafSkrw struct rwlock sc_mii_lock; 17436394e5fSnate int sc_link; 17536394e5fSnate #define sc_media url_mii.mii_media 17636394e5fSnate struct url_cdata sc_cdata; 17736394e5fSnate 17836394e5fSnate int sc_refcnt; 17936394e5fSnate 18036394e5fSnate struct usb_task sc_tick_task; 18136394e5fSnate struct usb_task sc_stop_task; 18236394e5fSnate 18336394e5fSnate u_int16_t sc_flags; 18436394e5fSnate }; 185