xref: /openbsd-src/sys/dev/pci/drm/radeon/trinityd.h (revision 7ccd5a2c19d4480fd59ed7bbf02608c8980a7858)
1*7ccd5a2cSjsg /*
2*7ccd5a2cSjsg  * Copyright 2012 Advanced Micro Devices, Inc.
3*7ccd5a2cSjsg  *
4*7ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*7ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
6*7ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
7*7ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*7ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*7ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
10*7ccd5a2cSjsg  *
11*7ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
12*7ccd5a2cSjsg  * all copies or substantial portions of the Software.
13*7ccd5a2cSjsg  *
14*7ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*7ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*7ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*7ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*7ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*7ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*7ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
21*7ccd5a2cSjsg  *
22*7ccd5a2cSjsg  * Authors: Alex Deucher
23*7ccd5a2cSjsg  */
24*7ccd5a2cSjsg #ifndef _TRINITYD_H_
25*7ccd5a2cSjsg #define _TRINITYD_H_
26*7ccd5a2cSjsg 
27*7ccd5a2cSjsg /* pm registers */
28*7ccd5a2cSjsg 
29*7ccd5a2cSjsg /* cg */
30*7ccd5a2cSjsg #define CG_CGTT_LOCAL_0                                 0x0
31*7ccd5a2cSjsg #define CG_CGTT_LOCAL_1                                 0x1
32*7ccd5a2cSjsg 
33*7ccd5a2cSjsg /* smc */
34*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_0_CNTL_0                     0x1f000
35*7ccd5a2cSjsg #       define STATE_VALID(x)                           ((x) << 0)
36*7ccd5a2cSjsg #       define STATE_VALID_MASK                         (0xff << 0)
37*7ccd5a2cSjsg #       define STATE_VALID_SHIFT                        0
38*7ccd5a2cSjsg #       define CLK_DIVIDER(x)                           ((x) << 8)
39*7ccd5a2cSjsg #       define CLK_DIVIDER_MASK                         (0xff << 8)
40*7ccd5a2cSjsg #       define CLK_DIVIDER_SHIFT                        8
41*7ccd5a2cSjsg #       define VID(x)                                   ((x) << 16)
42*7ccd5a2cSjsg #       define VID_MASK                                 (0xff << 16)
43*7ccd5a2cSjsg #       define VID_SHIFT                                16
44*7ccd5a2cSjsg #       define LVRT(x)                                  ((x) << 24)
45*7ccd5a2cSjsg #       define LVRT_MASK                                (0xff << 24)
46*7ccd5a2cSjsg #       define LVRT_SHIFT                               24
47*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_0_CNTL_1                     0x1f004
48*7ccd5a2cSjsg #       define DS_DIV(x)                                ((x) << 0)
49*7ccd5a2cSjsg #       define DS_DIV_MASK                              (0xff << 0)
50*7ccd5a2cSjsg #       define DS_DIV_SHIFT                             0
51*7ccd5a2cSjsg #       define DS_SH_DIV(x)                             ((x) << 8)
52*7ccd5a2cSjsg #       define DS_SH_DIV_MASK                           (0xff << 8)
53*7ccd5a2cSjsg #       define DS_SH_DIV_SHIFT                          8
54*7ccd5a2cSjsg #       define DISPLAY_WM(x)                            ((x) << 16)
55*7ccd5a2cSjsg #       define DISPLAY_WM_MASK                          (0xff << 16)
56*7ccd5a2cSjsg #       define DISPLAY_WM_SHIFT                         16
57*7ccd5a2cSjsg #       define VCE_WM(x)                                ((x) << 24)
58*7ccd5a2cSjsg #       define VCE_WM_MASK                              (0xff << 24)
59*7ccd5a2cSjsg #       define VCE_WM_SHIFT                             24
60*7ccd5a2cSjsg 
61*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_0_CNTL_3                     0x1f00c
62*7ccd5a2cSjsg #       define GNB_SLOW(x)                              ((x) << 0)
63*7ccd5a2cSjsg #       define GNB_SLOW_MASK                            (0xff << 0)
64*7ccd5a2cSjsg #       define GNB_SLOW_SHIFT                           0
65*7ccd5a2cSjsg #       define FORCE_NBPS1(x)                           ((x) << 8)
66*7ccd5a2cSjsg #       define FORCE_NBPS1_MASK                         (0xff << 8)
67*7ccd5a2cSjsg #       define FORCE_NBPS1_SHIFT                        8
68*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_0_AT                         0x1f010
69*7ccd5a2cSjsg #       define AT(x)                                    ((x) << 0)
70*7ccd5a2cSjsg #       define AT_MASK                                  (0xff << 0)
71*7ccd5a2cSjsg #       define AT_SHIFT                                 0
72*7ccd5a2cSjsg 
73*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_0_PG_CNTL                    0x1f014
74*7ccd5a2cSjsg #       define PD_SCLK_DIVIDER(x)                       ((x) << 16)
75*7ccd5a2cSjsg #       define PD_SCLK_DIVIDER_MASK                     (0xff << 16)
76*7ccd5a2cSjsg #       define PD_SCLK_DIVIDER_SHIFT                    16
77*7ccd5a2cSjsg 
78*7ccd5a2cSjsg #define SMU_SCLK_DPM_STATE_1_CNTL_0                     0x1f020
79*7ccd5a2cSjsg 
80*7ccd5a2cSjsg #define SMU_SCLK_DPM_CNTL                               0x1f100
81*7ccd5a2cSjsg #       define SCLK_DPM_EN(x)                           ((x) << 0)
82*7ccd5a2cSjsg #       define SCLK_DPM_EN_MASK                         (0xff << 0)
83*7ccd5a2cSjsg #       define SCLK_DPM_EN_SHIFT                        0
84*7ccd5a2cSjsg #       define SCLK_DPM_BOOT_STATE(x)                   ((x) << 16)
85*7ccd5a2cSjsg #       define SCLK_DPM_BOOT_STATE_MASK                 (0xff << 16)
86*7ccd5a2cSjsg #       define SCLK_DPM_BOOT_STATE_SHIFT                16
87*7ccd5a2cSjsg #       define VOLTAGE_CHG_EN(x)                        ((x) << 24)
88*7ccd5a2cSjsg #       define VOLTAGE_CHG_EN_MASK                      (0xff << 24)
89*7ccd5a2cSjsg #       define VOLTAGE_CHG_EN_SHIFT                     24
90*7ccd5a2cSjsg 
91*7ccd5a2cSjsg #define SMU_SCLK_DPM_TT_CNTL                            0x1f108
92*7ccd5a2cSjsg #       define SCLK_TT_EN(x)                            ((x) << 0)
93*7ccd5a2cSjsg #       define SCLK_TT_EN_MASK                          (0xff << 0)
94*7ccd5a2cSjsg #       define SCLK_TT_EN_SHIFT                         0
95*7ccd5a2cSjsg #define SMU_SCLK_DPM_TTT                                0x1f10c
96*7ccd5a2cSjsg #       define LT(x)                                    ((x) << 0)
97*7ccd5a2cSjsg #       define LT_MASK                                  (0xffff << 0)
98*7ccd5a2cSjsg #       define LT_SHIFT                                 0
99*7ccd5a2cSjsg #       define HT(x)                                    ((x) << 16)
100*7ccd5a2cSjsg #       define HT_MASK                                  (0xffff << 16)
101*7ccd5a2cSjsg #       define HT_SHIFT                                 16
102*7ccd5a2cSjsg 
103*7ccd5a2cSjsg #define SMU_UVD_DPM_STATES                              0x1f1a0
104*7ccd5a2cSjsg #define SMU_UVD_DPM_CNTL                                0x1f1a4
105*7ccd5a2cSjsg 
106*7ccd5a2cSjsg #define SMU_S_PG_CNTL                                   0x1f118
107*7ccd5a2cSjsg #       define DS_PG_EN(x)                              ((x) << 16)
108*7ccd5a2cSjsg #       define DS_PG_EN_MASK                            (0xff << 16)
109*7ccd5a2cSjsg #       define DS_PG_EN_SHIFT                           16
110*7ccd5a2cSjsg 
111*7ccd5a2cSjsg #define GFX_POWER_GATING_CNTL                           0x1f38c
112*7ccd5a2cSjsg #       define PDS_DIV(x)                               ((x) << 0)
113*7ccd5a2cSjsg #       define PDS_DIV_MASK                             (0xff << 0)
114*7ccd5a2cSjsg #       define PDS_DIV_SHIFT                            0
115*7ccd5a2cSjsg #       define SSSD(x)                                  ((x) << 8)
116*7ccd5a2cSjsg #       define SSSD_MASK                                (0xff << 8)
117*7ccd5a2cSjsg #       define SSSD_SHIFT                               8
118*7ccd5a2cSjsg 
119*7ccd5a2cSjsg #define PM_CONFIG                                       0x1f428
120*7ccd5a2cSjsg #       define SVI_Mode                                 (1 << 29)
121*7ccd5a2cSjsg 
122*7ccd5a2cSjsg #define PM_I_CNTL_1                                     0x1f464
123*7ccd5a2cSjsg #       define SCLK_DPM(x)                              ((x) << 0)
124*7ccd5a2cSjsg #       define SCLK_DPM_MASK                            (0xff << 0)
125*7ccd5a2cSjsg #       define SCLK_DPM_SHIFT                           0
126*7ccd5a2cSjsg #       define DS_PG_CNTL(x)                            ((x) << 16)
127*7ccd5a2cSjsg #       define DS_PG_CNTL_MASK                          (0xff << 16)
128*7ccd5a2cSjsg #       define DS_PG_CNTL_SHIFT                         16
129*7ccd5a2cSjsg #define PM_TP                                           0x1f468
130*7ccd5a2cSjsg 
131*7ccd5a2cSjsg #define NB_PSTATE_CONFIG                                0x1f5f8
132*7ccd5a2cSjsg #       define Dpm0PgNbPsLo(x)                          ((x) << 0)
133*7ccd5a2cSjsg #       define Dpm0PgNbPsLo_MASK                        (3 << 0)
134*7ccd5a2cSjsg #       define Dpm0PgNbPsLo_SHIFT                       0
135*7ccd5a2cSjsg #       define Dpm0PgNbPsHi(x)                          ((x) << 2)
136*7ccd5a2cSjsg #       define Dpm0PgNbPsHi_MASK                        (3 << 2)
137*7ccd5a2cSjsg #       define Dpm0PgNbPsHi_SHIFT                       2
138*7ccd5a2cSjsg #       define DpmXNbPsLo(x)                            ((x) << 4)
139*7ccd5a2cSjsg #       define DpmXNbPsLo_MASK                          (3 << 4)
140*7ccd5a2cSjsg #       define DpmXNbPsLo_SHIFT                         4
141*7ccd5a2cSjsg #       define DpmXNbPsHi(x)                            ((x) << 6)
142*7ccd5a2cSjsg #       define DpmXNbPsHi_MASK                          (3 << 6)
143*7ccd5a2cSjsg #       define DpmXNbPsHi_SHIFT                         6
144*7ccd5a2cSjsg 
145*7ccd5a2cSjsg #define DC_CAC_VALUE                                    0x1f908
146*7ccd5a2cSjsg 
147*7ccd5a2cSjsg #define GPU_CAC_AVRG_CNTL                               0x1f920
148*7ccd5a2cSjsg #       define WINDOW_SIZE(x)                           ((x) << 0)
149*7ccd5a2cSjsg #       define WINDOW_SIZE_MASK                         (0xff << 0)
150*7ccd5a2cSjsg #       define WINDOW_SIZE_SHIFT                        0
151*7ccd5a2cSjsg 
152*7ccd5a2cSjsg #define CC_SMU_MISC_FUSES                               0xe0001004
153*7ccd5a2cSjsg #       define MinSClkDid(x)                   ((x) << 2)
154*7ccd5a2cSjsg #       define MinSClkDid_MASK                 (0x7f << 2)
155*7ccd5a2cSjsg #       define MinSClkDid_SHIFT                2
156*7ccd5a2cSjsg 
157*7ccd5a2cSjsg #define CC_SMU_TST_EFUSE1_MISC                          0xe000101c
158*7ccd5a2cSjsg #       define RB_BACKEND_DISABLE(x)                    ((x) << 16)
159*7ccd5a2cSjsg #       define RB_BACKEND_DISABLE_MASK                  (3 << 16)
160*7ccd5a2cSjsg #       define RB_BACKEND_DISABLE_SHIFT                 16
161*7ccd5a2cSjsg 
162*7ccd5a2cSjsg #define SMU_SCRATCH_A                                   0xe0003024
163*7ccd5a2cSjsg 
164*7ccd5a2cSjsg #define SMU_SCRATCH0                                    0xe0003040
165*7ccd5a2cSjsg 
166*7ccd5a2cSjsg /* mmio */
167*7ccd5a2cSjsg #define SMC_INT_REQ                                     0x220
168*7ccd5a2cSjsg 
169*7ccd5a2cSjsg #define SMC_MESSAGE_0                                   0x22c
170*7ccd5a2cSjsg #define SMC_RESP_0                                      0x230
171*7ccd5a2cSjsg 
172*7ccd5a2cSjsg #define GENERAL_PWRMGT                                  0x670
173*7ccd5a2cSjsg #       define GLOBAL_PWRMGT_EN                         (1 << 0)
174*7ccd5a2cSjsg 
175*7ccd5a2cSjsg #define SCLK_PWRMGT_CNTL                                0x678
176*7ccd5a2cSjsg #       define DYN_PWR_DOWN_EN                          (1 << 2)
177*7ccd5a2cSjsg #       define RESET_BUSY_CNT                           (1 << 4)
178*7ccd5a2cSjsg #       define RESET_SCLK_CNT                           (1 << 5)
179*7ccd5a2cSjsg #       define DYN_GFX_CLK_OFF_EN                       (1 << 7)
180*7ccd5a2cSjsg #       define GFX_CLK_FORCE_ON                         (1 << 8)
181*7ccd5a2cSjsg #       define DYNAMIC_PM_EN                            (1 << 21)
182*7ccd5a2cSjsg 
183*7ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX                0x684
184*7ccd5a2cSjsg #       define TARGET_STATE(x)                          ((x) << 0)
185*7ccd5a2cSjsg #       define TARGET_STATE_MASK                        (0xf << 0)
186*7ccd5a2cSjsg #       define TARGET_STATE_SHIFT                       0
187*7ccd5a2cSjsg #       define CURRENT_STATE(x)                         ((x) << 4)
188*7ccd5a2cSjsg #       define CURRENT_STATE_MASK                       (0xf << 4)
189*7ccd5a2cSjsg #       define CURRENT_STATE_SHIFT                      4
190*7ccd5a2cSjsg 
191*7ccd5a2cSjsg #define CG_GIPOTS                                       0x6d8
192*7ccd5a2cSjsg #       define CG_GIPOT(x)                              ((x) << 16)
193*7ccd5a2cSjsg #       define CG_GIPOT_MASK                            (0xffff << 16)
194*7ccd5a2cSjsg #       define CG_GIPOT_SHIFT                           16
195*7ccd5a2cSjsg 
196*7ccd5a2cSjsg #define CG_PG_CTRL                                      0x6e0
197*7ccd5a2cSjsg #       define SP(x)                                    ((x) << 0)
198*7ccd5a2cSjsg #       define SP_MASK                                  (0xffff << 0)
199*7ccd5a2cSjsg #       define SP_SHIFT                                 0
200*7ccd5a2cSjsg #       define SU(x)                                    ((x) << 16)
201*7ccd5a2cSjsg #       define SU_MASK                                  (0xffff << 16)
202*7ccd5a2cSjsg #       define SU_SHIFT                                 16
203*7ccd5a2cSjsg 
204*7ccd5a2cSjsg #define CG_MISC_REG                                     0x708
205*7ccd5a2cSjsg 
206*7ccd5a2cSjsg #define CG_THERMAL_INT_CTRL                             0x738
207*7ccd5a2cSjsg #       define DIG_THERM_INTH(x)                        ((x) << 0)
208*7ccd5a2cSjsg #       define DIG_THERM_INTH_MASK                      (0xff << 0)
209*7ccd5a2cSjsg #       define DIG_THERM_INTH_SHIFT                     0
210*7ccd5a2cSjsg #       define DIG_THERM_INTL(x)                        ((x) << 8)
211*7ccd5a2cSjsg #       define DIG_THERM_INTL_MASK                      (0xff << 8)
212*7ccd5a2cSjsg #       define DIG_THERM_INTL_SHIFT                     8
213*7ccd5a2cSjsg #       define THERM_INTH_MASK                          (1 << 24)
214*7ccd5a2cSjsg #       define THERM_INTL_MASK                          (1 << 25)
215*7ccd5a2cSjsg 
216*7ccd5a2cSjsg #define CG_CG_VOLTAGE_CNTL                              0x770
217*7ccd5a2cSjsg #       define EN                                       (1 << 9)
218*7ccd5a2cSjsg 
219*7ccd5a2cSjsg #define HW_REV   					0x5564
220*7ccd5a2cSjsg #       define ATI_REV_ID_MASK                          (0xf << 28)
221*7ccd5a2cSjsg #       define ATI_REV_ID_SHIFT                         28
222*7ccd5a2cSjsg /* 0 = A0, 1 = A1, 2 = B0, 3 = C0, etc. */
223*7ccd5a2cSjsg 
224*7ccd5a2cSjsg #define CGTS_SM_CTRL_REG                                0x9150
225*7ccd5a2cSjsg 
226*7ccd5a2cSjsg #define GB_ADDR_CONFIG                                  0x98f8
227*7ccd5a2cSjsg 
228*7ccd5a2cSjsg #endif
229