xref: /openbsd-src/sys/dev/pci/drm/radeon/sumod.h (revision 7ccd5a2c19d4480fd59ed7bbf02608c8980a7858)
1*7ccd5a2cSjsg /*
2*7ccd5a2cSjsg  * Copyright 2012 Advanced Micro Devices, Inc.
3*7ccd5a2cSjsg  *
4*7ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*7ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
6*7ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
7*7ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*7ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*7ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
10*7ccd5a2cSjsg  *
11*7ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
12*7ccd5a2cSjsg  * all copies or substantial portions of the Software.
13*7ccd5a2cSjsg  *
14*7ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*7ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*7ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*7ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*7ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*7ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*7ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
21*7ccd5a2cSjsg  *
22*7ccd5a2cSjsg  * Authors: Alex Deucher
23*7ccd5a2cSjsg  */
24*7ccd5a2cSjsg #ifndef _SUMOD_H_
25*7ccd5a2cSjsg #define _SUMOD_H_
26*7ccd5a2cSjsg 
27*7ccd5a2cSjsg /* pm registers */
28*7ccd5a2cSjsg 
29*7ccd5a2cSjsg /* rcu */
30*7ccd5a2cSjsg #define RCU_FW_VERSION                                  0x30c
31*7ccd5a2cSjsg 
32*7ccd5a2cSjsg #define RCU_PWR_GATING_SEQ0                             0x408
33*7ccd5a2cSjsg #define RCU_PWR_GATING_SEQ1                             0x40c
34*7ccd5a2cSjsg #define RCU_PWR_GATING_CNTL                             0x410
35*7ccd5a2cSjsg #       define PWR_GATING_EN                            (1 << 0)
36*7ccd5a2cSjsg #       define RSVD_MASK                                (0x3 << 1)
37*7ccd5a2cSjsg #       define PCV(x)                                   ((x) << 3)
38*7ccd5a2cSjsg #       define PCV_MASK                                 (0x1f << 3)
39*7ccd5a2cSjsg #       define PCV_SHIFT                                3
40*7ccd5a2cSjsg #       define PCP(x)                                   ((x) << 8)
41*7ccd5a2cSjsg #       define PCP_MASK                                 (0xf << 8)
42*7ccd5a2cSjsg #       define PCP_SHIFT                                8
43*7ccd5a2cSjsg #       define RPW(x)                                   ((x) << 16)
44*7ccd5a2cSjsg #       define RPW_MASK                                 (0xf << 16)
45*7ccd5a2cSjsg #       define RPW_SHIFT                                16
46*7ccd5a2cSjsg #       define ID(x)                                    ((x) << 24)
47*7ccd5a2cSjsg #       define ID_MASK                                  (0xf << 24)
48*7ccd5a2cSjsg #       define ID_SHIFT                                 24
49*7ccd5a2cSjsg #       define PGS(x)                                   ((x) << 28)
50*7ccd5a2cSjsg #       define PGS_MASK                                 (0xf << 28)
51*7ccd5a2cSjsg #       define PGS_SHIFT                                28
52*7ccd5a2cSjsg 
53*7ccd5a2cSjsg #define RCU_ALTVDDNB_NOTIFY                             0x430
54*7ccd5a2cSjsg #define RCU_LCLK_SCALING_CNTL                           0x434
55*7ccd5a2cSjsg #       define LCLK_SCALING_EN                          (1 << 0)
56*7ccd5a2cSjsg #       define LCLK_SCALING_TYPE                        (1 << 1)
57*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PRESCALER(x)          ((x) << 4)
58*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PRESCALER_MASK        (0xf << 4)
59*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PRESCALER_SHIFT       4
60*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PERIOD(x)             ((x) << 16)
61*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PERIOD_MASK           (0xf << 16)
62*7ccd5a2cSjsg #       define LCLK_SCALING_TIMER_PERIOD_SHIFT          16
63*7ccd5a2cSjsg 
64*7ccd5a2cSjsg #define RCU_PWR_GATING_CNTL_2                           0x4a0
65*7ccd5a2cSjsg #       define MPPU(x)                                  ((x) << 0)
66*7ccd5a2cSjsg #       define MPPU_MASK                                (0xffff << 0)
67*7ccd5a2cSjsg #       define MPPU_SHIFT                               0
68*7ccd5a2cSjsg #       define MPPD(x)                                  ((x) << 16)
69*7ccd5a2cSjsg #       define MPPD_MASK                                (0xffff << 16)
70*7ccd5a2cSjsg #       define MPPD_SHIFT                               16
71*7ccd5a2cSjsg #define RCU_PWR_GATING_CNTL_3                           0x4a4
72*7ccd5a2cSjsg #       define DPPU(x)                                  ((x) << 0)
73*7ccd5a2cSjsg #       define DPPU_MASK                                (0xffff << 0)
74*7ccd5a2cSjsg #       define DPPU_SHIFT                               0
75*7ccd5a2cSjsg #       define DPPD(x)                                  ((x) << 16)
76*7ccd5a2cSjsg #       define DPPD_MASK                                (0xffff << 16)
77*7ccd5a2cSjsg #       define DPPD_SHIFT                               16
78*7ccd5a2cSjsg #define RCU_PWR_GATING_CNTL_4                           0x4a8
79*7ccd5a2cSjsg #       define RT(x)                                    ((x) << 0)
80*7ccd5a2cSjsg #       define RT_MASK                                  (0xffff << 0)
81*7ccd5a2cSjsg #       define RT_SHIFT                                 0
82*7ccd5a2cSjsg #       define IT(x)                                    ((x) << 16)
83*7ccd5a2cSjsg #       define IT_MASK                                  (0xffff << 16)
84*7ccd5a2cSjsg #       define IT_SHIFT                                 16
85*7ccd5a2cSjsg 
86*7ccd5a2cSjsg /* yes these two have the same address */
87*7ccd5a2cSjsg #define RCU_PWR_GATING_CNTL_5                           0x504
88*7ccd5a2cSjsg #define RCU_GPU_BOOST_DISABLE                           0x508
89*7ccd5a2cSjsg 
90*7ccd5a2cSjsg #define MCU_M3ARB_INDEX                                 0x504
91*7ccd5a2cSjsg #define MCU_M3ARB_PARAMS                                0x508
92*7ccd5a2cSjsg 
93*7ccd5a2cSjsg #define RCU_GNB_PWR_REP_TIMER_CNTL                      0x50C
94*7ccd5a2cSjsg 
95*7ccd5a2cSjsg #define RCU_SclkDpmTdpLimit01                           0x514
96*7ccd5a2cSjsg #define RCU_SclkDpmTdpLimit23                           0x518
97*7ccd5a2cSjsg #define RCU_SclkDpmTdpLimit47                           0x51C
98*7ccd5a2cSjsg #define RCU_SclkDpmTdpLimitPG                           0x520
99*7ccd5a2cSjsg 
100*7ccd5a2cSjsg #define GNB_TDP_LIMIT                                   0x540
101*7ccd5a2cSjsg #define RCU_BOOST_MARGIN                                0x544
102*7ccd5a2cSjsg #define RCU_THROTTLE_MARGIN                             0x548
103*7ccd5a2cSjsg 
104*7ccd5a2cSjsg #define SMU_PCIE_PG_ARGS                                0x58C
105*7ccd5a2cSjsg #define SMU_PCIE_PG_ARGS_2                              0x598
106*7ccd5a2cSjsg #define SMU_PCIE_PG_ARGS_3                              0x59C
107*7ccd5a2cSjsg 
108*7ccd5a2cSjsg /* mmio */
109*7ccd5a2cSjsg #define RCU_STATUS                                      0x11c
110*7ccd5a2cSjsg #       define GMC_PWR_GATER_BUSY                       (1 << 8)
111*7ccd5a2cSjsg #       define GFX_PWR_GATER_BUSY                       (1 << 9)
112*7ccd5a2cSjsg #       define UVD_PWR_GATER_BUSY                       (1 << 10)
113*7ccd5a2cSjsg #       define PCIE_PWR_GATER_BUSY                      (1 << 11)
114*7ccd5a2cSjsg #       define GMC_PWR_GATER_STATE                      (1 << 12)
115*7ccd5a2cSjsg #       define GFX_PWR_GATER_STATE                      (1 << 13)
116*7ccd5a2cSjsg #       define UVD_PWR_GATER_STATE                      (1 << 14)
117*7ccd5a2cSjsg #       define PCIE_PWR_GATER_STATE                     (1 << 15)
118*7ccd5a2cSjsg #       define GFX1_PWR_GATER_BUSY                      (1 << 16)
119*7ccd5a2cSjsg #       define GFX2_PWR_GATER_BUSY                      (1 << 17)
120*7ccd5a2cSjsg #       define GFX1_PWR_GATER_STATE                     (1 << 18)
121*7ccd5a2cSjsg #       define GFX2_PWR_GATER_STATE                     (1 << 19)
122*7ccd5a2cSjsg 
123*7ccd5a2cSjsg #define GFX_INT_REQ                                     0x120
124*7ccd5a2cSjsg #       define INT_REQ                                  (1 << 0)
125*7ccd5a2cSjsg #       define SERV_INDEX(x)                            ((x) << 1)
126*7ccd5a2cSjsg #       define SERV_INDEX_MASK                          (0xff << 1)
127*7ccd5a2cSjsg #       define SERV_INDEX_SHIFT                         1
128*7ccd5a2cSjsg #define GFX_INT_STATUS                                  0x124
129*7ccd5a2cSjsg #       define INT_ACK                                  (1 << 0)
130*7ccd5a2cSjsg #       define INT_DONE                                 (1 << 1)
131*7ccd5a2cSjsg 
132*7ccd5a2cSjsg #define CG_SCLK_CNTL                                    0x600
133*7ccd5a2cSjsg #       define SCLK_DIVIDER(x)                          ((x) << 0)
134*7ccd5a2cSjsg #       define SCLK_DIVIDER_MASK                        (0x7f << 0)
135*7ccd5a2cSjsg #       define SCLK_DIVIDER_SHIFT                       0
136*7ccd5a2cSjsg #define CG_SCLK_STATUS                                  0x604
137*7ccd5a2cSjsg #       define SCLK_OVERCLK_DETECT                      (1 << 2)
138*7ccd5a2cSjsg 
139*7ccd5a2cSjsg #define CG_DCLK_CNTL                                    0x610
140*7ccd5a2cSjsg #       define DCLK_DIVIDER_MASK                        0x7f
141*7ccd5a2cSjsg #       define DCLK_DIR_CNTL_EN                         (1 << 8)
142*7ccd5a2cSjsg #define CG_DCLK_STATUS                                  0x614
143*7ccd5a2cSjsg #       define DCLK_STATUS                              (1 << 0)
144*7ccd5a2cSjsg #define CG_VCLK_CNTL                                    0x618
145*7ccd5a2cSjsg #       define VCLK_DIVIDER_MASK                        0x7f
146*7ccd5a2cSjsg #       define VCLK_DIR_CNTL_EN                         (1 << 8)
147*7ccd5a2cSjsg #define CG_VCLK_STATUS                                  0x61c
148*7ccd5a2cSjsg 
149*7ccd5a2cSjsg #define GENERAL_PWRMGT                                  0x63c
150*7ccd5a2cSjsg #       define STATIC_PM_EN                             (1 << 1)
151*7ccd5a2cSjsg 
152*7ccd5a2cSjsg #define SCLK_PWRMGT_CNTL                                0x644
153*7ccd5a2cSjsg #       define SCLK_PWRMGT_OFF                          (1 << 0)
154*7ccd5a2cSjsg #       define SCLK_LOW_D1                              (1 << 1)
155*7ccd5a2cSjsg #       define FIR_RESET                                (1 << 4)
156*7ccd5a2cSjsg #       define FIR_FORCE_TREND_SEL                      (1 << 5)
157*7ccd5a2cSjsg #       define FIR_TREND_MODE                           (1 << 6)
158*7ccd5a2cSjsg #       define DYN_GFX_CLK_OFF_EN                       (1 << 7)
159*7ccd5a2cSjsg #       define GFX_CLK_FORCE_ON                         (1 << 8)
160*7ccd5a2cSjsg #       define GFX_CLK_REQUEST_OFF                      (1 << 9)
161*7ccd5a2cSjsg #       define GFX_CLK_FORCE_OFF                        (1 << 10)
162*7ccd5a2cSjsg #       define GFX_CLK_OFF_ACPI_D1                      (1 << 11)
163*7ccd5a2cSjsg #       define GFX_CLK_OFF_ACPI_D2                      (1 << 12)
164*7ccd5a2cSjsg #       define GFX_CLK_OFF_ACPI_D3                      (1 << 13)
165*7ccd5a2cSjsg #       define GFX_VOLTAGE_CHANGE_EN                    (1 << 16)
166*7ccd5a2cSjsg #       define GFX_VOLTAGE_CHANGE_MODE                  (1 << 17)
167*7ccd5a2cSjsg 
168*7ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX                0x66c
169*7ccd5a2cSjsg #       define TARG_SCLK_INDEX(x)                       ((x) << 6)
170*7ccd5a2cSjsg #       define TARG_SCLK_INDEX_MASK                     (0x7 << 6)
171*7ccd5a2cSjsg #       define TARG_SCLK_INDEX_SHIFT                    6
172*7ccd5a2cSjsg #       define CURR_SCLK_INDEX(x)                       ((x) << 9)
173*7ccd5a2cSjsg #       define CURR_SCLK_INDEX_MASK                     (0x7 << 9)
174*7ccd5a2cSjsg #       define CURR_SCLK_INDEX_SHIFT                    9
175*7ccd5a2cSjsg #       define TARG_INDEX(x)                            ((x) << 12)
176*7ccd5a2cSjsg #       define TARG_INDEX_MASK                          (0x7 << 12)
177*7ccd5a2cSjsg #       define TARG_INDEX_SHIFT                         12
178*7ccd5a2cSjsg #       define CURR_INDEX(x)                            ((x) << 15)
179*7ccd5a2cSjsg #       define CURR_INDEX_MASK                          (0x7 << 15)
180*7ccd5a2cSjsg #       define CURR_INDEX_SHIFT                         15
181*7ccd5a2cSjsg 
182*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL                                0x684
183*7ccd5a2cSjsg #       define SCLK_FSTATE_0_DIV(x)                     ((x) << 0)
184*7ccd5a2cSjsg #       define SCLK_FSTATE_0_DIV_MASK                   (0x7f << 0)
185*7ccd5a2cSjsg #       define SCLK_FSTATE_0_DIV_SHIFT                  0
186*7ccd5a2cSjsg #       define SCLK_FSTATE_0_VLD                        (1 << 7)
187*7ccd5a2cSjsg #       define SCLK_FSTATE_1_DIV(x)                     ((x) << 8)
188*7ccd5a2cSjsg #       define SCLK_FSTATE_1_DIV_MASK                   (0x7f << 8)
189*7ccd5a2cSjsg #       define SCLK_FSTATE_1_DIV_SHIFT                  8
190*7ccd5a2cSjsg #       define SCLK_FSTATE_1_VLD                        (1 << 15)
191*7ccd5a2cSjsg #       define SCLK_FSTATE_2_DIV(x)                     ((x) << 16)
192*7ccd5a2cSjsg #       define SCLK_FSTATE_2_DIV_MASK                   (0x7f << 16)
193*7ccd5a2cSjsg #       define SCLK_FSTATE_2_DIV_SHIFT                  16
194*7ccd5a2cSjsg #       define SCLK_FSTATE_2_VLD                        (1 << 23)
195*7ccd5a2cSjsg #       define SCLK_FSTATE_3_DIV(x)                     ((x) << 24)
196*7ccd5a2cSjsg #       define SCLK_FSTATE_3_DIV_MASK                   (0x7f << 24)
197*7ccd5a2cSjsg #       define SCLK_FSTATE_3_DIV_SHIFT                  24
198*7ccd5a2cSjsg #       define SCLK_FSTATE_3_VLD                        (1 << 31)
199*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_2                              0x688
200*7ccd5a2cSjsg #define CG_GCOOR                                        0x68c
201*7ccd5a2cSjsg #       define PHC(x)                                   ((x) << 0)
202*7ccd5a2cSjsg #       define PHC_MASK                                 (0x1f << 0)
203*7ccd5a2cSjsg #       define PHC_SHIFT                                0
204*7ccd5a2cSjsg #       define SDC(x)                                   ((x) << 9)
205*7ccd5a2cSjsg #       define SDC_MASK                                 (0x3ff << 9)
206*7ccd5a2cSjsg #       define SDC_SHIFT                                9
207*7ccd5a2cSjsg #       define SU(x)                                    ((x) << 23)
208*7ccd5a2cSjsg #       define SU_MASK                                  (0xf << 23)
209*7ccd5a2cSjsg #       define SU_SHIFT                                 23
210*7ccd5a2cSjsg #       define DIV_ID(x)                                ((x) << 28)
211*7ccd5a2cSjsg #       define DIV_ID_MASK                              (0x7 << 28)
212*7ccd5a2cSjsg #       define DIV_ID_SHIFT                             28
213*7ccd5a2cSjsg 
214*7ccd5a2cSjsg #define CG_FTV                                          0x690
215*7ccd5a2cSjsg #define CG_FFCT_0                                       0x694
216*7ccd5a2cSjsg #       define UTC_0(x)                                 ((x) << 0)
217*7ccd5a2cSjsg #       define UTC_0_MASK                               (0x3ff << 0)
218*7ccd5a2cSjsg #       define UTC_0_SHIFT                              0
219*7ccd5a2cSjsg #       define DTC_0(x)                                 ((x) << 10)
220*7ccd5a2cSjsg #       define DTC_0_MASK                               (0x3ff << 10)
221*7ccd5a2cSjsg #       define DTC_0_SHIFT                              10
222*7ccd5a2cSjsg 
223*7ccd5a2cSjsg #define CG_GIT                                          0x6d8
224*7ccd5a2cSjsg #       define CG_GICST(x)                              ((x) << 0)
225*7ccd5a2cSjsg #       define CG_GICST_MASK                            (0xffff << 0)
226*7ccd5a2cSjsg #       define CG_GICST_SHIFT                           0
227*7ccd5a2cSjsg #       define CG_GIPOT(x)                              ((x) << 16)
228*7ccd5a2cSjsg #       define CG_GIPOT_MASK                            (0xffff << 16)
229*7ccd5a2cSjsg #       define CG_GIPOT_SHIFT                           16
230*7ccd5a2cSjsg 
231*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_3                              0x6e0
232*7ccd5a2cSjsg #       define FORCE_SCLK_STATE(x)                      ((x) << 0)
233*7ccd5a2cSjsg #       define FORCE_SCLK_STATE_MASK                    (0x7 << 0)
234*7ccd5a2cSjsg #       define FORCE_SCLK_STATE_SHIFT                   0
235*7ccd5a2cSjsg #       define FORCE_SCLK_STATE_EN                      (1 << 3)
236*7ccd5a2cSjsg #       define GNB_TT(x)                                ((x) << 8)
237*7ccd5a2cSjsg #       define GNB_TT_MASK                              (0xff << 8)
238*7ccd5a2cSjsg #       define GNB_TT_SHIFT                             8
239*7ccd5a2cSjsg #       define GNB_THERMTHRO_MASK                       (1 << 16)
240*7ccd5a2cSjsg #       define CNB_THERMTHRO_MASK_SCLK                  (1 << 17)
241*7ccd5a2cSjsg #       define DPM_SCLK_ENABLE                          (1 << 18)
242*7ccd5a2cSjsg #       define GNB_SLOW_FSTATE_0_MASK                   (1 << 23)
243*7ccd5a2cSjsg #       define GNB_SLOW_FSTATE_0_SHIFT                  23
244*7ccd5a2cSjsg #       define FORCE_NB_PSTATE_1                        (1 << 31)
245*7ccd5a2cSjsg 
246*7ccd5a2cSjsg #define CG_SSP                                          0x6e8
247*7ccd5a2cSjsg #       define SST(x)                                   ((x) << 0)
248*7ccd5a2cSjsg #       define SST_MASK                                 (0xffff << 0)
249*7ccd5a2cSjsg #       define SST_SHIFT                                0
250*7ccd5a2cSjsg #       define SSTU(x)                                  ((x) << 16)
251*7ccd5a2cSjsg #       define SSTU_MASK                                (0xffff << 16)
252*7ccd5a2cSjsg #       define SSTU_SHIFT                               16
253*7ccd5a2cSjsg 
254*7ccd5a2cSjsg #define CG_ACPI_CNTL                                    0x70c
255*7ccd5a2cSjsg #       define SCLK_ACPI_DIV(x)                         ((x) << 0)
256*7ccd5a2cSjsg #       define SCLK_ACPI_DIV_MASK                       (0x7f << 0)
257*7ccd5a2cSjsg #       define SCLK_ACPI_DIV_SHIFT                      0
258*7ccd5a2cSjsg 
259*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_4                              0x71c
260*7ccd5a2cSjsg #       define DC_HDC(x)                                ((x) << 14)
261*7ccd5a2cSjsg #       define DC_HDC_MASK                              (0x3fff << 14)
262*7ccd5a2cSjsg #       define DC_HDC_SHIFT                             14
263*7ccd5a2cSjsg #       define DC_HU(x)                                 ((x) << 28)
264*7ccd5a2cSjsg #       define DC_HU_MASK                               (0xf << 28)
265*7ccd5a2cSjsg #       define DC_HU_SHIFT                              28
266*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_5                              0x720
267*7ccd5a2cSjsg #       define SCLK_FSTATE_BOOTUP(x)                    ((x) << 0)
268*7ccd5a2cSjsg #       define SCLK_FSTATE_BOOTUP_MASK                  (0x7 << 0)
269*7ccd5a2cSjsg #       define SCLK_FSTATE_BOOTUP_SHIFT                 0
270*7ccd5a2cSjsg #       define TT_TP(x)                                 ((x) << 3)
271*7ccd5a2cSjsg #       define TT_TP_MASK                               (0xffff << 3)
272*7ccd5a2cSjsg #       define TT_TP_SHIFT                              3
273*7ccd5a2cSjsg #       define TT_TU(x)                                 ((x) << 19)
274*7ccd5a2cSjsg #       define TT_TU_MASK                               (0xff << 19)
275*7ccd5a2cSjsg #       define TT_TU_SHIFT                              19
276*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_6                              0x724
277*7ccd5a2cSjsg #define CG_AT_0                                         0x728
278*7ccd5a2cSjsg #       define CG_R(x)                                  ((x) << 0)
279*7ccd5a2cSjsg #       define CG_R_MASK                                (0xffff << 0)
280*7ccd5a2cSjsg #       define CG_R_SHIFT                               0
281*7ccd5a2cSjsg #       define CG_L(x)                                  ((x) << 16)
282*7ccd5a2cSjsg #       define CG_L_MASK                                (0xffff << 16)
283*7ccd5a2cSjsg #       define CG_L_SHIFT                               16
284*7ccd5a2cSjsg #define CG_AT_1                                         0x72c
285*7ccd5a2cSjsg #define CG_AT_2                                         0x730
286*7ccd5a2cSjsg #define	CG_THERMAL_INT					0x734
287*7ccd5a2cSjsg #define		DIG_THERM_INTH(x)			((x) << 8)
288*7ccd5a2cSjsg #define		DIG_THERM_INTH_MASK			0x0000FF00
289*7ccd5a2cSjsg #define		DIG_THERM_INTH_SHIFT			8
290*7ccd5a2cSjsg #define		DIG_THERM_INTL(x)			((x) << 16)
291*7ccd5a2cSjsg #define		DIG_THERM_INTL_MASK			0x00FF0000
292*7ccd5a2cSjsg #define		DIG_THERM_INTL_SHIFT			16
293*7ccd5a2cSjsg #define 	THERM_INT_MASK_HIGH			(1 << 24)
294*7ccd5a2cSjsg #define 	THERM_INT_MASK_LOW			(1 << 25)
295*7ccd5a2cSjsg #define CG_AT_3                                         0x738
296*7ccd5a2cSjsg #define CG_AT_4                                         0x73c
297*7ccd5a2cSjsg #define CG_AT_5                                         0x740
298*7ccd5a2cSjsg #define CG_AT_6                                         0x744
299*7ccd5a2cSjsg #define CG_AT_7                                         0x748
300*7ccd5a2cSjsg 
301*7ccd5a2cSjsg #define CG_BSP_0                                        0x750
302*7ccd5a2cSjsg #       define BSP(x)                                   ((x) << 0)
303*7ccd5a2cSjsg #       define BSP_MASK                                 (0xffff << 0)
304*7ccd5a2cSjsg #       define BSP_SHIFT                                0
305*7ccd5a2cSjsg #       define BSU(x)                                   ((x) << 16)
306*7ccd5a2cSjsg #       define BSU_MASK                                 (0xf << 16)
307*7ccd5a2cSjsg #       define BSU_SHIFT                                16
308*7ccd5a2cSjsg 
309*7ccd5a2cSjsg #define CG_CG_VOLTAGE_CNTL                              0x770
310*7ccd5a2cSjsg #       define REQ                                      (1 << 0)
311*7ccd5a2cSjsg #       define LEVEL(x)                                 ((x) << 1)
312*7ccd5a2cSjsg #       define LEVEL_MASK                               (0x3 << 1)
313*7ccd5a2cSjsg #       define LEVEL_SHIFT                              1
314*7ccd5a2cSjsg #       define CG_VOLTAGE_EN                            (1 << 3)
315*7ccd5a2cSjsg #       define FORCE                                    (1 << 4)
316*7ccd5a2cSjsg #       define PERIOD(x)                                ((x) << 8)
317*7ccd5a2cSjsg #       define PERIOD_MASK                              (0xffff << 8)
318*7ccd5a2cSjsg #       define PERIOD_SHIFT                             8
319*7ccd5a2cSjsg #       define UNIT(x)                                  ((x) << 24)
320*7ccd5a2cSjsg #       define UNIT_MASK                                (0xf << 24)
321*7ccd5a2cSjsg #       define UNIT_SHIFT                               24
322*7ccd5a2cSjsg 
323*7ccd5a2cSjsg #define CG_ACPI_VOLTAGE_CNTL                            0x780
324*7ccd5a2cSjsg #       define ACPI_VOLTAGE_EN                          (1 << 8)
325*7ccd5a2cSjsg 
326*7ccd5a2cSjsg #define CG_DPM_VOLTAGE_CNTL                             0x788
327*7ccd5a2cSjsg #       define DPM_STATE0_LEVEL_MASK                    (0x3 << 0)
328*7ccd5a2cSjsg #       define DPM_STATE0_LEVEL_SHIFT                   0
329*7ccd5a2cSjsg #       define DPM_VOLTAGE_EN                           (1 << 16)
330*7ccd5a2cSjsg 
331*7ccd5a2cSjsg #define CG_PWR_GATING_CNTL                              0x7ac
332*7ccd5a2cSjsg #       define DYN_PWR_DOWN_EN                          (1 << 0)
333*7ccd5a2cSjsg #       define ACPI_PWR_DOWN_EN                         (1 << 1)
334*7ccd5a2cSjsg #       define GFX_CLK_OFF_PWR_DOWN_EN                  (1 << 2)
335*7ccd5a2cSjsg #       define IOC_DISGPU_PWR_DOWN_EN                   (1 << 3)
336*7ccd5a2cSjsg #       define FORCE_POWR_ON                            (1 << 4)
337*7ccd5a2cSjsg #       define PGP(x)                                   ((x) << 8)
338*7ccd5a2cSjsg #       define PGP_MASK                                 (0xffff << 8)
339*7ccd5a2cSjsg #       define PGP_SHIFT                                8
340*7ccd5a2cSjsg #       define PGU(x)                                   ((x) << 24)
341*7ccd5a2cSjsg #       define PGU_MASK                                 (0xf << 24)
342*7ccd5a2cSjsg #       define PGU_SHIFT                                24
343*7ccd5a2cSjsg 
344*7ccd5a2cSjsg #define CG_CGTT_LOCAL_0                                 0x7d0
345*7ccd5a2cSjsg #define CG_CGTT_LOCAL_1                                 0x7d4
346*7ccd5a2cSjsg 
347*7ccd5a2cSjsg #define DEEP_SLEEP_CNTL                                 0x818
348*7ccd5a2cSjsg #       define R_DIS                                    (1 << 3)
349*7ccd5a2cSjsg #       define HS(x)                                    ((x) << 4)
350*7ccd5a2cSjsg #       define HS_MASK                                  (0xfff << 4)
351*7ccd5a2cSjsg #       define HS_SHIFT                                 4
352*7ccd5a2cSjsg #       define ENABLE_DS                                (1 << 31)
353*7ccd5a2cSjsg #define DEEP_SLEEP_CNTL2                                0x81c
354*7ccd5a2cSjsg #       define LB_UFP_EN                                (1 << 0)
355*7ccd5a2cSjsg #       define INOUT_C(x)                               ((x) << 4)
356*7ccd5a2cSjsg #       define INOUT_C_MASK                             (0xff << 4)
357*7ccd5a2cSjsg #       define INOUT_C_SHIFT                            4
358*7ccd5a2cSjsg 
359*7ccd5a2cSjsg #define CG_SCRATCH2                                     0x824
360*7ccd5a2cSjsg 
361*7ccd5a2cSjsg #define CG_SCLK_DPM_CTRL_11                             0x830
362*7ccd5a2cSjsg 
363*7ccd5a2cSjsg #define HW_REV   					0x5564
364*7ccd5a2cSjsg #       define ATI_REV_ID_MASK                          (0xf << 28)
365*7ccd5a2cSjsg #       define ATI_REV_ID_SHIFT                         28
366*7ccd5a2cSjsg /* 0 = A0, 1 = A1, 2 = B0, 3 = C0, etc. */
367*7ccd5a2cSjsg 
368*7ccd5a2cSjsg #define DOUT_SCRATCH3   				0x611c
369*7ccd5a2cSjsg 
370*7ccd5a2cSjsg #define GB_ADDR_CONFIG  				0x98f8
371*7ccd5a2cSjsg 
372*7ccd5a2cSjsg #endif
373