xref: /openbsd-src/sys/dev/pci/drm/radeon/sumo_dpm.c (revision 93f8bf6e41b6cd6704a54c2d90c2a7655c097bbf)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2012 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  */
237ccd5a2cSjsg 
247ccd5a2cSjsg #include "radeon.h"
257ccd5a2cSjsg #include "radeon_asic.h"
267ccd5a2cSjsg #include "sumod.h"
277ccd5a2cSjsg #include "r600_dpm.h"
287ccd5a2cSjsg #include "cypress_dpm.h"
297ccd5a2cSjsg #include "sumo_dpm.h"
307f4dd379Sjsg #include <linux/seq_file.h>
317ccd5a2cSjsg 
327ccd5a2cSjsg #define SUMO_MAX_DEEPSLEEP_DIVIDER_ID 5
337ccd5a2cSjsg #define SUMO_MINIMUM_ENGINE_CLOCK 800
347ccd5a2cSjsg #define BOOST_DPM_LEVEL 7
357ccd5a2cSjsg 
367ccd5a2cSjsg static const u32 sumo_utc[SUMO_PM_NUMBER_OF_TC] =
377ccd5a2cSjsg {
387ccd5a2cSjsg 	SUMO_UTC_DFLT_00,
397ccd5a2cSjsg 	SUMO_UTC_DFLT_01,
407ccd5a2cSjsg 	SUMO_UTC_DFLT_02,
417ccd5a2cSjsg 	SUMO_UTC_DFLT_03,
427ccd5a2cSjsg 	SUMO_UTC_DFLT_04,
437ccd5a2cSjsg 	SUMO_UTC_DFLT_05,
447ccd5a2cSjsg 	SUMO_UTC_DFLT_06,
457ccd5a2cSjsg 	SUMO_UTC_DFLT_07,
467ccd5a2cSjsg 	SUMO_UTC_DFLT_08,
477ccd5a2cSjsg 	SUMO_UTC_DFLT_09,
487ccd5a2cSjsg 	SUMO_UTC_DFLT_10,
497ccd5a2cSjsg 	SUMO_UTC_DFLT_11,
507ccd5a2cSjsg 	SUMO_UTC_DFLT_12,
517ccd5a2cSjsg 	SUMO_UTC_DFLT_13,
527ccd5a2cSjsg 	SUMO_UTC_DFLT_14,
537ccd5a2cSjsg };
547ccd5a2cSjsg 
557ccd5a2cSjsg static const u32 sumo_dtc[SUMO_PM_NUMBER_OF_TC] =
567ccd5a2cSjsg {
577ccd5a2cSjsg 	SUMO_DTC_DFLT_00,
587ccd5a2cSjsg 	SUMO_DTC_DFLT_01,
597ccd5a2cSjsg 	SUMO_DTC_DFLT_02,
607ccd5a2cSjsg 	SUMO_DTC_DFLT_03,
617ccd5a2cSjsg 	SUMO_DTC_DFLT_04,
627ccd5a2cSjsg 	SUMO_DTC_DFLT_05,
637ccd5a2cSjsg 	SUMO_DTC_DFLT_06,
647ccd5a2cSjsg 	SUMO_DTC_DFLT_07,
657ccd5a2cSjsg 	SUMO_DTC_DFLT_08,
667ccd5a2cSjsg 	SUMO_DTC_DFLT_09,
677ccd5a2cSjsg 	SUMO_DTC_DFLT_10,
687ccd5a2cSjsg 	SUMO_DTC_DFLT_11,
697ccd5a2cSjsg 	SUMO_DTC_DFLT_12,
707ccd5a2cSjsg 	SUMO_DTC_DFLT_13,
717ccd5a2cSjsg 	SUMO_DTC_DFLT_14,
727ccd5a2cSjsg };
737ccd5a2cSjsg 
sumo_get_ps(struct radeon_ps * rps)747ccd5a2cSjsg static struct sumo_ps *sumo_get_ps(struct radeon_ps *rps)
757ccd5a2cSjsg {
767ccd5a2cSjsg 	struct sumo_ps *ps = rps->ps_priv;
777ccd5a2cSjsg 
787ccd5a2cSjsg 	return ps;
797ccd5a2cSjsg }
807ccd5a2cSjsg 
sumo_get_pi(struct radeon_device * rdev)817ccd5a2cSjsg struct sumo_power_info *sumo_get_pi(struct radeon_device *rdev)
827ccd5a2cSjsg {
837ccd5a2cSjsg 	struct sumo_power_info *pi = rdev->pm.dpm.priv;
847ccd5a2cSjsg 
857ccd5a2cSjsg 	return pi;
867ccd5a2cSjsg }
877ccd5a2cSjsg 
sumo_gfx_clockgating_enable(struct radeon_device * rdev,bool enable)887ccd5a2cSjsg static void sumo_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
897ccd5a2cSjsg {
907ccd5a2cSjsg 	if (enable)
917ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
927ccd5a2cSjsg 	else {
937ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
947ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
957ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
967ccd5a2cSjsg 		RREG32(GB_ADDR_CONFIG);
977ccd5a2cSjsg 	}
987ccd5a2cSjsg }
997ccd5a2cSjsg 
1007ccd5a2cSjsg #define CGCG_CGTT_LOCAL0_MASK 0xE5BFFFFF
1017ccd5a2cSjsg #define CGCG_CGTT_LOCAL1_MASK 0xEFFF07FF
1027ccd5a2cSjsg 
sumo_mg_clockgating_enable(struct radeon_device * rdev,bool enable)1037ccd5a2cSjsg static void sumo_mg_clockgating_enable(struct radeon_device *rdev, bool enable)
1047ccd5a2cSjsg {
1057ccd5a2cSjsg 	u32 local0;
1067ccd5a2cSjsg 	u32 local1;
1077ccd5a2cSjsg 
1087ccd5a2cSjsg 	local0 = RREG32(CG_CGTT_LOCAL_0);
1097ccd5a2cSjsg 	local1 = RREG32(CG_CGTT_LOCAL_1);
1107ccd5a2cSjsg 
1117ccd5a2cSjsg 	if (enable) {
1127ccd5a2cSjsg 		WREG32(CG_CGTT_LOCAL_0, (0 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
1137ccd5a2cSjsg 		WREG32(CG_CGTT_LOCAL_1, (0 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
1147ccd5a2cSjsg 	} else {
1157ccd5a2cSjsg 		WREG32(CG_CGTT_LOCAL_0, (0xFFFFFFFF & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
1167ccd5a2cSjsg 		WREG32(CG_CGTT_LOCAL_1, (0xFFFFCFFF & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
1177ccd5a2cSjsg 	}
1187ccd5a2cSjsg }
1197ccd5a2cSjsg 
sumo_program_git(struct radeon_device * rdev)1207ccd5a2cSjsg static void sumo_program_git(struct radeon_device *rdev)
1217ccd5a2cSjsg {
1227ccd5a2cSjsg 	u32 p, u;
1237ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
1247ccd5a2cSjsg 
1257ccd5a2cSjsg 	r600_calculate_u_and_p(SUMO_GICST_DFLT,
1267ccd5a2cSjsg 			       xclk, 16, &p, &u);
1277ccd5a2cSjsg 
1287ccd5a2cSjsg 	WREG32_P(CG_GIT, CG_GICST(p), ~CG_GICST_MASK);
1297ccd5a2cSjsg }
1307ccd5a2cSjsg 
sumo_program_grsd(struct radeon_device * rdev)1317ccd5a2cSjsg static void sumo_program_grsd(struct radeon_device *rdev)
1327ccd5a2cSjsg {
1337ccd5a2cSjsg 	u32 p, u;
1347ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
1357ccd5a2cSjsg 	u32 grs = 256 * 25 / 100;
1367ccd5a2cSjsg 
1377ccd5a2cSjsg 	r600_calculate_u_and_p(1, xclk, 14, &p, &u);
1387ccd5a2cSjsg 
1397ccd5a2cSjsg 	WREG32(CG_GCOOR, PHC(grs) | SDC(p) | SU(u));
1407ccd5a2cSjsg }
1417ccd5a2cSjsg 
sumo_gfx_clockgating_initialize(struct radeon_device * rdev)1427ccd5a2cSjsg void sumo_gfx_clockgating_initialize(struct radeon_device *rdev)
1437ccd5a2cSjsg {
1447ccd5a2cSjsg 	sumo_program_git(rdev);
1457ccd5a2cSjsg 	sumo_program_grsd(rdev);
1467ccd5a2cSjsg }
1477ccd5a2cSjsg 
sumo_gfx_powergating_initialize(struct radeon_device * rdev)1487ccd5a2cSjsg static void sumo_gfx_powergating_initialize(struct radeon_device *rdev)
1497ccd5a2cSjsg {
1507ccd5a2cSjsg 	u32 rcu_pwr_gating_cntl;
1517ccd5a2cSjsg 	u32 p, u;
1527ccd5a2cSjsg 	u32 p_c, p_p, d_p;
1537ccd5a2cSjsg 	u32 r_t, i_t;
1547ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
1557ccd5a2cSjsg 
1567ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
1577ccd5a2cSjsg 		p_c = 4;
1587ccd5a2cSjsg 		d_p = 10;
1597ccd5a2cSjsg 		r_t = 10;
1607ccd5a2cSjsg 		i_t = 4;
1617ccd5a2cSjsg 		p_p = 50 + 1000/200 + 6 * 32;
1627ccd5a2cSjsg 	} else {
1637ccd5a2cSjsg 		p_c = 16;
1647ccd5a2cSjsg 		d_p = 50;
1657ccd5a2cSjsg 		r_t = 50;
1667ccd5a2cSjsg 		i_t  = 50;
1677ccd5a2cSjsg 		p_p = 113;
1687ccd5a2cSjsg 	}
1697ccd5a2cSjsg 
1707ccd5a2cSjsg 	WREG32(CG_SCRATCH2, 0x01B60A17);
1717ccd5a2cSjsg 
1727ccd5a2cSjsg 	r600_calculate_u_and_p(SUMO_GFXPOWERGATINGT_DFLT,
1737ccd5a2cSjsg 			       xclk, 16, &p, &u);
1747ccd5a2cSjsg 
1757ccd5a2cSjsg 	WREG32_P(CG_PWR_GATING_CNTL, PGP(p) | PGU(u),
1767ccd5a2cSjsg 		 ~(PGP_MASK | PGU_MASK));
1777ccd5a2cSjsg 
1787ccd5a2cSjsg 	r600_calculate_u_and_p(SUMO_VOLTAGEDROPT_DFLT,
1797ccd5a2cSjsg 			       xclk, 16, &p, &u);
1807ccd5a2cSjsg 
1817ccd5a2cSjsg 	WREG32_P(CG_CG_VOLTAGE_CNTL, PGP(p) | PGU(u),
1827ccd5a2cSjsg 		 ~(PGP_MASK | PGU_MASK));
1837ccd5a2cSjsg 
1847ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
1857ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x10103210);
1867ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_SEQ1, 0x10101010);
1877ccd5a2cSjsg 	} else {
1887ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x76543210);
1897ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_SEQ1, 0xFEDCBA98);
1907ccd5a2cSjsg 	}
1917ccd5a2cSjsg 
1927ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
1937ccd5a2cSjsg 	rcu_pwr_gating_cntl &=
1947ccd5a2cSjsg 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
1957ccd5a2cSjsg 	rcu_pwr_gating_cntl |= PCV(p_c) | PGS(1) | PWR_GATING_EN;
1967ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
1977ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~PCP_MASK;
1987ccd5a2cSjsg 		rcu_pwr_gating_cntl |= PCP(0x77);
1997ccd5a2cSjsg 	}
2007ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
2017ccd5a2cSjsg 
2027ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
2037ccd5a2cSjsg 	rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
2047ccd5a2cSjsg 	rcu_pwr_gating_cntl |= MPPU(p_p) | MPPD(50);
2057ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
2067ccd5a2cSjsg 
2077ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
2087ccd5a2cSjsg 	rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
2097ccd5a2cSjsg 	rcu_pwr_gating_cntl |= DPPU(d_p) | DPPD(50);
2107ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
2117ccd5a2cSjsg 
2127ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_4);
2137ccd5a2cSjsg 	rcu_pwr_gating_cntl &= ~(RT_MASK | IT_MASK);
2147ccd5a2cSjsg 	rcu_pwr_gating_cntl |= RT(r_t) | IT(i_t);
2157ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL_4, rcu_pwr_gating_cntl);
2167ccd5a2cSjsg 
2177ccd5a2cSjsg 	if (rdev->family == CHIP_PALM)
2187ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_CNTL_5, 0xA02);
2197ccd5a2cSjsg 
2207ccd5a2cSjsg 	sumo_smu_pg_init(rdev);
2217ccd5a2cSjsg 
2227ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
2237ccd5a2cSjsg 	rcu_pwr_gating_cntl &=
2247ccd5a2cSjsg 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
2257ccd5a2cSjsg 	rcu_pwr_gating_cntl |= PCV(p_c) | PGS(4) | PWR_GATING_EN;
2267ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
2277ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~PCP_MASK;
2287ccd5a2cSjsg 		rcu_pwr_gating_cntl |= PCP(0x77);
2297ccd5a2cSjsg 	}
2307ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
2317ccd5a2cSjsg 
2327ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
2337ccd5a2cSjsg 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
2347ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
2357ccd5a2cSjsg 		rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
2367ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
2377ccd5a2cSjsg 
2387ccd5a2cSjsg 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
2397ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
2407ccd5a2cSjsg 		rcu_pwr_gating_cntl |= DPPU(16) | DPPD(50);
2417ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
2427ccd5a2cSjsg 	}
2437ccd5a2cSjsg 
2447ccd5a2cSjsg 	sumo_smu_pg_init(rdev);
2457ccd5a2cSjsg 
2467ccd5a2cSjsg 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
2477ccd5a2cSjsg 	rcu_pwr_gating_cntl &=
2487ccd5a2cSjsg 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
2497ccd5a2cSjsg 	rcu_pwr_gating_cntl |= PGS(5) | PWR_GATING_EN;
2507ccd5a2cSjsg 
2517ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
2527ccd5a2cSjsg 		rcu_pwr_gating_cntl |= PCV(4);
2537ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~PCP_MASK;
2547ccd5a2cSjsg 		rcu_pwr_gating_cntl |= PCP(0x77);
2557ccd5a2cSjsg 	} else
2567ccd5a2cSjsg 		rcu_pwr_gating_cntl |= PCV(11);
2577ccd5a2cSjsg 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
2587ccd5a2cSjsg 
2597ccd5a2cSjsg 	if (rdev->family == CHIP_PALM) {
2607ccd5a2cSjsg 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
2617ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
2627ccd5a2cSjsg 		rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
2637ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
2647ccd5a2cSjsg 
2657ccd5a2cSjsg 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
2667ccd5a2cSjsg 		rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
2677ccd5a2cSjsg 		rcu_pwr_gating_cntl |= DPPU(22) | DPPD(50);
2687ccd5a2cSjsg 		WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
2697ccd5a2cSjsg 	}
2707ccd5a2cSjsg 
2717ccd5a2cSjsg 	sumo_smu_pg_init(rdev);
2727ccd5a2cSjsg }
2737ccd5a2cSjsg 
sumo_gfx_powergating_enable(struct radeon_device * rdev,bool enable)2747ccd5a2cSjsg static void sumo_gfx_powergating_enable(struct radeon_device *rdev, bool enable)
2757ccd5a2cSjsg {
2767ccd5a2cSjsg 	if (enable)
2777ccd5a2cSjsg 		WREG32_P(CG_PWR_GATING_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
2787ccd5a2cSjsg 	else {
2797ccd5a2cSjsg 		WREG32_P(CG_PWR_GATING_CNTL, 0, ~DYN_PWR_DOWN_EN);
2807ccd5a2cSjsg 		RREG32(GB_ADDR_CONFIG);
2817ccd5a2cSjsg 	}
2827ccd5a2cSjsg }
2837ccd5a2cSjsg 
sumo_enable_clock_power_gating(struct radeon_device * rdev)2847ccd5a2cSjsg static int sumo_enable_clock_power_gating(struct radeon_device *rdev)
2857ccd5a2cSjsg {
2867ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
2877ccd5a2cSjsg 
2887ccd5a2cSjsg 	if (pi->enable_gfx_clock_gating)
2897ccd5a2cSjsg 		sumo_gfx_clockgating_initialize(rdev);
2907ccd5a2cSjsg 	if (pi->enable_gfx_power_gating)
2917ccd5a2cSjsg 		sumo_gfx_powergating_initialize(rdev);
2927ccd5a2cSjsg 	if (pi->enable_mg_clock_gating)
2937ccd5a2cSjsg 		sumo_mg_clockgating_enable(rdev, true);
2947ccd5a2cSjsg 	if (pi->enable_gfx_clock_gating)
2957ccd5a2cSjsg 		sumo_gfx_clockgating_enable(rdev, true);
2967ccd5a2cSjsg 	if (pi->enable_gfx_power_gating)
2977ccd5a2cSjsg 		sumo_gfx_powergating_enable(rdev, true);
2987ccd5a2cSjsg 
2997ccd5a2cSjsg 	return 0;
3007ccd5a2cSjsg }
3017ccd5a2cSjsg 
sumo_disable_clock_power_gating(struct radeon_device * rdev)3027ccd5a2cSjsg static void sumo_disable_clock_power_gating(struct radeon_device *rdev)
3037ccd5a2cSjsg {
3047ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
3057ccd5a2cSjsg 
3067ccd5a2cSjsg 	if (pi->enable_gfx_clock_gating)
3077ccd5a2cSjsg 		sumo_gfx_clockgating_enable(rdev, false);
3087ccd5a2cSjsg 	if (pi->enable_gfx_power_gating)
3097ccd5a2cSjsg 		sumo_gfx_powergating_enable(rdev, false);
3107ccd5a2cSjsg 	if (pi->enable_mg_clock_gating)
3117ccd5a2cSjsg 		sumo_mg_clockgating_enable(rdev, false);
3127ccd5a2cSjsg }
3137ccd5a2cSjsg 
sumo_calculate_bsp(struct radeon_device * rdev,u32 high_clk)3147ccd5a2cSjsg static void sumo_calculate_bsp(struct radeon_device *rdev,
3157ccd5a2cSjsg 			       u32 high_clk)
3167ccd5a2cSjsg {
3177ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
3187ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
3197ccd5a2cSjsg 
3207ccd5a2cSjsg 	pi->pasi = 65535 * 100 / high_clk;
3217ccd5a2cSjsg 	pi->asi = 65535 * 100 / high_clk;
3227ccd5a2cSjsg 
3237ccd5a2cSjsg 	r600_calculate_u_and_p(pi->asi,
3247ccd5a2cSjsg 			       xclk, 16, &pi->bsp, &pi->bsu);
3257ccd5a2cSjsg 
3267ccd5a2cSjsg 	r600_calculate_u_and_p(pi->pasi,
3277ccd5a2cSjsg 			       xclk, 16, &pi->pbsp, &pi->pbsu);
3287ccd5a2cSjsg 
3297ccd5a2cSjsg 	pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3307ccd5a2cSjsg 	pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3317ccd5a2cSjsg }
3327ccd5a2cSjsg 
sumo_init_bsp(struct radeon_device * rdev)3337ccd5a2cSjsg static void sumo_init_bsp(struct radeon_device *rdev)
3347ccd5a2cSjsg {
3357ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
3367ccd5a2cSjsg 
3377ccd5a2cSjsg 	WREG32(CG_BSP_0, pi->psp);
3387ccd5a2cSjsg }
3397ccd5a2cSjsg 
3407ccd5a2cSjsg 
sumo_program_bsp(struct radeon_device * rdev,struct radeon_ps * rps)3417ccd5a2cSjsg static void sumo_program_bsp(struct radeon_device *rdev,
3427ccd5a2cSjsg 			     struct radeon_ps *rps)
3437ccd5a2cSjsg {
3447ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
3457ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
3467ccd5a2cSjsg 	u32 i;
3477ccd5a2cSjsg 	u32 highest_engine_clock = ps->levels[ps->num_levels - 1].sclk;
3487ccd5a2cSjsg 
3497ccd5a2cSjsg 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
3507ccd5a2cSjsg 		highest_engine_clock = pi->boost_pl.sclk;
3517ccd5a2cSjsg 
3527ccd5a2cSjsg 	sumo_calculate_bsp(rdev, highest_engine_clock);
3537ccd5a2cSjsg 
3547ccd5a2cSjsg 	for (i = 0; i < ps->num_levels - 1; i++)
3557ccd5a2cSjsg 		WREG32(CG_BSP_0 + (i * 4), pi->dsp);
3567ccd5a2cSjsg 
3577ccd5a2cSjsg 	WREG32(CG_BSP_0 + (i * 4), pi->psp);
3587ccd5a2cSjsg 
3597ccd5a2cSjsg 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
3607ccd5a2cSjsg 		WREG32(CG_BSP_0 + (BOOST_DPM_LEVEL * 4), pi->psp);
3617ccd5a2cSjsg }
3627ccd5a2cSjsg 
sumo_write_at(struct radeon_device * rdev,u32 index,u32 value)3637ccd5a2cSjsg static void sumo_write_at(struct radeon_device *rdev,
3647ccd5a2cSjsg 			  u32 index, u32 value)
3657ccd5a2cSjsg {
3667ccd5a2cSjsg 	if (index == 0)
3677ccd5a2cSjsg 		WREG32(CG_AT_0, value);
3687ccd5a2cSjsg 	else if (index == 1)
3697ccd5a2cSjsg 		WREG32(CG_AT_1, value);
3707ccd5a2cSjsg 	else if (index == 2)
3717ccd5a2cSjsg 		WREG32(CG_AT_2, value);
3727ccd5a2cSjsg 	else if (index == 3)
3737ccd5a2cSjsg 		WREG32(CG_AT_3, value);
3747ccd5a2cSjsg 	else if (index == 4)
3757ccd5a2cSjsg 		WREG32(CG_AT_4, value);
3767ccd5a2cSjsg 	else if (index == 5)
3777ccd5a2cSjsg 		WREG32(CG_AT_5, value);
3787ccd5a2cSjsg 	else if (index == 6)
3797ccd5a2cSjsg 		WREG32(CG_AT_6, value);
3807ccd5a2cSjsg 	else if (index == 7)
3817ccd5a2cSjsg 		WREG32(CG_AT_7, value);
3827ccd5a2cSjsg }
3837ccd5a2cSjsg 
sumo_program_at(struct radeon_device * rdev,struct radeon_ps * rps)3847ccd5a2cSjsg static void sumo_program_at(struct radeon_device *rdev,
3857ccd5a2cSjsg 			    struct radeon_ps *rps)
3867ccd5a2cSjsg {
3877ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
3887ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
3897ccd5a2cSjsg 	u32 asi;
3907ccd5a2cSjsg 	u32 i;
3917ccd5a2cSjsg 	u32 m_a;
3927ccd5a2cSjsg 	u32 a_t;
3937ccd5a2cSjsg 	u32 r[SUMO_MAX_HARDWARE_POWERLEVELS];
3947ccd5a2cSjsg 	u32 l[SUMO_MAX_HARDWARE_POWERLEVELS];
3957ccd5a2cSjsg 
3967ccd5a2cSjsg 	r[0] = SUMO_R_DFLT0;
3977ccd5a2cSjsg 	r[1] = SUMO_R_DFLT1;
3987ccd5a2cSjsg 	r[2] = SUMO_R_DFLT2;
3997ccd5a2cSjsg 	r[3] = SUMO_R_DFLT3;
4007ccd5a2cSjsg 	r[4] = SUMO_R_DFLT4;
4017ccd5a2cSjsg 
4027ccd5a2cSjsg 	l[0] = SUMO_L_DFLT0;
4037ccd5a2cSjsg 	l[1] = SUMO_L_DFLT1;
4047ccd5a2cSjsg 	l[2] = SUMO_L_DFLT2;
4057ccd5a2cSjsg 	l[3] = SUMO_L_DFLT3;
4067ccd5a2cSjsg 	l[4] = SUMO_L_DFLT4;
4077ccd5a2cSjsg 
4087ccd5a2cSjsg 	for (i = 0; i < ps->num_levels; i++) {
4097ccd5a2cSjsg 		asi = (i == ps->num_levels - 1) ? pi->pasi : pi->asi;
4107ccd5a2cSjsg 
4117ccd5a2cSjsg 		m_a = asi * ps->levels[i].sclk / 100;
4127ccd5a2cSjsg 
4137ccd5a2cSjsg 		a_t = CG_R(m_a * r[i] / 100) | CG_L(m_a * l[i] / 100);
4147ccd5a2cSjsg 
4157ccd5a2cSjsg 		sumo_write_at(rdev, i, a_t);
4167ccd5a2cSjsg 	}
4177ccd5a2cSjsg 
4187ccd5a2cSjsg 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
4197ccd5a2cSjsg 		asi = pi->pasi;
4207ccd5a2cSjsg 
4217ccd5a2cSjsg 		m_a = asi * pi->boost_pl.sclk / 100;
4227ccd5a2cSjsg 
4237ccd5a2cSjsg 		a_t = CG_R(m_a * r[ps->num_levels - 1] / 100) |
4247ccd5a2cSjsg 			CG_L(m_a * l[ps->num_levels - 1] / 100);
4257ccd5a2cSjsg 
4267ccd5a2cSjsg 		sumo_write_at(rdev, BOOST_DPM_LEVEL, a_t);
4277ccd5a2cSjsg 	}
4287ccd5a2cSjsg }
4297ccd5a2cSjsg 
sumo_program_tp(struct radeon_device * rdev)4307ccd5a2cSjsg static void sumo_program_tp(struct radeon_device *rdev)
4317ccd5a2cSjsg {
4327ccd5a2cSjsg 	int i;
4337ccd5a2cSjsg 	enum r600_td td = R600_TD_DFLT;
4347ccd5a2cSjsg 
4357ccd5a2cSjsg 	for (i = 0; i < SUMO_PM_NUMBER_OF_TC; i++) {
4367ccd5a2cSjsg 		WREG32_P(CG_FFCT_0 + (i * 4), UTC_0(sumo_utc[i]), ~UTC_0_MASK);
4377ccd5a2cSjsg 		WREG32_P(CG_FFCT_0 + (i * 4), DTC_0(sumo_dtc[i]), ~DTC_0_MASK);
4387ccd5a2cSjsg 	}
4397ccd5a2cSjsg 
4407ccd5a2cSjsg 	if (td == R600_TD_AUTO)
4417ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
4427ccd5a2cSjsg 	else
4437ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
4447ccd5a2cSjsg 
4457ccd5a2cSjsg 	if (td == R600_TD_UP)
4467ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
4477ccd5a2cSjsg 
4487ccd5a2cSjsg 	if (td == R600_TD_DOWN)
4497ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
4507ccd5a2cSjsg }
4517ccd5a2cSjsg 
sumo_program_vc(struct radeon_device * rdev,u32 vrc)4527ccd5a2cSjsg void sumo_program_vc(struct radeon_device *rdev, u32 vrc)
4537ccd5a2cSjsg {
4547ccd5a2cSjsg 	WREG32(CG_FTV, vrc);
4557ccd5a2cSjsg }
4567ccd5a2cSjsg 
sumo_clear_vc(struct radeon_device * rdev)4577ccd5a2cSjsg void sumo_clear_vc(struct radeon_device *rdev)
4587ccd5a2cSjsg {
4597ccd5a2cSjsg 	WREG32(CG_FTV, 0);
4607ccd5a2cSjsg }
4617ccd5a2cSjsg 
sumo_program_sstp(struct radeon_device * rdev)4627ccd5a2cSjsg void sumo_program_sstp(struct radeon_device *rdev)
4637ccd5a2cSjsg {
4647ccd5a2cSjsg 	u32 p, u;
4657ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
4667ccd5a2cSjsg 
4677ccd5a2cSjsg 	r600_calculate_u_and_p(SUMO_SST_DFLT,
4687ccd5a2cSjsg 			       xclk, 16, &p, &u);
4697ccd5a2cSjsg 
4707ccd5a2cSjsg 	WREG32(CG_SSP, SSTU(u) | SST(p));
4717ccd5a2cSjsg }
4727ccd5a2cSjsg 
sumo_set_divider_value(struct radeon_device * rdev,u32 index,u32 divider)4737ccd5a2cSjsg static void sumo_set_divider_value(struct radeon_device *rdev,
4747ccd5a2cSjsg 				   u32 index, u32 divider)
4757ccd5a2cSjsg {
4767ccd5a2cSjsg 	u32 reg_index = index / 4;
4777ccd5a2cSjsg 	u32 field_index = index % 4;
4787ccd5a2cSjsg 
4797ccd5a2cSjsg 	if (field_index == 0)
4807ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
4817ccd5a2cSjsg 			 SCLK_FSTATE_0_DIV(divider), ~SCLK_FSTATE_0_DIV_MASK);
4827ccd5a2cSjsg 	else if (field_index == 1)
4837ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
4847ccd5a2cSjsg 			 SCLK_FSTATE_1_DIV(divider), ~SCLK_FSTATE_1_DIV_MASK);
4857ccd5a2cSjsg 	else if (field_index == 2)
4867ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
4877ccd5a2cSjsg 			 SCLK_FSTATE_2_DIV(divider), ~SCLK_FSTATE_2_DIV_MASK);
4887ccd5a2cSjsg 	else if (field_index == 3)
4897ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
4907ccd5a2cSjsg 			 SCLK_FSTATE_3_DIV(divider), ~SCLK_FSTATE_3_DIV_MASK);
4917ccd5a2cSjsg }
4927ccd5a2cSjsg 
sumo_set_ds_dividers(struct radeon_device * rdev,u32 index,u32 divider)4937ccd5a2cSjsg static void sumo_set_ds_dividers(struct radeon_device *rdev,
4947ccd5a2cSjsg 				 u32 index, u32 divider)
4957ccd5a2cSjsg {
4967ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
4977ccd5a2cSjsg 
4987ccd5a2cSjsg 	if (pi->enable_sclk_ds) {
4997ccd5a2cSjsg 		u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_6);
5007ccd5a2cSjsg 
5017ccd5a2cSjsg 		dpm_ctrl &= ~(0x7 << (index * 3));
5027ccd5a2cSjsg 		dpm_ctrl |= (divider << (index * 3));
5037ccd5a2cSjsg 		WREG32(CG_SCLK_DPM_CTRL_6, dpm_ctrl);
5047ccd5a2cSjsg 	}
5057ccd5a2cSjsg }
5067ccd5a2cSjsg 
sumo_set_ss_dividers(struct radeon_device * rdev,u32 index,u32 divider)5077ccd5a2cSjsg static void sumo_set_ss_dividers(struct radeon_device *rdev,
5087ccd5a2cSjsg 				 u32 index, u32 divider)
5097ccd5a2cSjsg {
5107ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
5117ccd5a2cSjsg 
5127ccd5a2cSjsg 	if (pi->enable_sclk_ds) {
5137ccd5a2cSjsg 		u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_11);
5147ccd5a2cSjsg 
5157ccd5a2cSjsg 		dpm_ctrl &= ~(0x7 << (index * 3));
5167ccd5a2cSjsg 		dpm_ctrl |= (divider << (index * 3));
5177ccd5a2cSjsg 		WREG32(CG_SCLK_DPM_CTRL_11, dpm_ctrl);
5187ccd5a2cSjsg 	}
5197ccd5a2cSjsg }
5207ccd5a2cSjsg 
sumo_set_vid(struct radeon_device * rdev,u32 index,u32 vid)5217ccd5a2cSjsg static void sumo_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
5227ccd5a2cSjsg {
5237ccd5a2cSjsg 	u32 voltage_cntl = RREG32(CG_DPM_VOLTAGE_CNTL);
5247ccd5a2cSjsg 
5257ccd5a2cSjsg 	voltage_cntl &= ~(DPM_STATE0_LEVEL_MASK << (index * 2));
5267ccd5a2cSjsg 	voltage_cntl |= (vid << (DPM_STATE0_LEVEL_SHIFT + index * 2));
5277ccd5a2cSjsg 	WREG32(CG_DPM_VOLTAGE_CNTL, voltage_cntl);
5287ccd5a2cSjsg }
5297ccd5a2cSjsg 
sumo_set_allos_gnb_slow(struct radeon_device * rdev,u32 index,u32 gnb_slow)5307ccd5a2cSjsg static void sumo_set_allos_gnb_slow(struct radeon_device *rdev, u32 index, u32 gnb_slow)
5317ccd5a2cSjsg {
5327ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
5337ccd5a2cSjsg 	u32 temp = gnb_slow;
5347ccd5a2cSjsg 	u32 cg_sclk_dpm_ctrl_3;
5357ccd5a2cSjsg 
5367ccd5a2cSjsg 	if (pi->driver_nbps_policy_disable)
5377ccd5a2cSjsg 		temp = 1;
5387ccd5a2cSjsg 
5397ccd5a2cSjsg 	cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
5407ccd5a2cSjsg 	cg_sclk_dpm_ctrl_3 &= ~(GNB_SLOW_FSTATE_0_MASK << index);
5417ccd5a2cSjsg 	cg_sclk_dpm_ctrl_3 |= (temp << (GNB_SLOW_FSTATE_0_SHIFT + index));
5427ccd5a2cSjsg 
5437ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
5447ccd5a2cSjsg }
5457ccd5a2cSjsg 
sumo_program_power_level(struct radeon_device * rdev,struct sumo_pl * pl,u32 index)5467ccd5a2cSjsg static void sumo_program_power_level(struct radeon_device *rdev,
5477ccd5a2cSjsg 				     struct sumo_pl *pl, u32 index)
5487ccd5a2cSjsg {
5497ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
5507ccd5a2cSjsg 	int ret;
5517ccd5a2cSjsg 	struct atom_clock_dividers dividers;
5527ccd5a2cSjsg 	u32 ds_en = RREG32(DEEP_SLEEP_CNTL) & ENABLE_DS;
5537ccd5a2cSjsg 
5547ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
5557ccd5a2cSjsg 					     pl->sclk, false, &dividers);
5567ccd5a2cSjsg 	if (ret)
5577ccd5a2cSjsg 		return;
5587ccd5a2cSjsg 
5597ccd5a2cSjsg 	sumo_set_divider_value(rdev, index, dividers.post_div);
5607ccd5a2cSjsg 
5617ccd5a2cSjsg 	sumo_set_vid(rdev, index, pl->vddc_index);
5627ccd5a2cSjsg 
5637ccd5a2cSjsg 	if (pl->ss_divider_index == 0 || pl->ds_divider_index == 0) {
5647ccd5a2cSjsg 		if (ds_en)
5657ccd5a2cSjsg 			WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
5667ccd5a2cSjsg 	} else {
5677ccd5a2cSjsg 		sumo_set_ss_dividers(rdev, index, pl->ss_divider_index);
5687ccd5a2cSjsg 		sumo_set_ds_dividers(rdev, index, pl->ds_divider_index);
5697ccd5a2cSjsg 
5707ccd5a2cSjsg 		if (!ds_en)
5717ccd5a2cSjsg 			WREG32_P(DEEP_SLEEP_CNTL, ENABLE_DS, ~ENABLE_DS);
5727ccd5a2cSjsg 	}
5737ccd5a2cSjsg 
5747ccd5a2cSjsg 	sumo_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
5757ccd5a2cSjsg 
5767ccd5a2cSjsg 	if (pi->enable_boost)
5777ccd5a2cSjsg 		sumo_set_tdp_limit(rdev, index, pl->sclk_dpm_tdp_limit);
5787ccd5a2cSjsg }
5797ccd5a2cSjsg 
sumo_power_level_enable(struct radeon_device * rdev,u32 index,bool enable)5807ccd5a2cSjsg static void sumo_power_level_enable(struct radeon_device *rdev, u32 index, bool enable)
5817ccd5a2cSjsg {
5827ccd5a2cSjsg 	u32 reg_index = index / 4;
5837ccd5a2cSjsg 	u32 field_index = index % 4;
5847ccd5a2cSjsg 
5857ccd5a2cSjsg 	if (field_index == 0)
5867ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
5877ccd5a2cSjsg 			 enable ? SCLK_FSTATE_0_VLD : 0, ~SCLK_FSTATE_0_VLD);
5887ccd5a2cSjsg 	else if (field_index == 1)
5897ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
5907ccd5a2cSjsg 			 enable ? SCLK_FSTATE_1_VLD : 0, ~SCLK_FSTATE_1_VLD);
5917ccd5a2cSjsg 	else if (field_index == 2)
5927ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
5937ccd5a2cSjsg 			 enable ? SCLK_FSTATE_2_VLD : 0, ~SCLK_FSTATE_2_VLD);
5947ccd5a2cSjsg 	else if (field_index == 3)
5957ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
5967ccd5a2cSjsg 			 enable ? SCLK_FSTATE_3_VLD : 0, ~SCLK_FSTATE_3_VLD);
5977ccd5a2cSjsg }
5987ccd5a2cSjsg 
sumo_dpm_enabled(struct radeon_device * rdev)5997ccd5a2cSjsg static bool sumo_dpm_enabled(struct radeon_device *rdev)
6007ccd5a2cSjsg {
6017ccd5a2cSjsg 	if (RREG32(CG_SCLK_DPM_CTRL_3) & DPM_SCLK_ENABLE)
6027ccd5a2cSjsg 		return true;
6037ccd5a2cSjsg 	else
6047ccd5a2cSjsg 		return false;
6057ccd5a2cSjsg }
6067ccd5a2cSjsg 
sumo_start_dpm(struct radeon_device * rdev)6077ccd5a2cSjsg static void sumo_start_dpm(struct radeon_device *rdev)
6087ccd5a2cSjsg {
6097ccd5a2cSjsg 	WREG32_P(CG_SCLK_DPM_CTRL_3, DPM_SCLK_ENABLE, ~DPM_SCLK_ENABLE);
6107ccd5a2cSjsg }
6117ccd5a2cSjsg 
sumo_stop_dpm(struct radeon_device * rdev)6127ccd5a2cSjsg static void sumo_stop_dpm(struct radeon_device *rdev)
6137ccd5a2cSjsg {
6147ccd5a2cSjsg 	WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~DPM_SCLK_ENABLE);
6157ccd5a2cSjsg }
6167ccd5a2cSjsg 
sumo_set_forced_mode(struct radeon_device * rdev,bool enable)6177ccd5a2cSjsg static void sumo_set_forced_mode(struct radeon_device *rdev, bool enable)
6187ccd5a2cSjsg {
6197ccd5a2cSjsg 	if (enable)
6207ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE_EN, ~FORCE_SCLK_STATE_EN);
6217ccd5a2cSjsg 	else
6227ccd5a2cSjsg 		WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_SCLK_STATE_EN);
6237ccd5a2cSjsg }
6247ccd5a2cSjsg 
sumo_set_forced_mode_enabled(struct radeon_device * rdev)6257ccd5a2cSjsg static void sumo_set_forced_mode_enabled(struct radeon_device *rdev)
6267ccd5a2cSjsg {
6277ccd5a2cSjsg 	int i;
6287ccd5a2cSjsg 
6297ccd5a2cSjsg 	sumo_set_forced_mode(rdev, true);
6307ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
6317ccd5a2cSjsg 		if (RREG32(CG_SCLK_STATUS) & SCLK_OVERCLK_DETECT)
6327ccd5a2cSjsg 			break;
6337ccd5a2cSjsg 		udelay(1);
6347ccd5a2cSjsg 	}
6357ccd5a2cSjsg }
6367ccd5a2cSjsg 
sumo_wait_for_level_0(struct radeon_device * rdev)6377ccd5a2cSjsg static void sumo_wait_for_level_0(struct radeon_device *rdev)
6387ccd5a2cSjsg {
6397ccd5a2cSjsg 	int i;
6407ccd5a2cSjsg 
6417ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
6427ccd5a2cSjsg 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) == 0)
6437ccd5a2cSjsg 			break;
6447ccd5a2cSjsg 		udelay(1);
6457ccd5a2cSjsg 	}
6467ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
6477ccd5a2cSjsg 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) == 0)
6487ccd5a2cSjsg 			break;
6497ccd5a2cSjsg 		udelay(1);
6507ccd5a2cSjsg 	}
6517ccd5a2cSjsg }
6527ccd5a2cSjsg 
sumo_set_forced_mode_disabled(struct radeon_device * rdev)6537ccd5a2cSjsg static void sumo_set_forced_mode_disabled(struct radeon_device *rdev)
6547ccd5a2cSjsg {
6557ccd5a2cSjsg 	sumo_set_forced_mode(rdev, false);
6567ccd5a2cSjsg }
6577ccd5a2cSjsg 
sumo_enable_power_level_0(struct radeon_device * rdev)6587ccd5a2cSjsg static void sumo_enable_power_level_0(struct radeon_device *rdev)
6597ccd5a2cSjsg {
6607ccd5a2cSjsg 	sumo_power_level_enable(rdev, 0, true);
6617ccd5a2cSjsg }
6627ccd5a2cSjsg 
sumo_patch_boost_state(struct radeon_device * rdev,struct radeon_ps * rps)6637ccd5a2cSjsg static void sumo_patch_boost_state(struct radeon_device *rdev,
6647ccd5a2cSjsg 				   struct radeon_ps *rps)
6657ccd5a2cSjsg {
6667ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
6677ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
6687ccd5a2cSjsg 
6697ccd5a2cSjsg 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
6707ccd5a2cSjsg 		pi->boost_pl = new_ps->levels[new_ps->num_levels - 1];
6717ccd5a2cSjsg 		pi->boost_pl.sclk = pi->sys_info.boost_sclk;
6727ccd5a2cSjsg 		pi->boost_pl.vddc_index = pi->sys_info.boost_vid_2bit;
6737ccd5a2cSjsg 		pi->boost_pl.sclk_dpm_tdp_limit = pi->sys_info.sclk_dpm_tdp_limit_boost;
6747ccd5a2cSjsg 	}
6757ccd5a2cSjsg }
6767ccd5a2cSjsg 
sumo_pre_notify_alt_vddnb_change(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)6777ccd5a2cSjsg static void sumo_pre_notify_alt_vddnb_change(struct radeon_device *rdev,
6787ccd5a2cSjsg 					     struct radeon_ps *new_rps,
6797ccd5a2cSjsg 					     struct radeon_ps *old_rps)
6807ccd5a2cSjsg {
6817ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
6827ccd5a2cSjsg 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
6837ccd5a2cSjsg 	u32 nbps1_old = 0;
6847ccd5a2cSjsg 	u32 nbps1_new = 0;
6857ccd5a2cSjsg 
6867ccd5a2cSjsg 	if (old_ps != NULL)
6877ccd5a2cSjsg 		nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
6887ccd5a2cSjsg 
6897ccd5a2cSjsg 	nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
6907ccd5a2cSjsg 
6917ccd5a2cSjsg 	if (nbps1_old == 1 && nbps1_new == 0)
6927ccd5a2cSjsg 		sumo_smu_notify_alt_vddnb_change(rdev, 0, 0);
6937ccd5a2cSjsg }
6947ccd5a2cSjsg 
sumo_post_notify_alt_vddnb_change(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)6957ccd5a2cSjsg static void sumo_post_notify_alt_vddnb_change(struct radeon_device *rdev,
6967ccd5a2cSjsg 					      struct radeon_ps *new_rps,
6977ccd5a2cSjsg 					      struct radeon_ps *old_rps)
6987ccd5a2cSjsg {
6997ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
7007ccd5a2cSjsg 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
7017ccd5a2cSjsg 	u32 nbps1_old = 0;
7027ccd5a2cSjsg 	u32 nbps1_new = 0;
7037ccd5a2cSjsg 
7047ccd5a2cSjsg 	if (old_ps != NULL)
7057ccd5a2cSjsg 		nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
7067ccd5a2cSjsg 
7077ccd5a2cSjsg 	nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
7087ccd5a2cSjsg 
7097ccd5a2cSjsg 	if (nbps1_old == 0 && nbps1_new == 1)
7107ccd5a2cSjsg 		sumo_smu_notify_alt_vddnb_change(rdev, 1, 1);
7117ccd5a2cSjsg }
7127ccd5a2cSjsg 
sumo_enable_boost(struct radeon_device * rdev,struct radeon_ps * rps,bool enable)7137ccd5a2cSjsg static void sumo_enable_boost(struct radeon_device *rdev,
7147ccd5a2cSjsg 			      struct radeon_ps *rps,
7157ccd5a2cSjsg 			      bool enable)
7167ccd5a2cSjsg {
7177ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
7187ccd5a2cSjsg 
7197ccd5a2cSjsg 	if (enable) {
7207ccd5a2cSjsg 		if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
7217ccd5a2cSjsg 			sumo_boost_state_enable(rdev, true);
7227ccd5a2cSjsg 	} else
7237ccd5a2cSjsg 		sumo_boost_state_enable(rdev, false);
7247ccd5a2cSjsg }
7257ccd5a2cSjsg 
sumo_set_forced_level(struct radeon_device * rdev,u32 index)7267ccd5a2cSjsg static void sumo_set_forced_level(struct radeon_device *rdev, u32 index)
7277ccd5a2cSjsg {
7287ccd5a2cSjsg 	WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE(index), ~FORCE_SCLK_STATE_MASK);
7297ccd5a2cSjsg }
7307ccd5a2cSjsg 
sumo_set_forced_level_0(struct radeon_device * rdev)7317ccd5a2cSjsg static void sumo_set_forced_level_0(struct radeon_device *rdev)
7327ccd5a2cSjsg {
7337ccd5a2cSjsg 	sumo_set_forced_level(rdev, 0);
7347ccd5a2cSjsg }
7357ccd5a2cSjsg 
sumo_program_wl(struct radeon_device * rdev,struct radeon_ps * rps)7367ccd5a2cSjsg static void sumo_program_wl(struct radeon_device *rdev,
7377ccd5a2cSjsg 			    struct radeon_ps *rps)
7387ccd5a2cSjsg {
7397ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
7407ccd5a2cSjsg 	u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
7417ccd5a2cSjsg 
7427ccd5a2cSjsg 	dpm_ctrl4 &= 0xFFFFFF00;
7437ccd5a2cSjsg 	dpm_ctrl4 |= (1 << (new_ps->num_levels - 1));
7447ccd5a2cSjsg 
7457ccd5a2cSjsg 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
7467ccd5a2cSjsg 		dpm_ctrl4 |= (1 << BOOST_DPM_LEVEL);
7477ccd5a2cSjsg 
7487ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
7497ccd5a2cSjsg }
7507ccd5a2cSjsg 
sumo_program_power_levels_0_to_n(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)7517ccd5a2cSjsg static void sumo_program_power_levels_0_to_n(struct radeon_device *rdev,
7527ccd5a2cSjsg 					     struct radeon_ps *new_rps,
7537ccd5a2cSjsg 					     struct radeon_ps *old_rps)
7547ccd5a2cSjsg {
7557ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
7567ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
7577ccd5a2cSjsg 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
7587ccd5a2cSjsg 	u32 i;
7597ccd5a2cSjsg 	u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
7607ccd5a2cSjsg 
7617ccd5a2cSjsg 	for (i = 0; i < new_ps->num_levels; i++) {
7627ccd5a2cSjsg 		sumo_program_power_level(rdev, &new_ps->levels[i], i);
7637ccd5a2cSjsg 		sumo_power_level_enable(rdev, i, true);
7647ccd5a2cSjsg 	}
7657ccd5a2cSjsg 
7667ccd5a2cSjsg 	for (i = new_ps->num_levels; i < n_current_state_levels; i++)
7677ccd5a2cSjsg 		sumo_power_level_enable(rdev, i, false);
7687ccd5a2cSjsg 
7697ccd5a2cSjsg 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
7707ccd5a2cSjsg 		sumo_program_power_level(rdev, &pi->boost_pl, BOOST_DPM_LEVEL);
7717ccd5a2cSjsg }
7727ccd5a2cSjsg 
sumo_enable_acpi_pm(struct radeon_device * rdev)7737ccd5a2cSjsg static void sumo_enable_acpi_pm(struct radeon_device *rdev)
7747ccd5a2cSjsg {
7757ccd5a2cSjsg 	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
7767ccd5a2cSjsg }
7777ccd5a2cSjsg 
sumo_program_power_level_enter_state(struct radeon_device * rdev)7787ccd5a2cSjsg static void sumo_program_power_level_enter_state(struct radeon_device *rdev)
7797ccd5a2cSjsg {
7807ccd5a2cSjsg 	WREG32_P(CG_SCLK_DPM_CTRL_5, SCLK_FSTATE_BOOTUP(0), ~SCLK_FSTATE_BOOTUP_MASK);
7817ccd5a2cSjsg }
7827ccd5a2cSjsg 
sumo_program_acpi_power_level(struct radeon_device * rdev)7837ccd5a2cSjsg static void sumo_program_acpi_power_level(struct radeon_device *rdev)
7847ccd5a2cSjsg {
7857ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
7867ccd5a2cSjsg 	struct atom_clock_dividers dividers;
7877ccd5a2cSjsg 	int ret;
7887ccd5a2cSjsg 
7897ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
7907ccd5a2cSjsg 					     pi->acpi_pl.sclk,
7917ccd5a2cSjsg 					     false, &dividers);
7927ccd5a2cSjsg 	if (ret)
7937ccd5a2cSjsg 		return;
7947ccd5a2cSjsg 
7957ccd5a2cSjsg 	WREG32_P(CG_ACPI_CNTL, SCLK_ACPI_DIV(dividers.post_div), ~SCLK_ACPI_DIV_MASK);
7967ccd5a2cSjsg 	WREG32_P(CG_ACPI_VOLTAGE_CNTL, 0, ~ACPI_VOLTAGE_EN);
7977ccd5a2cSjsg }
7987ccd5a2cSjsg 
sumo_program_bootup_state(struct radeon_device * rdev)7997ccd5a2cSjsg static void sumo_program_bootup_state(struct radeon_device *rdev)
8007ccd5a2cSjsg {
8017ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
8027ccd5a2cSjsg 	u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
8037ccd5a2cSjsg 	u32 i;
8047ccd5a2cSjsg 
8057ccd5a2cSjsg 	sumo_program_power_level(rdev, &pi->boot_pl, 0);
8067ccd5a2cSjsg 
8077ccd5a2cSjsg 	dpm_ctrl4 &= 0xFFFFFF00;
8087ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
8097ccd5a2cSjsg 
8107ccd5a2cSjsg 	for (i = 1; i < 8; i++)
8117ccd5a2cSjsg 		sumo_power_level_enable(rdev, i, false);
8127ccd5a2cSjsg }
8137ccd5a2cSjsg 
sumo_setup_uvd_clocks(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)8147ccd5a2cSjsg static void sumo_setup_uvd_clocks(struct radeon_device *rdev,
8157ccd5a2cSjsg 				  struct radeon_ps *new_rps,
8167ccd5a2cSjsg 				  struct radeon_ps *old_rps)
8177ccd5a2cSjsg {
8187ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
8197ccd5a2cSjsg 
8207ccd5a2cSjsg 	if (pi->enable_gfx_power_gating) {
8217ccd5a2cSjsg 		sumo_gfx_powergating_enable(rdev, false);
8227ccd5a2cSjsg 	}
8237ccd5a2cSjsg 
8247ccd5a2cSjsg 	radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
8257ccd5a2cSjsg 
8267ccd5a2cSjsg 	if (pi->enable_gfx_power_gating) {
8277ccd5a2cSjsg 		if (!pi->disable_gfx_power_gating_in_uvd ||
8287ccd5a2cSjsg 		    !r600_is_uvd_state(new_rps->class, new_rps->class2))
8297ccd5a2cSjsg 			sumo_gfx_powergating_enable(rdev, true);
8307ccd5a2cSjsg 	}
8317ccd5a2cSjsg }
8327ccd5a2cSjsg 
sumo_set_uvd_clock_before_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)8337ccd5a2cSjsg static void sumo_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
8347ccd5a2cSjsg 						    struct radeon_ps *new_rps,
8357ccd5a2cSjsg 						    struct radeon_ps *old_rps)
8367ccd5a2cSjsg {
8377ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
8387ccd5a2cSjsg 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
8397ccd5a2cSjsg 
8407ccd5a2cSjsg 	if ((new_rps->vclk == old_rps->vclk) &&
8417ccd5a2cSjsg 	    (new_rps->dclk == old_rps->dclk))
8427ccd5a2cSjsg 		return;
8437ccd5a2cSjsg 
8447ccd5a2cSjsg 	if (new_ps->levels[new_ps->num_levels - 1].sclk >=
8457ccd5a2cSjsg 	    current_ps->levels[current_ps->num_levels - 1].sclk)
8467ccd5a2cSjsg 		return;
8477ccd5a2cSjsg 
8487ccd5a2cSjsg 	sumo_setup_uvd_clocks(rdev, new_rps, old_rps);
8497ccd5a2cSjsg }
8507ccd5a2cSjsg 
sumo_set_uvd_clock_after_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)8517ccd5a2cSjsg static void sumo_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
8527ccd5a2cSjsg 						   struct radeon_ps *new_rps,
8537ccd5a2cSjsg 						   struct radeon_ps *old_rps)
8547ccd5a2cSjsg {
8557ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
8567ccd5a2cSjsg 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
8577ccd5a2cSjsg 
8587ccd5a2cSjsg 	if ((new_rps->vclk == old_rps->vclk) &&
8597ccd5a2cSjsg 	    (new_rps->dclk == old_rps->dclk))
8607ccd5a2cSjsg 		return;
8617ccd5a2cSjsg 
8627ccd5a2cSjsg 	if (new_ps->levels[new_ps->num_levels - 1].sclk <
8637ccd5a2cSjsg 	    current_ps->levels[current_ps->num_levels - 1].sclk)
8647ccd5a2cSjsg 		return;
8657ccd5a2cSjsg 
8667ccd5a2cSjsg 	sumo_setup_uvd_clocks(rdev, new_rps, old_rps);
8677ccd5a2cSjsg }
8687ccd5a2cSjsg 
sumo_take_smu_control(struct radeon_device * rdev,bool enable)8697ccd5a2cSjsg void sumo_take_smu_control(struct radeon_device *rdev, bool enable)
8707ccd5a2cSjsg {
8717ccd5a2cSjsg /* This bit selects who handles display phy powergating.
8727ccd5a2cSjsg  * Clear the bit to let atom handle it.
8737ccd5a2cSjsg  * Set it to let the driver handle it.
8747ccd5a2cSjsg  * For now we just let atom handle it.
8757ccd5a2cSjsg  */
8767ccd5a2cSjsg #if 0
8777ccd5a2cSjsg 	u32 v = RREG32(DOUT_SCRATCH3);
8787ccd5a2cSjsg 
8797ccd5a2cSjsg 	if (enable)
8807ccd5a2cSjsg 		v |= 0x4;
8817ccd5a2cSjsg 	else
8827ccd5a2cSjsg 		v &= 0xFFFFFFFB;
8837ccd5a2cSjsg 
8847ccd5a2cSjsg 	WREG32(DOUT_SCRATCH3, v);
8857ccd5a2cSjsg #endif
8867ccd5a2cSjsg }
8877ccd5a2cSjsg 
sumo_enable_sclk_ds(struct radeon_device * rdev,bool enable)8887ccd5a2cSjsg static void sumo_enable_sclk_ds(struct radeon_device *rdev, bool enable)
8897ccd5a2cSjsg {
8907ccd5a2cSjsg 	if (enable) {
8917ccd5a2cSjsg 		u32 deep_sleep_cntl = RREG32(DEEP_SLEEP_CNTL);
8927ccd5a2cSjsg 		u32 deep_sleep_cntl2 = RREG32(DEEP_SLEEP_CNTL2);
8937ccd5a2cSjsg 		u32 t = 1;
8947ccd5a2cSjsg 
8957ccd5a2cSjsg 		deep_sleep_cntl &= ~R_DIS;
8967ccd5a2cSjsg 		deep_sleep_cntl &= ~HS_MASK;
8977ccd5a2cSjsg 		deep_sleep_cntl |= HS(t > 4095 ? 4095 : t);
8987ccd5a2cSjsg 
8997ccd5a2cSjsg 		deep_sleep_cntl2 |= LB_UFP_EN;
9007ccd5a2cSjsg 		deep_sleep_cntl2 &= INOUT_C_MASK;
9017ccd5a2cSjsg 		deep_sleep_cntl2 |= INOUT_C(0xf);
9027ccd5a2cSjsg 
9037ccd5a2cSjsg 		WREG32(DEEP_SLEEP_CNTL2, deep_sleep_cntl2);
9047ccd5a2cSjsg 		WREG32(DEEP_SLEEP_CNTL, deep_sleep_cntl);
9057ccd5a2cSjsg 	} else
9067ccd5a2cSjsg 		WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
9077ccd5a2cSjsg }
9087ccd5a2cSjsg 
sumo_program_bootup_at(struct radeon_device * rdev)9097ccd5a2cSjsg static void sumo_program_bootup_at(struct radeon_device *rdev)
9107ccd5a2cSjsg {
9117ccd5a2cSjsg 	WREG32_P(CG_AT_0, CG_R(0xffff), ~CG_R_MASK);
9127ccd5a2cSjsg 	WREG32_P(CG_AT_0, CG_L(0), ~CG_L_MASK);
9137ccd5a2cSjsg }
9147ccd5a2cSjsg 
sumo_reset_am(struct radeon_device * rdev)9157ccd5a2cSjsg static void sumo_reset_am(struct radeon_device *rdev)
9167ccd5a2cSjsg {
9177ccd5a2cSjsg 	WREG32_P(SCLK_PWRMGT_CNTL, FIR_RESET, ~FIR_RESET);
9187ccd5a2cSjsg }
9197ccd5a2cSjsg 
sumo_start_am(struct radeon_device * rdev)9207ccd5a2cSjsg static void sumo_start_am(struct radeon_device *rdev)
9217ccd5a2cSjsg {
9227ccd5a2cSjsg 	WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_RESET);
9237ccd5a2cSjsg }
9247ccd5a2cSjsg 
sumo_program_ttp(struct radeon_device * rdev)9257ccd5a2cSjsg static void sumo_program_ttp(struct radeon_device *rdev)
9267ccd5a2cSjsg {
9277ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
9287ccd5a2cSjsg 	u32 p, u;
9297ccd5a2cSjsg 	u32 cg_sclk_dpm_ctrl_5 = RREG32(CG_SCLK_DPM_CTRL_5);
9307ccd5a2cSjsg 
9317ccd5a2cSjsg 	r600_calculate_u_and_p(1000,
9327ccd5a2cSjsg 			       xclk, 16, &p, &u);
9337ccd5a2cSjsg 
9347ccd5a2cSjsg 	cg_sclk_dpm_ctrl_5 &= ~(TT_TP_MASK | TT_TU_MASK);
9357ccd5a2cSjsg 	cg_sclk_dpm_ctrl_5 |= TT_TP(p) | TT_TU(u);
9367ccd5a2cSjsg 
9377ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_5, cg_sclk_dpm_ctrl_5);
9387ccd5a2cSjsg }
9397ccd5a2cSjsg 
sumo_program_ttt(struct radeon_device * rdev)9407ccd5a2cSjsg static void sumo_program_ttt(struct radeon_device *rdev)
9417ccd5a2cSjsg {
9427ccd5a2cSjsg 	u32 cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
9437ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
9447ccd5a2cSjsg 
9457ccd5a2cSjsg 	cg_sclk_dpm_ctrl_3 &= ~(GNB_TT_MASK | GNB_THERMTHRO_MASK);
9467ccd5a2cSjsg 	cg_sclk_dpm_ctrl_3 |= GNB_TT(pi->thermal_auto_throttling + 49);
9477ccd5a2cSjsg 
9487ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
9497ccd5a2cSjsg }
9507ccd5a2cSjsg 
9517ccd5a2cSjsg 
sumo_enable_voltage_scaling(struct radeon_device * rdev,bool enable)9527ccd5a2cSjsg static void sumo_enable_voltage_scaling(struct radeon_device *rdev, bool enable)
9537ccd5a2cSjsg {
9547ccd5a2cSjsg 	if (enable) {
9557ccd5a2cSjsg 		WREG32_P(CG_DPM_VOLTAGE_CNTL, DPM_VOLTAGE_EN, ~DPM_VOLTAGE_EN);
9567ccd5a2cSjsg 		WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~CG_VOLTAGE_EN);
9577ccd5a2cSjsg 	} else {
9587ccd5a2cSjsg 		WREG32_P(CG_CG_VOLTAGE_CNTL, CG_VOLTAGE_EN, ~CG_VOLTAGE_EN);
9597ccd5a2cSjsg 		WREG32_P(CG_DPM_VOLTAGE_CNTL, 0, ~DPM_VOLTAGE_EN);
9607ccd5a2cSjsg 	}
9617ccd5a2cSjsg }
9627ccd5a2cSjsg 
sumo_override_cnb_thermal_events(struct radeon_device * rdev)9637ccd5a2cSjsg static void sumo_override_cnb_thermal_events(struct radeon_device *rdev)
9647ccd5a2cSjsg {
9657ccd5a2cSjsg 	WREG32_P(CG_SCLK_DPM_CTRL_3, CNB_THERMTHRO_MASK_SCLK,
9667ccd5a2cSjsg 		 ~CNB_THERMTHRO_MASK_SCLK);
9677ccd5a2cSjsg }
9687ccd5a2cSjsg 
sumo_program_dc_hto(struct radeon_device * rdev)9697ccd5a2cSjsg static void sumo_program_dc_hto(struct radeon_device *rdev)
9707ccd5a2cSjsg {
9717ccd5a2cSjsg 	u32 cg_sclk_dpm_ctrl_4 = RREG32(CG_SCLK_DPM_CTRL_4);
9727ccd5a2cSjsg 	u32 p, u;
9737ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
9747ccd5a2cSjsg 
9757ccd5a2cSjsg 	r600_calculate_u_and_p(100000,
9767ccd5a2cSjsg 			       xclk, 14, &p, &u);
9777ccd5a2cSjsg 
9787ccd5a2cSjsg 	cg_sclk_dpm_ctrl_4 &= ~(DC_HDC_MASK | DC_HU_MASK);
9797ccd5a2cSjsg 	cg_sclk_dpm_ctrl_4 |= DC_HDC(p) | DC_HU(u);
9807ccd5a2cSjsg 
9817ccd5a2cSjsg 	WREG32(CG_SCLK_DPM_CTRL_4, cg_sclk_dpm_ctrl_4);
9827ccd5a2cSjsg }
9837ccd5a2cSjsg 
sumo_force_nbp_state(struct radeon_device * rdev,struct radeon_ps * rps)9847ccd5a2cSjsg static void sumo_force_nbp_state(struct radeon_device *rdev,
9857ccd5a2cSjsg 				 struct radeon_ps *rps)
9867ccd5a2cSjsg {
9877ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
9887ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
9897ccd5a2cSjsg 
9907ccd5a2cSjsg 	if (!pi->driver_nbps_policy_disable) {
9917ccd5a2cSjsg 		if (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
9927ccd5a2cSjsg 			WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_NB_PSTATE_1, ~FORCE_NB_PSTATE_1);
9937ccd5a2cSjsg 		else
9947ccd5a2cSjsg 			WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_NB_PSTATE_1);
9957ccd5a2cSjsg 	}
9967ccd5a2cSjsg }
9977ccd5a2cSjsg 
sumo_get_sleep_divider_from_id(u32 id)9987ccd5a2cSjsg u32 sumo_get_sleep_divider_from_id(u32 id)
9997ccd5a2cSjsg {
10007ccd5a2cSjsg 	return 1 << id;
10017ccd5a2cSjsg }
10027ccd5a2cSjsg 
sumo_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)10037ccd5a2cSjsg u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
10047ccd5a2cSjsg 					 u32 sclk,
10057ccd5a2cSjsg 					 u32 min_sclk_in_sr)
10067ccd5a2cSjsg {
10077ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
10087ccd5a2cSjsg 	u32 i;
10097ccd5a2cSjsg 	u32 temp;
10107ccd5a2cSjsg 	u32 min = (min_sclk_in_sr > SUMO_MINIMUM_ENGINE_CLOCK) ?
10117ccd5a2cSjsg 		min_sclk_in_sr : SUMO_MINIMUM_ENGINE_CLOCK;
10127ccd5a2cSjsg 
10137ccd5a2cSjsg 	if (sclk < min)
10147ccd5a2cSjsg 		return 0;
10157ccd5a2cSjsg 
10167ccd5a2cSjsg 	if (!pi->enable_sclk_ds)
10177ccd5a2cSjsg 		return 0;
10187ccd5a2cSjsg 
10197ccd5a2cSjsg 	for (i = SUMO_MAX_DEEPSLEEP_DIVIDER_ID;  ; i--) {
10207ccd5a2cSjsg 		temp = sclk / sumo_get_sleep_divider_from_id(i);
10217ccd5a2cSjsg 
10227ccd5a2cSjsg 		if (temp >= min || i == 0)
10237ccd5a2cSjsg 			break;
10247ccd5a2cSjsg 	}
10257ccd5a2cSjsg 	return i;
10267ccd5a2cSjsg }
10277ccd5a2cSjsg 
sumo_get_valid_engine_clock(struct radeon_device * rdev,u32 lower_limit)10287ccd5a2cSjsg static u32 sumo_get_valid_engine_clock(struct radeon_device *rdev,
10297ccd5a2cSjsg 				       u32 lower_limit)
10307ccd5a2cSjsg {
10317ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
10327ccd5a2cSjsg 	u32 i;
10337ccd5a2cSjsg 
10347ccd5a2cSjsg 	for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
10357ccd5a2cSjsg 		if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
10367ccd5a2cSjsg 			return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
10377ccd5a2cSjsg 	}
10387ccd5a2cSjsg 
10397ccd5a2cSjsg 	return pi->sys_info.sclk_voltage_mapping_table.entries[pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1].sclk_frequency;
10407ccd5a2cSjsg }
10417ccd5a2cSjsg 
sumo_patch_thermal_state(struct radeon_device * rdev,struct sumo_ps * ps,struct sumo_ps * current_ps)10427ccd5a2cSjsg static void sumo_patch_thermal_state(struct radeon_device *rdev,
10437ccd5a2cSjsg 				     struct sumo_ps *ps,
10447ccd5a2cSjsg 				     struct sumo_ps *current_ps)
10457ccd5a2cSjsg {
10467ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
10477ccd5a2cSjsg 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
10487ccd5a2cSjsg 	u32 current_vddc;
10497ccd5a2cSjsg 	u32 current_sclk;
10507ccd5a2cSjsg 	u32 current_index = 0;
10517ccd5a2cSjsg 
10527ccd5a2cSjsg 	if (current_ps) {
10537ccd5a2cSjsg 		current_vddc = current_ps->levels[current_index].vddc_index;
10547ccd5a2cSjsg 		current_sclk = current_ps->levels[current_index].sclk;
10557ccd5a2cSjsg 	} else {
10567ccd5a2cSjsg 		current_vddc = pi->boot_pl.vddc_index;
10577ccd5a2cSjsg 		current_sclk = pi->boot_pl.sclk;
10587ccd5a2cSjsg 	}
10597ccd5a2cSjsg 
10607ccd5a2cSjsg 	ps->levels[0].vddc_index = current_vddc;
10617ccd5a2cSjsg 
10627ccd5a2cSjsg 	if (ps->levels[0].sclk > current_sclk)
10637ccd5a2cSjsg 		ps->levels[0].sclk = current_sclk;
10647ccd5a2cSjsg 
10657ccd5a2cSjsg 	ps->levels[0].ss_divider_index =
10667ccd5a2cSjsg 		sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
10677ccd5a2cSjsg 
10687ccd5a2cSjsg 	ps->levels[0].ds_divider_index =
10697ccd5a2cSjsg 		sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
10707ccd5a2cSjsg 
10717ccd5a2cSjsg 	if (ps->levels[0].ds_divider_index > ps->levels[0].ss_divider_index + 1)
10727ccd5a2cSjsg 		ps->levels[0].ds_divider_index = ps->levels[0].ss_divider_index + 1;
10737ccd5a2cSjsg 
10747ccd5a2cSjsg 	if (ps->levels[0].ss_divider_index == ps->levels[0].ds_divider_index) {
10757ccd5a2cSjsg 		if (ps->levels[0].ss_divider_index > 1)
10767ccd5a2cSjsg 			ps->levels[0].ss_divider_index = ps->levels[0].ss_divider_index - 1;
10777ccd5a2cSjsg 	}
10787ccd5a2cSjsg 
10797ccd5a2cSjsg 	if (ps->levels[0].ss_divider_index == 0)
10807ccd5a2cSjsg 		ps->levels[0].ds_divider_index = 0;
10817ccd5a2cSjsg 
10827ccd5a2cSjsg 	if (ps->levels[0].ds_divider_index == 0)
10837ccd5a2cSjsg 		ps->levels[0].ss_divider_index = 0;
10847ccd5a2cSjsg }
10857ccd5a2cSjsg 
sumo_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)10867ccd5a2cSjsg static void sumo_apply_state_adjust_rules(struct radeon_device *rdev,
10877ccd5a2cSjsg 					  struct radeon_ps *new_rps,
10887ccd5a2cSjsg 					  struct radeon_ps *old_rps)
10897ccd5a2cSjsg {
10907ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(new_rps);
10917ccd5a2cSjsg 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
10927ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
10937ccd5a2cSjsg 	u32 min_voltage = 0; /* ??? */
10947ccd5a2cSjsg 	u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
10957ccd5a2cSjsg 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
10967ccd5a2cSjsg 	u32 i;
10977ccd5a2cSjsg 
10987ccd5a2cSjsg 	if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
10997ccd5a2cSjsg 		return sumo_patch_thermal_state(rdev, ps, current_ps);
11007ccd5a2cSjsg 
11017ccd5a2cSjsg 	if (pi->enable_boost) {
11027ccd5a2cSjsg 		if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE)
11037ccd5a2cSjsg 			ps->flags |= SUMO_POWERSTATE_FLAGS_BOOST_STATE;
11047ccd5a2cSjsg 	}
11057ccd5a2cSjsg 
11067ccd5a2cSjsg 	if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) ||
11077ccd5a2cSjsg 	    (new_rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) ||
11087ccd5a2cSjsg 	    (new_rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE))
11097ccd5a2cSjsg 		ps->flags |= SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE;
11107ccd5a2cSjsg 
11117ccd5a2cSjsg 	for (i = 0; i < ps->num_levels; i++) {
11127ccd5a2cSjsg 		if (ps->levels[i].vddc_index < min_voltage)
11137ccd5a2cSjsg 			ps->levels[i].vddc_index = min_voltage;
11147ccd5a2cSjsg 
11157ccd5a2cSjsg 		if (ps->levels[i].sclk < min_sclk)
11167ccd5a2cSjsg 			ps->levels[i].sclk =
11177ccd5a2cSjsg 				sumo_get_valid_engine_clock(rdev, min_sclk);
11187ccd5a2cSjsg 
11197ccd5a2cSjsg 		ps->levels[i].ss_divider_index =
11207ccd5a2cSjsg 			sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
11217ccd5a2cSjsg 
11227ccd5a2cSjsg 		ps->levels[i].ds_divider_index =
11237ccd5a2cSjsg 			sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
11247ccd5a2cSjsg 
11257ccd5a2cSjsg 		if (ps->levels[i].ds_divider_index > ps->levels[i].ss_divider_index + 1)
11267ccd5a2cSjsg 			ps->levels[i].ds_divider_index = ps->levels[i].ss_divider_index + 1;
11277ccd5a2cSjsg 
11287ccd5a2cSjsg 		if (ps->levels[i].ss_divider_index == ps->levels[i].ds_divider_index) {
11297ccd5a2cSjsg 			if (ps->levels[i].ss_divider_index > 1)
11307ccd5a2cSjsg 				ps->levels[i].ss_divider_index = ps->levels[i].ss_divider_index - 1;
11317ccd5a2cSjsg 		}
11327ccd5a2cSjsg 
11337ccd5a2cSjsg 		if (ps->levels[i].ss_divider_index == 0)
11347ccd5a2cSjsg 			ps->levels[i].ds_divider_index = 0;
11357ccd5a2cSjsg 
11367ccd5a2cSjsg 		if (ps->levels[i].ds_divider_index == 0)
11377ccd5a2cSjsg 			ps->levels[i].ss_divider_index = 0;
11387ccd5a2cSjsg 
11397ccd5a2cSjsg 		if (ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
11407ccd5a2cSjsg 			ps->levels[i].allow_gnb_slow = 1;
11417ccd5a2cSjsg 		else if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) ||
11427ccd5a2cSjsg 			 (new_rps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC))
11437ccd5a2cSjsg 			ps->levels[i].allow_gnb_slow = 0;
11447ccd5a2cSjsg 		else if (i == ps->num_levels - 1)
11457ccd5a2cSjsg 			ps->levels[i].allow_gnb_slow = 0;
11467ccd5a2cSjsg 		else
11477ccd5a2cSjsg 			ps->levels[i].allow_gnb_slow = 1;
11487ccd5a2cSjsg 	}
11497ccd5a2cSjsg }
11507ccd5a2cSjsg 
sumo_cleanup_asic(struct radeon_device * rdev)11517ccd5a2cSjsg static void sumo_cleanup_asic(struct radeon_device *rdev)
11527ccd5a2cSjsg {
11537ccd5a2cSjsg 	sumo_take_smu_control(rdev, false);
11547ccd5a2cSjsg }
11557ccd5a2cSjsg 
sumo_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)11567ccd5a2cSjsg static int sumo_set_thermal_temperature_range(struct radeon_device *rdev,
11577ccd5a2cSjsg 					      int min_temp, int max_temp)
11587ccd5a2cSjsg {
11597ccd5a2cSjsg 	int low_temp = 0 * 1000;
11607ccd5a2cSjsg 	int high_temp = 255 * 1000;
11617ccd5a2cSjsg 
11627ccd5a2cSjsg 	if (low_temp < min_temp)
11637ccd5a2cSjsg 		low_temp = min_temp;
11647ccd5a2cSjsg 	if (high_temp > max_temp)
11657ccd5a2cSjsg 		high_temp = max_temp;
11667ccd5a2cSjsg 	if (high_temp < low_temp) {
11677ccd5a2cSjsg 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
11687ccd5a2cSjsg 		return -EINVAL;
11697ccd5a2cSjsg 	}
11707ccd5a2cSjsg 
11717ccd5a2cSjsg 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
11727ccd5a2cSjsg 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
11737ccd5a2cSjsg 
11747ccd5a2cSjsg 	rdev->pm.dpm.thermal.min_temp = low_temp;
11757ccd5a2cSjsg 	rdev->pm.dpm.thermal.max_temp = high_temp;
11767ccd5a2cSjsg 
11777ccd5a2cSjsg 	return 0;
11787ccd5a2cSjsg }
11797ccd5a2cSjsg 
sumo_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)11807ccd5a2cSjsg static void sumo_update_current_ps(struct radeon_device *rdev,
11817ccd5a2cSjsg 				   struct radeon_ps *rps)
11827ccd5a2cSjsg {
11837ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
11847ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
11857ccd5a2cSjsg 
11867ccd5a2cSjsg 	pi->current_rps = *rps;
11877ccd5a2cSjsg 	pi->current_ps = *new_ps;
11887ccd5a2cSjsg 	pi->current_rps.ps_priv = &pi->current_ps;
11897ccd5a2cSjsg }
11907ccd5a2cSjsg 
sumo_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)11917ccd5a2cSjsg static void sumo_update_requested_ps(struct radeon_device *rdev,
11927ccd5a2cSjsg 				     struct radeon_ps *rps)
11937ccd5a2cSjsg {
11947ccd5a2cSjsg 	struct sumo_ps *new_ps = sumo_get_ps(rps);
11957ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
11967ccd5a2cSjsg 
11977ccd5a2cSjsg 	pi->requested_rps = *rps;
11987ccd5a2cSjsg 	pi->requested_ps = *new_ps;
11997ccd5a2cSjsg 	pi->requested_rps.ps_priv = &pi->requested_ps;
12007ccd5a2cSjsg }
12017ccd5a2cSjsg 
sumo_dpm_enable(struct radeon_device * rdev)12027ccd5a2cSjsg int sumo_dpm_enable(struct radeon_device *rdev)
12037ccd5a2cSjsg {
12047ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
12057ccd5a2cSjsg 
12067ccd5a2cSjsg 	if (sumo_dpm_enabled(rdev))
12077ccd5a2cSjsg 		return -EINVAL;
12087ccd5a2cSjsg 
12097ccd5a2cSjsg 	sumo_program_bootup_state(rdev);
12107ccd5a2cSjsg 	sumo_init_bsp(rdev);
12117ccd5a2cSjsg 	sumo_reset_am(rdev);
12127ccd5a2cSjsg 	sumo_program_tp(rdev);
12137ccd5a2cSjsg 	sumo_program_bootup_at(rdev);
12147ccd5a2cSjsg 	sumo_start_am(rdev);
12157ccd5a2cSjsg 	if (pi->enable_auto_thermal_throttling) {
12167ccd5a2cSjsg 		sumo_program_ttp(rdev);
12177ccd5a2cSjsg 		sumo_program_ttt(rdev);
12187ccd5a2cSjsg 	}
12197ccd5a2cSjsg 	sumo_program_dc_hto(rdev);
12207ccd5a2cSjsg 	sumo_program_power_level_enter_state(rdev);
12217ccd5a2cSjsg 	sumo_enable_voltage_scaling(rdev, true);
12227ccd5a2cSjsg 	sumo_program_sstp(rdev);
12237ccd5a2cSjsg 	sumo_program_vc(rdev, SUMO_VRC_DFLT);
12247ccd5a2cSjsg 	sumo_override_cnb_thermal_events(rdev);
12257ccd5a2cSjsg 	sumo_start_dpm(rdev);
12267ccd5a2cSjsg 	sumo_wait_for_level_0(rdev);
12277ccd5a2cSjsg 	if (pi->enable_sclk_ds)
12287ccd5a2cSjsg 		sumo_enable_sclk_ds(rdev, true);
12297ccd5a2cSjsg 	if (pi->enable_boost)
12307ccd5a2cSjsg 		sumo_enable_boost_timer(rdev);
12317ccd5a2cSjsg 
12327ccd5a2cSjsg 	sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
12337ccd5a2cSjsg 
12347ccd5a2cSjsg 	return 0;
12357ccd5a2cSjsg }
12367ccd5a2cSjsg 
sumo_dpm_late_enable(struct radeon_device * rdev)12377ccd5a2cSjsg int sumo_dpm_late_enable(struct radeon_device *rdev)
12387ccd5a2cSjsg {
12397ccd5a2cSjsg 	int ret;
12407ccd5a2cSjsg 
12417ccd5a2cSjsg 	ret = sumo_enable_clock_power_gating(rdev);
12427ccd5a2cSjsg 	if (ret)
12437ccd5a2cSjsg 		return ret;
12447ccd5a2cSjsg 
12457ccd5a2cSjsg 	if (rdev->irq.installed &&
12467ccd5a2cSjsg 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
12477ccd5a2cSjsg 		ret = sumo_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
12487ccd5a2cSjsg 		if (ret)
12497ccd5a2cSjsg 			return ret;
12507ccd5a2cSjsg 		rdev->irq.dpm_thermal = true;
12517ccd5a2cSjsg 		radeon_irq_set(rdev);
12527ccd5a2cSjsg 	}
12537ccd5a2cSjsg 
12547ccd5a2cSjsg 	return 0;
12557ccd5a2cSjsg }
12567ccd5a2cSjsg 
sumo_dpm_disable(struct radeon_device * rdev)12577ccd5a2cSjsg void sumo_dpm_disable(struct radeon_device *rdev)
12587ccd5a2cSjsg {
12597ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
12607ccd5a2cSjsg 
12617ccd5a2cSjsg 	if (!sumo_dpm_enabled(rdev))
12627ccd5a2cSjsg 		return;
12637ccd5a2cSjsg 	sumo_disable_clock_power_gating(rdev);
12647ccd5a2cSjsg 	if (pi->enable_sclk_ds)
12657ccd5a2cSjsg 		sumo_enable_sclk_ds(rdev, false);
12667ccd5a2cSjsg 	sumo_clear_vc(rdev);
12677ccd5a2cSjsg 	sumo_wait_for_level_0(rdev);
12687ccd5a2cSjsg 	sumo_stop_dpm(rdev);
12697ccd5a2cSjsg 	sumo_enable_voltage_scaling(rdev, false);
12707ccd5a2cSjsg 
12717ccd5a2cSjsg 	if (rdev->irq.installed &&
12727ccd5a2cSjsg 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
12737ccd5a2cSjsg 		rdev->irq.dpm_thermal = false;
12747ccd5a2cSjsg 		radeon_irq_set(rdev);
12757ccd5a2cSjsg 	}
12767ccd5a2cSjsg 
12777ccd5a2cSjsg 	sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
12787ccd5a2cSjsg }
12797ccd5a2cSjsg 
sumo_dpm_pre_set_power_state(struct radeon_device * rdev)12807ccd5a2cSjsg int sumo_dpm_pre_set_power_state(struct radeon_device *rdev)
12817ccd5a2cSjsg {
12827ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
12837ccd5a2cSjsg 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
12847ccd5a2cSjsg 	struct radeon_ps *new_ps = &requested_ps;
12857ccd5a2cSjsg 
12867ccd5a2cSjsg 	sumo_update_requested_ps(rdev, new_ps);
12877ccd5a2cSjsg 
12887ccd5a2cSjsg 	if (pi->enable_dynamic_patch_ps)
12897ccd5a2cSjsg 		sumo_apply_state_adjust_rules(rdev,
12907ccd5a2cSjsg 					      &pi->requested_rps,
12917ccd5a2cSjsg 					      &pi->current_rps);
12927ccd5a2cSjsg 
12937ccd5a2cSjsg 	return 0;
12947ccd5a2cSjsg }
12957ccd5a2cSjsg 
sumo_dpm_set_power_state(struct radeon_device * rdev)12967ccd5a2cSjsg int sumo_dpm_set_power_state(struct radeon_device *rdev)
12977ccd5a2cSjsg {
12987ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
12997ccd5a2cSjsg 	struct radeon_ps *new_ps = &pi->requested_rps;
13007ccd5a2cSjsg 	struct radeon_ps *old_ps = &pi->current_rps;
13017ccd5a2cSjsg 
13027ccd5a2cSjsg 	if (pi->enable_dpm)
13037ccd5a2cSjsg 		sumo_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
13047ccd5a2cSjsg 	if (pi->enable_boost) {
13057ccd5a2cSjsg 		sumo_enable_boost(rdev, new_ps, false);
13067ccd5a2cSjsg 		sumo_patch_boost_state(rdev, new_ps);
13077ccd5a2cSjsg 	}
13087ccd5a2cSjsg 	if (pi->enable_dpm) {
13097ccd5a2cSjsg 		sumo_pre_notify_alt_vddnb_change(rdev, new_ps, old_ps);
13107ccd5a2cSjsg 		sumo_enable_power_level_0(rdev);
13117ccd5a2cSjsg 		sumo_set_forced_level_0(rdev);
13127ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
13137ccd5a2cSjsg 		sumo_wait_for_level_0(rdev);
13147ccd5a2cSjsg 		sumo_program_power_levels_0_to_n(rdev, new_ps, old_ps);
13157ccd5a2cSjsg 		sumo_program_wl(rdev, new_ps);
13167ccd5a2cSjsg 		sumo_program_bsp(rdev, new_ps);
13177ccd5a2cSjsg 		sumo_program_at(rdev, new_ps);
13187ccd5a2cSjsg 		sumo_force_nbp_state(rdev, new_ps);
13197ccd5a2cSjsg 		sumo_set_forced_mode_disabled(rdev);
13207ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
13217ccd5a2cSjsg 		sumo_set_forced_mode_disabled(rdev);
13227ccd5a2cSjsg 		sumo_post_notify_alt_vddnb_change(rdev, new_ps, old_ps);
13237ccd5a2cSjsg 	}
13247ccd5a2cSjsg 	if (pi->enable_boost)
13257ccd5a2cSjsg 		sumo_enable_boost(rdev, new_ps, true);
13267ccd5a2cSjsg 	if (pi->enable_dpm)
13277ccd5a2cSjsg 		sumo_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
13287ccd5a2cSjsg 
13297ccd5a2cSjsg 	return 0;
13307ccd5a2cSjsg }
13317ccd5a2cSjsg 
sumo_dpm_post_set_power_state(struct radeon_device * rdev)13327ccd5a2cSjsg void sumo_dpm_post_set_power_state(struct radeon_device *rdev)
13337ccd5a2cSjsg {
13347ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
13357ccd5a2cSjsg 	struct radeon_ps *new_ps = &pi->requested_rps;
13367ccd5a2cSjsg 
13377ccd5a2cSjsg 	sumo_update_current_ps(rdev, new_ps);
13387ccd5a2cSjsg }
13397ccd5a2cSjsg 
13407ccd5a2cSjsg #if 0
13417ccd5a2cSjsg void sumo_dpm_reset_asic(struct radeon_device *rdev)
13427ccd5a2cSjsg {
13437ccd5a2cSjsg 	sumo_program_bootup_state(rdev);
13447ccd5a2cSjsg 	sumo_enable_power_level_0(rdev);
13457ccd5a2cSjsg 	sumo_set_forced_level_0(rdev);
13467ccd5a2cSjsg 	sumo_set_forced_mode_enabled(rdev);
13477ccd5a2cSjsg 	sumo_wait_for_level_0(rdev);
13487ccd5a2cSjsg 	sumo_set_forced_mode_disabled(rdev);
13497ccd5a2cSjsg 	sumo_set_forced_mode_enabled(rdev);
13507ccd5a2cSjsg 	sumo_set_forced_mode_disabled(rdev);
13517ccd5a2cSjsg }
13527ccd5a2cSjsg #endif
13537ccd5a2cSjsg 
sumo_dpm_setup_asic(struct radeon_device * rdev)13547ccd5a2cSjsg void sumo_dpm_setup_asic(struct radeon_device *rdev)
13557ccd5a2cSjsg {
13567ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
13577ccd5a2cSjsg 
13587ccd5a2cSjsg 	sumo_initialize_m3_arb(rdev);
13597ccd5a2cSjsg 	pi->fw_version = sumo_get_running_fw_version(rdev);
13607ccd5a2cSjsg 	DRM_INFO("Found smc ucode version: 0x%08x\n", pi->fw_version);
13617ccd5a2cSjsg 	sumo_program_acpi_power_level(rdev);
13627ccd5a2cSjsg 	sumo_enable_acpi_pm(rdev);
13637ccd5a2cSjsg 	sumo_take_smu_control(rdev, true);
13647ccd5a2cSjsg }
13657ccd5a2cSjsg 
sumo_dpm_display_configuration_changed(struct radeon_device * rdev)13667ccd5a2cSjsg void sumo_dpm_display_configuration_changed(struct radeon_device *rdev)
13677ccd5a2cSjsg {
13687ccd5a2cSjsg 
13697ccd5a2cSjsg }
13707ccd5a2cSjsg 
13717ccd5a2cSjsg union power_info {
13727ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO info;
13737ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
13747ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
13757ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
13767ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
13777ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
13787ccd5a2cSjsg };
13797ccd5a2cSjsg 
13807ccd5a2cSjsg union pplib_clock_info {
13817ccd5a2cSjsg 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
13827ccd5a2cSjsg 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
13837ccd5a2cSjsg 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
13847ccd5a2cSjsg 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
13857ccd5a2cSjsg };
13867ccd5a2cSjsg 
13877ccd5a2cSjsg union pplib_power_state {
13887ccd5a2cSjsg 	struct _ATOM_PPLIB_STATE v1;
13897ccd5a2cSjsg 	struct _ATOM_PPLIB_STATE_V2 v2;
13907ccd5a2cSjsg };
13917ccd5a2cSjsg 
sumo_patch_boot_state(struct radeon_device * rdev,struct sumo_ps * ps)13927ccd5a2cSjsg static void sumo_patch_boot_state(struct radeon_device *rdev,
13937ccd5a2cSjsg 				  struct sumo_ps *ps)
13947ccd5a2cSjsg {
13957ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
13967ccd5a2cSjsg 
13977ccd5a2cSjsg 	ps->num_levels = 1;
13987ccd5a2cSjsg 	ps->flags = 0;
13997ccd5a2cSjsg 	ps->levels[0] = pi->boot_pl;
14007ccd5a2cSjsg }
14017ccd5a2cSjsg 
sumo_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)14027ccd5a2cSjsg static void sumo_parse_pplib_non_clock_info(struct radeon_device *rdev,
14037ccd5a2cSjsg 					    struct radeon_ps *rps,
14047ccd5a2cSjsg 					    struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
14057ccd5a2cSjsg 					    u8 table_rev)
14067ccd5a2cSjsg {
14077ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
14087ccd5a2cSjsg 
14097ccd5a2cSjsg 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
14107ccd5a2cSjsg 	rps->class = le16_to_cpu(non_clock_info->usClassification);
14117ccd5a2cSjsg 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
14127ccd5a2cSjsg 
14137ccd5a2cSjsg 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
14147ccd5a2cSjsg 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
14157ccd5a2cSjsg 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
14167ccd5a2cSjsg 	} else {
14177ccd5a2cSjsg 		rps->vclk = 0;
14187ccd5a2cSjsg 		rps->dclk = 0;
14197ccd5a2cSjsg 	}
14207ccd5a2cSjsg 
14217ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
14227ccd5a2cSjsg 		rdev->pm.dpm.boot_ps = rps;
14237ccd5a2cSjsg 		sumo_patch_boot_state(rdev, ps);
14247ccd5a2cSjsg 	}
14257ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
14267ccd5a2cSjsg 		rdev->pm.dpm.uvd_ps = rps;
14277ccd5a2cSjsg }
14287ccd5a2cSjsg 
sumo_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)14297ccd5a2cSjsg static void sumo_parse_pplib_clock_info(struct radeon_device *rdev,
14307ccd5a2cSjsg 					struct radeon_ps *rps, int index,
14317ccd5a2cSjsg 					union pplib_clock_info *clock_info)
14327ccd5a2cSjsg {
14337ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
14347ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
14357ccd5a2cSjsg 	struct sumo_pl *pl = &ps->levels[index];
14367ccd5a2cSjsg 	u32 sclk;
14377ccd5a2cSjsg 
14387ccd5a2cSjsg 	sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
14397ccd5a2cSjsg 	sclk |= clock_info->sumo.ucEngineClockHigh << 16;
14407ccd5a2cSjsg 	pl->sclk = sclk;
14417ccd5a2cSjsg 	pl->vddc_index = clock_info->sumo.vddcIndex;
14427ccd5a2cSjsg 	pl->sclk_dpm_tdp_limit = clock_info->sumo.tdpLimit;
14437ccd5a2cSjsg 
14447ccd5a2cSjsg 	ps->num_levels = index + 1;
14457ccd5a2cSjsg 
14467ccd5a2cSjsg 	if (pi->enable_sclk_ds) {
14477ccd5a2cSjsg 		pl->ds_divider_index = 5;
14487ccd5a2cSjsg 		pl->ss_divider_index = 4;
14497ccd5a2cSjsg 	}
14507ccd5a2cSjsg }
14517ccd5a2cSjsg 
sumo_parse_power_table(struct radeon_device * rdev)14527ccd5a2cSjsg static int sumo_parse_power_table(struct radeon_device *rdev)
14537ccd5a2cSjsg {
14547ccd5a2cSjsg 	struct radeon_mode_info *mode_info = &rdev->mode_info;
14557ccd5a2cSjsg 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
14567ccd5a2cSjsg 	union pplib_power_state *power_state;
14577ccd5a2cSjsg 	int i, j, k, non_clock_array_index, clock_array_index;
14587ccd5a2cSjsg 	union pplib_clock_info *clock_info;
14597ccd5a2cSjsg 	struct _StateArray *state_array;
14607ccd5a2cSjsg 	struct _ClockInfoArray *clock_info_array;
14617ccd5a2cSjsg 	struct _NonClockInfoArray *non_clock_info_array;
14627ccd5a2cSjsg 	union power_info *power_info;
14637ccd5a2cSjsg 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
14647ccd5a2cSjsg 	u16 data_offset;
14657ccd5a2cSjsg 	u8 frev, crev;
14667ccd5a2cSjsg 	u8 *power_state_offset;
14677ccd5a2cSjsg 	struct sumo_ps *ps;
14687ccd5a2cSjsg 
14697ccd5a2cSjsg 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
14707ccd5a2cSjsg 				   &frev, &crev, &data_offset))
14717ccd5a2cSjsg 		return -EINVAL;
14727ccd5a2cSjsg 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
14737ccd5a2cSjsg 
14747ccd5a2cSjsg 	state_array = (struct _StateArray *)
14757ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
14767ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
14777ccd5a2cSjsg 	clock_info_array = (struct _ClockInfoArray *)
14787ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
14797ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
14807ccd5a2cSjsg 	non_clock_info_array = (struct _NonClockInfoArray *)
14817ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
14827ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
14837ccd5a2cSjsg 
14847f4dd379Sjsg 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
14857f4dd379Sjsg 				  sizeof(struct radeon_ps),
14867f4dd379Sjsg 				  GFP_KERNEL);
14877ccd5a2cSjsg 	if (!rdev->pm.dpm.ps)
14887ccd5a2cSjsg 		return -ENOMEM;
14897ccd5a2cSjsg 	power_state_offset = (u8 *)state_array->states;
14907ccd5a2cSjsg 	for (i = 0; i < state_array->ucNumEntries; i++) {
14917ccd5a2cSjsg 		u8 *idx;
14927ccd5a2cSjsg 		power_state = (union pplib_power_state *)power_state_offset;
14937ccd5a2cSjsg 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
14947ccd5a2cSjsg 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
14957ccd5a2cSjsg 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
149615bd7ad5Sjsg 		if (!rdev->pm.power_state[i].clock_info) {
149715bd7ad5Sjsg 			kfree(rdev->pm.dpm.ps);
14987ccd5a2cSjsg 			return -EINVAL;
149915bd7ad5Sjsg 		}
15007ccd5a2cSjsg 		ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
15017ccd5a2cSjsg 		if (ps == NULL) {
15027ccd5a2cSjsg 			kfree(rdev->pm.dpm.ps);
15037ccd5a2cSjsg 			return -ENOMEM;
15047ccd5a2cSjsg 		}
15057ccd5a2cSjsg 		rdev->pm.dpm.ps[i].ps_priv = ps;
15067ccd5a2cSjsg 		k = 0;
15077ccd5a2cSjsg 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
15087ccd5a2cSjsg 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
15097ccd5a2cSjsg 			clock_array_index = idx[j];
15107ccd5a2cSjsg 			if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
15117ccd5a2cSjsg 				break;
15127ccd5a2cSjsg 
15137ccd5a2cSjsg 			clock_info = (union pplib_clock_info *)
15147ccd5a2cSjsg 				((u8 *)&clock_info_array->clockInfo[0] +
15157ccd5a2cSjsg 				 (clock_array_index * clock_info_array->ucEntrySize));
15167ccd5a2cSjsg 			sumo_parse_pplib_clock_info(rdev,
15177ccd5a2cSjsg 						    &rdev->pm.dpm.ps[i], k,
15187ccd5a2cSjsg 						    clock_info);
15197ccd5a2cSjsg 			k++;
15207ccd5a2cSjsg 		}
15217ccd5a2cSjsg 		sumo_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
15227ccd5a2cSjsg 						non_clock_info,
15237ccd5a2cSjsg 						non_clock_info_array->ucEntrySize);
15247ccd5a2cSjsg 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
15257ccd5a2cSjsg 	}
15267ccd5a2cSjsg 	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
15277ccd5a2cSjsg 	return 0;
15287ccd5a2cSjsg }
15297ccd5a2cSjsg 
sumo_convert_vid2_to_vid7(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_2bit)15307ccd5a2cSjsg u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev,
15317ccd5a2cSjsg 			      struct sumo_vid_mapping_table *vid_mapping_table,
15327ccd5a2cSjsg 			      u32 vid_2bit)
15337ccd5a2cSjsg {
15347ccd5a2cSjsg 	u32 i;
15357ccd5a2cSjsg 
15367ccd5a2cSjsg 	for (i = 0; i < vid_mapping_table->num_entries; i++) {
15377ccd5a2cSjsg 		if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
15387ccd5a2cSjsg 			return vid_mapping_table->entries[i].vid_7bit;
15397ccd5a2cSjsg 	}
15407ccd5a2cSjsg 
15417ccd5a2cSjsg 	return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
15427ccd5a2cSjsg }
15437ccd5a2cSjsg 
15447ccd5a2cSjsg #if 0
15457ccd5a2cSjsg u32 sumo_convert_vid7_to_vid2(struct radeon_device *rdev,
15467ccd5a2cSjsg 			      struct sumo_vid_mapping_table *vid_mapping_table,
15477ccd5a2cSjsg 			      u32 vid_7bit)
15487ccd5a2cSjsg {
15497ccd5a2cSjsg 	u32 i;
15507ccd5a2cSjsg 
15517ccd5a2cSjsg 	for (i = 0; i < vid_mapping_table->num_entries; i++) {
15527ccd5a2cSjsg 		if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
15537ccd5a2cSjsg 			return vid_mapping_table->entries[i].vid_2bit;
15547ccd5a2cSjsg 	}
15557ccd5a2cSjsg 
15567ccd5a2cSjsg 	return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
15577ccd5a2cSjsg }
15587ccd5a2cSjsg #endif
15597ccd5a2cSjsg 
sumo_convert_voltage_index_to_value(struct radeon_device * rdev,u32 vid_2bit)15607ccd5a2cSjsg static u16 sumo_convert_voltage_index_to_value(struct radeon_device *rdev,
15617ccd5a2cSjsg 					       u32 vid_2bit)
15627ccd5a2cSjsg {
15637ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
15647ccd5a2cSjsg 	u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid_2bit);
15657ccd5a2cSjsg 
15667ccd5a2cSjsg 	if (vid_7bit > 0x7C)
15677ccd5a2cSjsg 		return 0;
15687ccd5a2cSjsg 
15697ccd5a2cSjsg 	return (15500 - vid_7bit * 125 + 5) / 10;
15707ccd5a2cSjsg }
15717ccd5a2cSjsg 
sumo_construct_display_voltage_mapping_table(struct radeon_device * rdev,struct sumo_disp_clock_voltage_mapping_table * disp_clk_voltage_mapping_table,ATOM_CLK_VOLT_CAPABILITY * table)15727ccd5a2cSjsg static void sumo_construct_display_voltage_mapping_table(struct radeon_device *rdev,
15737ccd5a2cSjsg 							 struct sumo_disp_clock_voltage_mapping_table *disp_clk_voltage_mapping_table,
15747ccd5a2cSjsg 							 ATOM_CLK_VOLT_CAPABILITY *table)
15757ccd5a2cSjsg {
15767ccd5a2cSjsg 	u32 i;
15777ccd5a2cSjsg 
15787ccd5a2cSjsg 	for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
15797ccd5a2cSjsg 		if (table[i].ulMaximumSupportedCLK == 0)
15807ccd5a2cSjsg 			break;
15817ccd5a2cSjsg 
15827ccd5a2cSjsg 		disp_clk_voltage_mapping_table->display_clock_frequency[i] =
15837ccd5a2cSjsg 			table[i].ulMaximumSupportedCLK;
15847ccd5a2cSjsg 	}
15857ccd5a2cSjsg 
15867ccd5a2cSjsg 	disp_clk_voltage_mapping_table->num_max_voltage_levels = i;
15877ccd5a2cSjsg 
15887ccd5a2cSjsg 	if (disp_clk_voltage_mapping_table->num_max_voltage_levels == 0) {
15897ccd5a2cSjsg 		disp_clk_voltage_mapping_table->display_clock_frequency[0] = 80000;
15907ccd5a2cSjsg 		disp_clk_voltage_mapping_table->num_max_voltage_levels = 1;
15917ccd5a2cSjsg 	}
15927ccd5a2cSjsg }
15937ccd5a2cSjsg 
sumo_construct_sclk_voltage_mapping_table(struct radeon_device * rdev,struct sumo_sclk_voltage_mapping_table * sclk_voltage_mapping_table,ATOM_AVAILABLE_SCLK_LIST * table)15947ccd5a2cSjsg void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
15957ccd5a2cSjsg 					       struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table,
15967ccd5a2cSjsg 					       ATOM_AVAILABLE_SCLK_LIST *table)
15977ccd5a2cSjsg {
15987ccd5a2cSjsg 	u32 i;
15997ccd5a2cSjsg 	u32 n = 0;
16007ccd5a2cSjsg 	u32 prev_sclk = 0;
16017ccd5a2cSjsg 
16027ccd5a2cSjsg 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
16037ccd5a2cSjsg 		if (table[i].ulSupportedSCLK > prev_sclk) {
16047ccd5a2cSjsg 			sclk_voltage_mapping_table->entries[n].sclk_frequency =
16057ccd5a2cSjsg 				table[i].ulSupportedSCLK;
16067ccd5a2cSjsg 			sclk_voltage_mapping_table->entries[n].vid_2bit =
16077ccd5a2cSjsg 				table[i].usVoltageIndex;
16087ccd5a2cSjsg 			prev_sclk = table[i].ulSupportedSCLK;
16097ccd5a2cSjsg 			n++;
16107ccd5a2cSjsg 		}
16117ccd5a2cSjsg 	}
16127ccd5a2cSjsg 
16137ccd5a2cSjsg 	sclk_voltage_mapping_table->num_max_dpm_entries = n;
16147ccd5a2cSjsg }
16157ccd5a2cSjsg 
sumo_construct_vid_mapping_table(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,ATOM_AVAILABLE_SCLK_LIST * table)16167ccd5a2cSjsg void sumo_construct_vid_mapping_table(struct radeon_device *rdev,
16177ccd5a2cSjsg 				      struct sumo_vid_mapping_table *vid_mapping_table,
16187ccd5a2cSjsg 				      ATOM_AVAILABLE_SCLK_LIST *table)
16197ccd5a2cSjsg {
16207ccd5a2cSjsg 	u32 i, j;
16217ccd5a2cSjsg 
16227ccd5a2cSjsg 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
16237ccd5a2cSjsg 		if (table[i].ulSupportedSCLK != 0) {
1624*93f8bf6eSjsg 			if (table[i].usVoltageIndex >= SUMO_MAX_NUMBER_VOLTAGES)
1625*93f8bf6eSjsg 				continue;
16267ccd5a2cSjsg 			vid_mapping_table->entries[table[i].usVoltageIndex].vid_7bit =
16277ccd5a2cSjsg 				table[i].usVoltageID;
16287ccd5a2cSjsg 			vid_mapping_table->entries[table[i].usVoltageIndex].vid_2bit =
16297ccd5a2cSjsg 				table[i].usVoltageIndex;
16307ccd5a2cSjsg 		}
16317ccd5a2cSjsg 	}
16327ccd5a2cSjsg 
16337ccd5a2cSjsg 	for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
16347ccd5a2cSjsg 		if (vid_mapping_table->entries[i].vid_7bit == 0) {
16357ccd5a2cSjsg 			for (j = i + 1; j < SUMO_MAX_NUMBER_VOLTAGES; j++) {
16367ccd5a2cSjsg 				if (vid_mapping_table->entries[j].vid_7bit != 0) {
16377ccd5a2cSjsg 					vid_mapping_table->entries[i] =
16387ccd5a2cSjsg 						vid_mapping_table->entries[j];
16397ccd5a2cSjsg 					vid_mapping_table->entries[j].vid_7bit = 0;
16407ccd5a2cSjsg 					break;
16417ccd5a2cSjsg 				}
16427ccd5a2cSjsg 			}
16437ccd5a2cSjsg 
16447ccd5a2cSjsg 			if (j == SUMO_MAX_NUMBER_VOLTAGES)
16457ccd5a2cSjsg 				break;
16467ccd5a2cSjsg 		}
16477ccd5a2cSjsg 	}
16487ccd5a2cSjsg 
16497ccd5a2cSjsg 	vid_mapping_table->num_entries = i;
16507ccd5a2cSjsg }
16517ccd5a2cSjsg 
16527ccd5a2cSjsg union igp_info {
16537ccd5a2cSjsg 	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
16547ccd5a2cSjsg 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
16557ccd5a2cSjsg 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
16567ccd5a2cSjsg 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
16577ccd5a2cSjsg };
16587ccd5a2cSjsg 
sumo_parse_sys_info_table(struct radeon_device * rdev)16597ccd5a2cSjsg static int sumo_parse_sys_info_table(struct radeon_device *rdev)
16607ccd5a2cSjsg {
16617ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
16627ccd5a2cSjsg 	struct radeon_mode_info *mode_info = &rdev->mode_info;
16637ccd5a2cSjsg 	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
16647ccd5a2cSjsg 	union igp_info *igp_info;
16657ccd5a2cSjsg 	u8 frev, crev;
16667ccd5a2cSjsg 	u16 data_offset;
16677ccd5a2cSjsg 	int i;
16687ccd5a2cSjsg 
16697ccd5a2cSjsg 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
16707ccd5a2cSjsg 				   &frev, &crev, &data_offset)) {
16717ccd5a2cSjsg 		igp_info = (union igp_info *)(mode_info->atom_context->bios +
16727ccd5a2cSjsg 					      data_offset);
16737ccd5a2cSjsg 
16747ccd5a2cSjsg 		if (crev != 6) {
16757ccd5a2cSjsg 			DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
16767ccd5a2cSjsg 			return -EINVAL;
16777ccd5a2cSjsg 		}
16787ccd5a2cSjsg 		pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_6.ulBootUpEngineClock);
16797ccd5a2cSjsg 		pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_6.ulMinEngineClock);
16807ccd5a2cSjsg 		pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_6.ulBootUpUMAClock);
16817ccd5a2cSjsg 		pi->sys_info.bootup_nb_voltage_index =
16827ccd5a2cSjsg 			le16_to_cpu(igp_info->info_6.usBootUpNBVoltage);
16837ccd5a2cSjsg 		if (igp_info->info_6.ucHtcTmpLmt == 0)
16847ccd5a2cSjsg 			pi->sys_info.htc_tmp_lmt = 203;
16857ccd5a2cSjsg 		else
16867ccd5a2cSjsg 			pi->sys_info.htc_tmp_lmt = igp_info->info_6.ucHtcTmpLmt;
16877ccd5a2cSjsg 		if (igp_info->info_6.ucHtcHystLmt == 0)
16887ccd5a2cSjsg 			pi->sys_info.htc_hyst_lmt = 5;
16897ccd5a2cSjsg 		else
16907ccd5a2cSjsg 			pi->sys_info.htc_hyst_lmt = igp_info->info_6.ucHtcHystLmt;
16917ccd5a2cSjsg 		if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
16927ccd5a2cSjsg 			DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
16937ccd5a2cSjsg 		}
16947ccd5a2cSjsg 		for (i = 0; i < NUMBER_OF_M3ARB_PARAM_SETS; i++) {
16957ccd5a2cSjsg 			pi->sys_info.csr_m3_arb_cntl_default[i] =
16967ccd5a2cSjsg 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_DEFAULT[i]);
16977ccd5a2cSjsg 			pi->sys_info.csr_m3_arb_cntl_uvd[i] =
16987ccd5a2cSjsg 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_UVD[i]);
16997ccd5a2cSjsg 			pi->sys_info.csr_m3_arb_cntl_fs3d[i] =
17007ccd5a2cSjsg 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_FS3D[i]);
17017ccd5a2cSjsg 		}
17027ccd5a2cSjsg 		pi->sys_info.sclk_dpm_boost_margin =
17037ccd5a2cSjsg 			le32_to_cpu(igp_info->info_6.SclkDpmBoostMargin);
17047ccd5a2cSjsg 		pi->sys_info.sclk_dpm_throttle_margin =
17057ccd5a2cSjsg 			le32_to_cpu(igp_info->info_6.SclkDpmThrottleMargin);
17067ccd5a2cSjsg 		pi->sys_info.sclk_dpm_tdp_limit_pg =
17077ccd5a2cSjsg 			le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitPG);
17087ccd5a2cSjsg 		pi->sys_info.gnb_tdp_limit = le16_to_cpu(igp_info->info_6.GnbTdpLimit);
17097ccd5a2cSjsg 		pi->sys_info.sclk_dpm_tdp_limit_boost =
17107ccd5a2cSjsg 			le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitBoost);
17117ccd5a2cSjsg 		pi->sys_info.boost_sclk = le32_to_cpu(igp_info->info_6.ulBoostEngineCLock);
17127ccd5a2cSjsg 		pi->sys_info.boost_vid_2bit = igp_info->info_6.ulBoostVid_2bit;
17137ccd5a2cSjsg 		if (igp_info->info_6.EnableBoost)
17147ccd5a2cSjsg 			pi->sys_info.enable_boost = true;
17157ccd5a2cSjsg 		else
17167ccd5a2cSjsg 			pi->sys_info.enable_boost = false;
17177ccd5a2cSjsg 		sumo_construct_display_voltage_mapping_table(rdev,
17187ccd5a2cSjsg 							     &pi->sys_info.disp_clk_voltage_mapping_table,
17197ccd5a2cSjsg 							     igp_info->info_6.sDISPCLK_Voltage);
17207ccd5a2cSjsg 		sumo_construct_sclk_voltage_mapping_table(rdev,
17217ccd5a2cSjsg 							  &pi->sys_info.sclk_voltage_mapping_table,
17227ccd5a2cSjsg 							  igp_info->info_6.sAvail_SCLK);
17237ccd5a2cSjsg 		sumo_construct_vid_mapping_table(rdev, &pi->sys_info.vid_mapping_table,
17247ccd5a2cSjsg 						 igp_info->info_6.sAvail_SCLK);
17257ccd5a2cSjsg 
17267ccd5a2cSjsg 	}
17277ccd5a2cSjsg 	return 0;
17287ccd5a2cSjsg }
17297ccd5a2cSjsg 
sumo_construct_boot_and_acpi_state(struct radeon_device * rdev)17307ccd5a2cSjsg static void sumo_construct_boot_and_acpi_state(struct radeon_device *rdev)
17317ccd5a2cSjsg {
17327ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
17337ccd5a2cSjsg 
17347ccd5a2cSjsg 	pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
17357ccd5a2cSjsg 	pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
17367ccd5a2cSjsg 	pi->boot_pl.ds_divider_index = 0;
17377ccd5a2cSjsg 	pi->boot_pl.ss_divider_index = 0;
17387ccd5a2cSjsg 	pi->boot_pl.allow_gnb_slow = 1;
17397ccd5a2cSjsg 	pi->acpi_pl = pi->boot_pl;
17407ccd5a2cSjsg 	pi->current_ps.num_levels = 1;
17417ccd5a2cSjsg 	pi->current_ps.levels[0] = pi->boot_pl;
17427ccd5a2cSjsg }
17437ccd5a2cSjsg 
sumo_dpm_init(struct radeon_device * rdev)17447ccd5a2cSjsg int sumo_dpm_init(struct radeon_device *rdev)
17457ccd5a2cSjsg {
17467ccd5a2cSjsg 	struct sumo_power_info *pi;
17477ccd5a2cSjsg 	u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
17487ccd5a2cSjsg 	int ret;
17497ccd5a2cSjsg 
17507ccd5a2cSjsg 	pi = kzalloc(sizeof(struct sumo_power_info), GFP_KERNEL);
17517ccd5a2cSjsg 	if (pi == NULL)
17527ccd5a2cSjsg 		return -ENOMEM;
17537ccd5a2cSjsg 	rdev->pm.dpm.priv = pi;
17547ccd5a2cSjsg 
17557ccd5a2cSjsg 	pi->driver_nbps_policy_disable = false;
17567ccd5a2cSjsg 	if ((rdev->family == CHIP_PALM) && (hw_rev < 3))
17577ccd5a2cSjsg 		pi->disable_gfx_power_gating_in_uvd = true;
17587ccd5a2cSjsg 	else
17597ccd5a2cSjsg 		pi->disable_gfx_power_gating_in_uvd = false;
17607ccd5a2cSjsg 	pi->enable_alt_vddnb = true;
17617ccd5a2cSjsg 	pi->enable_sclk_ds = true;
17627ccd5a2cSjsg 	pi->enable_dynamic_m3_arbiter = false;
17637ccd5a2cSjsg 	pi->enable_dynamic_patch_ps = true;
17647ccd5a2cSjsg 	/* Some PALM chips don't seem to properly ungate gfx when UVD is in use;
17657ccd5a2cSjsg 	 * for now just disable gfx PG.
17667ccd5a2cSjsg 	 */
17677ccd5a2cSjsg 	if (rdev->family == CHIP_PALM)
17687ccd5a2cSjsg 		pi->enable_gfx_power_gating = false;
17697ccd5a2cSjsg 	else
17707ccd5a2cSjsg 		pi->enable_gfx_power_gating = true;
17717ccd5a2cSjsg 	pi->enable_gfx_clock_gating = true;
17727ccd5a2cSjsg 	pi->enable_mg_clock_gating = true;
17737ccd5a2cSjsg 	pi->enable_auto_thermal_throttling = true;
17747ccd5a2cSjsg 
17757ccd5a2cSjsg 	ret = sumo_parse_sys_info_table(rdev);
17767ccd5a2cSjsg 	if (ret)
17777ccd5a2cSjsg 		return ret;
17787ccd5a2cSjsg 
17797ccd5a2cSjsg 	sumo_construct_boot_and_acpi_state(rdev);
17807ccd5a2cSjsg 
17817ccd5a2cSjsg 	ret = r600_get_platform_caps(rdev);
17827ccd5a2cSjsg 	if (ret)
17837ccd5a2cSjsg 		return ret;
17847ccd5a2cSjsg 
17857ccd5a2cSjsg 	ret = sumo_parse_power_table(rdev);
17867ccd5a2cSjsg 	if (ret)
17877ccd5a2cSjsg 		return ret;
17887ccd5a2cSjsg 
17897ccd5a2cSjsg 	pi->pasi = CYPRESS_HASI_DFLT;
17907ccd5a2cSjsg 	pi->asi = RV770_ASI_DFLT;
17917ccd5a2cSjsg 	pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
17927ccd5a2cSjsg 	pi->enable_boost = pi->sys_info.enable_boost;
17937ccd5a2cSjsg 	pi->enable_dpm = true;
17947ccd5a2cSjsg 
17957ccd5a2cSjsg 	return 0;
17967ccd5a2cSjsg }
17977ccd5a2cSjsg 
sumo_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)17987ccd5a2cSjsg void sumo_dpm_print_power_state(struct radeon_device *rdev,
17997ccd5a2cSjsg 				struct radeon_ps *rps)
18007ccd5a2cSjsg {
18017ccd5a2cSjsg 	int i;
18027ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
18037ccd5a2cSjsg 
18047ccd5a2cSjsg 	r600_dpm_print_class_info(rps->class, rps->class2);
18057ccd5a2cSjsg 	r600_dpm_print_cap_info(rps->caps);
18067ccd5a2cSjsg 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
18077ccd5a2cSjsg 	for (i = 0; i < ps->num_levels; i++) {
18087ccd5a2cSjsg 		struct sumo_pl *pl = &ps->levels[i];
18097ccd5a2cSjsg 		printk("\t\tpower level %d    sclk: %u vddc: %u\n",
18107ccd5a2cSjsg 		       i, pl->sclk,
18117ccd5a2cSjsg 		       sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
18127ccd5a2cSjsg 	}
18137ccd5a2cSjsg 	r600_dpm_print_ps_status(rdev, rps);
18147ccd5a2cSjsg }
18157ccd5a2cSjsg 
sumo_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)18167ccd5a2cSjsg void sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
18177ccd5a2cSjsg 						      struct seq_file *m)
18187ccd5a2cSjsg {
18197ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
18207ccd5a2cSjsg 	struct radeon_ps *rps = &pi->current_rps;
18217ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
18227ccd5a2cSjsg 	struct sumo_pl *pl;
18237ccd5a2cSjsg 	u32 current_index =
18247ccd5a2cSjsg 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) >>
18257ccd5a2cSjsg 		CURR_INDEX_SHIFT;
18267ccd5a2cSjsg 
18277ccd5a2cSjsg 	if (current_index == BOOST_DPM_LEVEL) {
18287ccd5a2cSjsg 		pl = &pi->boost_pl;
18297ccd5a2cSjsg 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
18307ccd5a2cSjsg 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
18317ccd5a2cSjsg 			   current_index, pl->sclk,
18327ccd5a2cSjsg 			   sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
18337ccd5a2cSjsg 	} else if (current_index >= ps->num_levels) {
18347ccd5a2cSjsg 		seq_printf(m, "invalid dpm profile %d\n", current_index);
18357ccd5a2cSjsg 	} else {
18367ccd5a2cSjsg 		pl = &ps->levels[current_index];
18377ccd5a2cSjsg 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
18387ccd5a2cSjsg 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
18397ccd5a2cSjsg 			   current_index, pl->sclk,
18407ccd5a2cSjsg 			   sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
18417ccd5a2cSjsg 	}
18427ccd5a2cSjsg }
18437ccd5a2cSjsg 
sumo_dpm_get_current_sclk(struct radeon_device * rdev)18447ccd5a2cSjsg u32 sumo_dpm_get_current_sclk(struct radeon_device *rdev)
18457ccd5a2cSjsg {
18467ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
18477ccd5a2cSjsg 	struct radeon_ps *rps = &pi->current_rps;
18487ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
18497ccd5a2cSjsg 	struct sumo_pl *pl;
18507ccd5a2cSjsg 	u32 current_index =
18517ccd5a2cSjsg 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) >>
18527ccd5a2cSjsg 		CURR_INDEX_SHIFT;
18537ccd5a2cSjsg 
18547ccd5a2cSjsg 	if (current_index == BOOST_DPM_LEVEL) {
18557ccd5a2cSjsg 		pl = &pi->boost_pl;
18567ccd5a2cSjsg 		return pl->sclk;
18577ccd5a2cSjsg 	} else if (current_index >= ps->num_levels) {
18587ccd5a2cSjsg 		return 0;
18597ccd5a2cSjsg 	} else {
18607ccd5a2cSjsg 		pl = &ps->levels[current_index];
18617ccd5a2cSjsg 		return pl->sclk;
18627ccd5a2cSjsg 	}
18637ccd5a2cSjsg }
18647ccd5a2cSjsg 
sumo_dpm_get_current_mclk(struct radeon_device * rdev)18657ccd5a2cSjsg u32 sumo_dpm_get_current_mclk(struct radeon_device *rdev)
18667ccd5a2cSjsg {
18677ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
18687ccd5a2cSjsg 
18697ccd5a2cSjsg 	return pi->sys_info.bootup_uma_clk;
18707ccd5a2cSjsg }
18717ccd5a2cSjsg 
sumo_dpm_get_current_vddc(struct radeon_device * rdev)18725ca02815Sjsg u16 sumo_dpm_get_current_vddc(struct radeon_device *rdev)
18735ca02815Sjsg {
18745ca02815Sjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
18755ca02815Sjsg 	struct radeon_ps *rps = &pi->current_rps;
18765ca02815Sjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
18775ca02815Sjsg 	struct sumo_pl *pl;
18785ca02815Sjsg 	u32 current_index =
18795ca02815Sjsg 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) >>
18805ca02815Sjsg 		CURR_INDEX_SHIFT;
18815ca02815Sjsg 
18825ca02815Sjsg 	if (current_index == BOOST_DPM_LEVEL) {
18835ca02815Sjsg 		pl = &pi->boost_pl;
18845ca02815Sjsg 	} else if (current_index >= ps->num_levels) {
18855ca02815Sjsg 		return 0;
18865ca02815Sjsg 	} else {
18875ca02815Sjsg 		pl = &ps->levels[current_index];
18885ca02815Sjsg 	}
18895ca02815Sjsg 	return sumo_convert_voltage_index_to_value(rdev, pl->vddc_index);
18905ca02815Sjsg }
18915ca02815Sjsg 
sumo_dpm_fini(struct radeon_device * rdev)18927ccd5a2cSjsg void sumo_dpm_fini(struct radeon_device *rdev)
18937ccd5a2cSjsg {
18947ccd5a2cSjsg 	int i;
18957ccd5a2cSjsg 
18967ccd5a2cSjsg 	sumo_cleanup_asic(rdev); /* ??? */
18977ccd5a2cSjsg 
18987ccd5a2cSjsg 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
18997ccd5a2cSjsg 		kfree(rdev->pm.dpm.ps[i].ps_priv);
19007ccd5a2cSjsg 	}
19017ccd5a2cSjsg 	kfree(rdev->pm.dpm.ps);
19027ccd5a2cSjsg 	kfree(rdev->pm.dpm.priv);
19037ccd5a2cSjsg }
19047ccd5a2cSjsg 
sumo_dpm_get_sclk(struct radeon_device * rdev,bool low)19057ccd5a2cSjsg u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low)
19067ccd5a2cSjsg {
19077ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
19087ccd5a2cSjsg 	struct sumo_ps *requested_state = sumo_get_ps(&pi->requested_rps);
19097ccd5a2cSjsg 
19107ccd5a2cSjsg 	if (low)
19117ccd5a2cSjsg 		return requested_state->levels[0].sclk;
19127ccd5a2cSjsg 	else
19137ccd5a2cSjsg 		return requested_state->levels[requested_state->num_levels - 1].sclk;
19147ccd5a2cSjsg }
19157ccd5a2cSjsg 
sumo_dpm_get_mclk(struct radeon_device * rdev,bool low)19167ccd5a2cSjsg u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low)
19177ccd5a2cSjsg {
19187ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
19197ccd5a2cSjsg 
19207ccd5a2cSjsg 	return pi->sys_info.bootup_uma_clk;
19217ccd5a2cSjsg }
19227ccd5a2cSjsg 
sumo_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)19237ccd5a2cSjsg int sumo_dpm_force_performance_level(struct radeon_device *rdev,
19247ccd5a2cSjsg 				     enum radeon_dpm_forced_level level)
19257ccd5a2cSjsg {
19267ccd5a2cSjsg 	struct sumo_power_info *pi = sumo_get_pi(rdev);
19277ccd5a2cSjsg 	struct radeon_ps *rps = &pi->current_rps;
19287ccd5a2cSjsg 	struct sumo_ps *ps = sumo_get_ps(rps);
19297ccd5a2cSjsg 	int i;
19307ccd5a2cSjsg 
19317ccd5a2cSjsg 	if (ps->num_levels <= 1)
19327ccd5a2cSjsg 		return 0;
19337ccd5a2cSjsg 
19347ccd5a2cSjsg 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
19357ccd5a2cSjsg 		if (pi->enable_boost)
19367ccd5a2cSjsg 			sumo_enable_boost(rdev, rps, false);
19377ccd5a2cSjsg 		sumo_power_level_enable(rdev, ps->num_levels - 1, true);
19387ccd5a2cSjsg 		sumo_set_forced_level(rdev, ps->num_levels - 1);
19397ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
19407ccd5a2cSjsg 		for (i = 0; i < ps->num_levels - 1; i++) {
19417ccd5a2cSjsg 			sumo_power_level_enable(rdev, i, false);
19427ccd5a2cSjsg 		}
19437ccd5a2cSjsg 		sumo_set_forced_mode(rdev, false);
19447ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
19457ccd5a2cSjsg 		sumo_set_forced_mode(rdev, false);
19467ccd5a2cSjsg 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
19477ccd5a2cSjsg 		if (pi->enable_boost)
19487ccd5a2cSjsg 			sumo_enable_boost(rdev, rps, false);
19497ccd5a2cSjsg 		sumo_power_level_enable(rdev, 0, true);
19507ccd5a2cSjsg 		sumo_set_forced_level(rdev, 0);
19517ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
19527ccd5a2cSjsg 		for (i = 1; i < ps->num_levels; i++) {
19537ccd5a2cSjsg 			sumo_power_level_enable(rdev, i, false);
19547ccd5a2cSjsg 		}
19557ccd5a2cSjsg 		sumo_set_forced_mode(rdev, false);
19567ccd5a2cSjsg 		sumo_set_forced_mode_enabled(rdev);
19577ccd5a2cSjsg 		sumo_set_forced_mode(rdev, false);
19587ccd5a2cSjsg 	} else {
19597ccd5a2cSjsg 		for (i = 0; i < ps->num_levels; i++) {
19607ccd5a2cSjsg 			sumo_power_level_enable(rdev, i, true);
19617ccd5a2cSjsg 		}
19627ccd5a2cSjsg 		if (pi->enable_boost)
19637ccd5a2cSjsg 			sumo_enable_boost(rdev, rps, true);
19647ccd5a2cSjsg 	}
19657ccd5a2cSjsg 
19667ccd5a2cSjsg 	rdev->pm.dpm.forced_level = level;
19677ccd5a2cSjsg 
19687ccd5a2cSjsg 	return 0;
19697ccd5a2cSjsg }
1970