11099013bSjsg /* 21099013bSjsg * Copyright 2011 Advanced Micro Devices, Inc. 31099013bSjsg * 41099013bSjsg * Permission is hereby granted, free of charge, to any person obtaining a 51099013bSjsg * copy of this software and associated documentation files (the "Software"), 61099013bSjsg * to deal in the Software without restriction, including without limitation 71099013bSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 81099013bSjsg * and/or sell copies of the Software, and to permit persons to whom the 91099013bSjsg * Software is furnished to do so, subject to the following conditions: 101099013bSjsg * 111099013bSjsg * The above copyright notice and this permission notice shall be included in 121099013bSjsg * all copies or substantial portions of the Software. 131099013bSjsg * 141099013bSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 151099013bSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 161099013bSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 171099013bSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 181099013bSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 191099013bSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 201099013bSjsg * OTHER DEALINGS IN THE SOFTWARE. 211099013bSjsg * 221099013bSjsg * Authors: Alex Deucher 231099013bSjsg */ 241099013bSjsg #ifndef SI_H 251099013bSjsg #define SI_H 261099013bSjsg 271099013bSjsg #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 281099013bSjsg 291099013bSjsg #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 301099013bSjsg #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 317ccd5a2cSjsg #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 321099013bSjsg 331099013bSjsg #define SI_MAX_SH_GPRS 256 341099013bSjsg #define SI_MAX_TEMP_GPRS 16 351099013bSjsg #define SI_MAX_SH_THREADS 256 361099013bSjsg #define SI_MAX_SH_STACK_ENTRIES 4096 371099013bSjsg #define SI_MAX_FRC_EOV_CNT 16384 381099013bSjsg #define SI_MAX_BACKENDS 8 391099013bSjsg #define SI_MAX_BACKENDS_MASK 0xFF 401099013bSjsg #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 411099013bSjsg #define SI_MAX_SIMDS 12 421099013bSjsg #define SI_MAX_SIMDS_MASK 0x0FFF 431099013bSjsg #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 441099013bSjsg #define SI_MAX_PIPES 8 451099013bSjsg #define SI_MAX_PIPES_MASK 0xFF 461099013bSjsg #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 471099013bSjsg #define SI_MAX_LDS_NUM 0xFFFF 481099013bSjsg #define SI_MAX_TCC 16 491099013bSjsg #define SI_MAX_TCC_MASK 0xFFFF 501099013bSjsg 517ccd5a2cSjsg /* SMC IND accessor regs */ 527ccd5a2cSjsg #define SMC_IND_INDEX_0 0x200 537ccd5a2cSjsg #define SMC_IND_DATA_0 0x204 547ccd5a2cSjsg 557ccd5a2cSjsg #define SMC_IND_ACCESS_CNTL 0x228 567ccd5a2cSjsg # define AUTO_INCREMENT_IND_0 (1 << 0) 577ccd5a2cSjsg #define SMC_MESSAGE_0 0x22c 587ccd5a2cSjsg #define SMC_RESP_0 0x230 597ccd5a2cSjsg 607ccd5a2cSjsg /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */ 617ccd5a2cSjsg #define SMC_CG_IND_START 0xc0030000 627ccd5a2cSjsg #define SMC_CG_IND_END 0xc0040000 637ccd5a2cSjsg 647ccd5a2cSjsg #define CG_CGTT_LOCAL_0 0x400 657ccd5a2cSjsg #define CG_CGTT_LOCAL_1 0x401 667ccd5a2cSjsg 677ccd5a2cSjsg /* SMC IND registers */ 687ccd5a2cSjsg #define SMC_SYSCON_RESET_CNTL 0x80000000 697ccd5a2cSjsg # define RST_REG (1 << 0) 707ccd5a2cSjsg #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 717ccd5a2cSjsg # define CK_DISABLE (1 << 0) 727ccd5a2cSjsg # define CKEN (1 << 24) 737ccd5a2cSjsg 741099013bSjsg #define VGA_HDP_CONTROL 0x328 751099013bSjsg #define VGA_MEMORY_DISABLE (1 << 4) 761099013bSjsg 777ccd5a2cSjsg #define DCCG_DISP_SLOW_SELECT_REG 0x4fc 787ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 797ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 807ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 817ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 827ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 837ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 847ccd5a2cSjsg 857ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL 0x600 867ccd5a2cSjsg #define SPLL_RESET (1 << 0) 877ccd5a2cSjsg #define SPLL_SLEEP (1 << 1) 887ccd5a2cSjsg #define SPLL_BYPASS_EN (1 << 3) 897ccd5a2cSjsg #define SPLL_REF_DIV(x) ((x) << 4) 907ccd5a2cSjsg #define SPLL_REF_DIV_MASK (0x3f << 4) 917ccd5a2cSjsg #define SPLL_PDIV_A(x) ((x) << 20) 927ccd5a2cSjsg #define SPLL_PDIV_A_MASK (0x7f << 20) 937ccd5a2cSjsg #define SPLL_PDIV_A_SHIFT 20 947ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_2 0x604 957ccd5a2cSjsg #define SCLK_MUX_SEL(x) ((x) << 0) 967ccd5a2cSjsg #define SCLK_MUX_SEL_MASK (0x1ff << 0) 977ccd5a2cSjsg #define SPLL_CTLREQ_CHG (1 << 23) 987ccd5a2cSjsg #define SCLK_MUX_UPDATE (1 << 26) 997ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_3 0x608 1007ccd5a2cSjsg #define SPLL_FB_DIV(x) ((x) << 0) 1017ccd5a2cSjsg #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 1027ccd5a2cSjsg #define SPLL_FB_DIV_SHIFT 0 1037ccd5a2cSjsg #define SPLL_DITHEN (1 << 28) 1047ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_4 0x60c 1057ccd5a2cSjsg 1067ccd5a2cSjsg #define SPLL_STATUS 0x614 1077ccd5a2cSjsg #define SPLL_CHG_STATUS (1 << 1) 1087ccd5a2cSjsg #define SPLL_CNTL_MODE 0x618 1097ccd5a2cSjsg #define SPLL_SW_DIR_CONTROL (1 << 0) 1107ccd5a2cSjsg # define SPLL_REFCLK_SEL(x) ((x) << 26) 1117ccd5a2cSjsg # define SPLL_REFCLK_SEL_MASK (3 << 26) 1127ccd5a2cSjsg 1137ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM 0x620 1147ccd5a2cSjsg #define SSEN (1 << 0) 1157ccd5a2cSjsg #define CLK_S(x) ((x) << 4) 1167ccd5a2cSjsg #define CLK_S_MASK (0xfff << 4) 1177ccd5a2cSjsg #define CLK_S_SHIFT 4 1187ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM_2 0x624 1197ccd5a2cSjsg #define CLK_V(x) ((x) << 0) 1207ccd5a2cSjsg #define CLK_V_MASK (0x3ffffff << 0) 1217ccd5a2cSjsg #define CLK_V_SHIFT 0 1227ccd5a2cSjsg 1237ccd5a2cSjsg #define CG_SPLL_AUTOSCALE_CNTL 0x62c 1247ccd5a2cSjsg # define AUTOSCALE_ON_SS_CLEAR (1 << 9) 1257ccd5a2cSjsg 1267ccd5a2cSjsg /* discrete uvd clocks */ 1277ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL 0x634 1287ccd5a2cSjsg # define UPLL_RESET_MASK 0x00000001 1297ccd5a2cSjsg # define UPLL_SLEEP_MASK 0x00000002 1307ccd5a2cSjsg # define UPLL_BYPASS_EN_MASK 0x00000004 1317ccd5a2cSjsg # define UPLL_CTLREQ_MASK 0x00000008 1327ccd5a2cSjsg # define UPLL_VCO_MODE_MASK 0x00000600 1337ccd5a2cSjsg # define UPLL_REF_DIV_MASK 0x003F0000 1347ccd5a2cSjsg # define UPLL_CTLACK_MASK 0x40000000 1357ccd5a2cSjsg # define UPLL_CTLACK2_MASK 0x80000000 1367ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_2 0x638 1377ccd5a2cSjsg # define UPLL_PDIV_A(x) ((x) << 0) 1387ccd5a2cSjsg # define UPLL_PDIV_A_MASK 0x0000007F 1397ccd5a2cSjsg # define UPLL_PDIV_B(x) ((x) << 8) 1407ccd5a2cSjsg # define UPLL_PDIV_B_MASK 0x00007F00 1417ccd5a2cSjsg # define VCLK_SRC_SEL(x) ((x) << 20) 1427ccd5a2cSjsg # define VCLK_SRC_SEL_MASK 0x01F00000 1437ccd5a2cSjsg # define DCLK_SRC_SEL(x) ((x) << 25) 1447ccd5a2cSjsg # define DCLK_SRC_SEL_MASK 0x3E000000 1457ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_3 0x63C 1467ccd5a2cSjsg # define UPLL_FB_DIV(x) ((x) << 0) 1477ccd5a2cSjsg # define UPLL_FB_DIV_MASK 0x01FFFFFF 1487ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_4 0x644 1497ccd5a2cSjsg # define UPLL_SPARE_ISPARE9 0x00020000 1507ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_5 0x648 1517ccd5a2cSjsg # define RESET_ANTI_MUX_MASK 0x00000200 1527ccd5a2cSjsg #define CG_UPLL_SPREAD_SPECTRUM 0x650 1537ccd5a2cSjsg # define SSEN_MASK 0x00000001 1547ccd5a2cSjsg 1557ccd5a2cSjsg #define MPLL_BYPASSCLK_SEL 0x65c 1567ccd5a2cSjsg # define MPLL_CLKOUT_SEL(x) ((x) << 8) 1577ccd5a2cSjsg # define MPLL_CLKOUT_SEL_MASK 0xFF00 1587ccd5a2cSjsg 1597ccd5a2cSjsg #define CG_CLKPIN_CNTL 0x660 1607ccd5a2cSjsg # define XTALIN_DIVIDE (1 << 1) 1617ccd5a2cSjsg # define BCLK_AS_XCLK (1 << 2) 1627ccd5a2cSjsg #define CG_CLKPIN_CNTL_2 0x664 1637ccd5a2cSjsg # define FORCE_BIF_REFCLK_EN (1 << 3) 1647ccd5a2cSjsg # define MUX_TCLK_TO_XCLK (1 << 8) 1657ccd5a2cSjsg 1667ccd5a2cSjsg #define THM_CLK_CNTL 0x66c 1677ccd5a2cSjsg # define CMON_CLK_SEL(x) ((x) << 0) 1687ccd5a2cSjsg # define CMON_CLK_SEL_MASK 0xFF 1697ccd5a2cSjsg # define TMON_CLK_SEL(x) ((x) << 8) 1707ccd5a2cSjsg # define TMON_CLK_SEL_MASK 0xFF00 1717ccd5a2cSjsg #define MISC_CLK_CNTL 0x670 1727ccd5a2cSjsg # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 1737ccd5a2cSjsg # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 1747ccd5a2cSjsg # define ZCLK_SEL(x) ((x) << 8) 1757ccd5a2cSjsg # define ZCLK_SEL_MASK 0xFF00 1767ccd5a2cSjsg 1777ccd5a2cSjsg #define CG_THERMAL_CTRL 0x700 1787ccd5a2cSjsg #define DPM_EVENT_SRC(x) ((x) << 0) 1797ccd5a2cSjsg #define DPM_EVENT_SRC_MASK (7 << 0) 1807ccd5a2cSjsg #define DIG_THERM_DPM(x) ((x) << 14) 1817ccd5a2cSjsg #define DIG_THERM_DPM_MASK 0x003FC000 1827ccd5a2cSjsg #define DIG_THERM_DPM_SHIFT 14 1837ccd5a2cSjsg #define CG_THERMAL_STATUS 0x704 1847ccd5a2cSjsg #define FDO_PWM_DUTY(x) ((x) << 9) 1857ccd5a2cSjsg #define FDO_PWM_DUTY_MASK (0xff << 9) 1867ccd5a2cSjsg #define FDO_PWM_DUTY_SHIFT 9 1877ccd5a2cSjsg #define CG_THERMAL_INT 0x708 1887ccd5a2cSjsg #define DIG_THERM_INTH(x) ((x) << 8) 1897ccd5a2cSjsg #define DIG_THERM_INTH_MASK 0x0000FF00 1907ccd5a2cSjsg #define DIG_THERM_INTH_SHIFT 8 1917ccd5a2cSjsg #define DIG_THERM_INTL(x) ((x) << 16) 1927ccd5a2cSjsg #define DIG_THERM_INTL_MASK 0x00FF0000 1937ccd5a2cSjsg #define DIG_THERM_INTL_SHIFT 16 1947ccd5a2cSjsg #define THERM_INT_MASK_HIGH (1 << 24) 1957ccd5a2cSjsg #define THERM_INT_MASK_LOW (1 << 25) 1967ccd5a2cSjsg 1977ccd5a2cSjsg #define CG_MULT_THERMAL_CTRL 0x710 1987ccd5a2cSjsg #define TEMP_SEL(x) ((x) << 20) 1997ccd5a2cSjsg #define TEMP_SEL_MASK (0xff << 20) 2007ccd5a2cSjsg #define TEMP_SEL_SHIFT 20 2017ccd5a2cSjsg #define CG_MULT_THERMAL_STATUS 0x714 2027ccd5a2cSjsg #define ASIC_MAX_TEMP(x) ((x) << 0) 2037ccd5a2cSjsg #define ASIC_MAX_TEMP_MASK 0x000001ff 2047ccd5a2cSjsg #define ASIC_MAX_TEMP_SHIFT 0 2057ccd5a2cSjsg #define CTF_TEMP(x) ((x) << 9) 2067ccd5a2cSjsg #define CTF_TEMP_MASK 0x0003fe00 2077ccd5a2cSjsg #define CTF_TEMP_SHIFT 9 2087ccd5a2cSjsg 2097ccd5a2cSjsg #define CG_FDO_CTRL0 0x754 2107ccd5a2cSjsg #define FDO_STATIC_DUTY(x) ((x) << 0) 2117ccd5a2cSjsg #define FDO_STATIC_DUTY_MASK 0x000000FF 2127ccd5a2cSjsg #define FDO_STATIC_DUTY_SHIFT 0 2137ccd5a2cSjsg #define CG_FDO_CTRL1 0x758 2147ccd5a2cSjsg #define FMAX_DUTY100(x) ((x) << 0) 2157ccd5a2cSjsg #define FMAX_DUTY100_MASK 0x000000FF 2167ccd5a2cSjsg #define FMAX_DUTY100_SHIFT 0 2177ccd5a2cSjsg #define CG_FDO_CTRL2 0x75C 2187ccd5a2cSjsg #define TMIN(x) ((x) << 0) 2197ccd5a2cSjsg #define TMIN_MASK 0x000000FF 2207ccd5a2cSjsg #define TMIN_SHIFT 0 2217ccd5a2cSjsg #define FDO_PWM_MODE(x) ((x) << 11) 2227ccd5a2cSjsg #define FDO_PWM_MODE_MASK (7 << 11) 2237ccd5a2cSjsg #define FDO_PWM_MODE_SHIFT 11 2247ccd5a2cSjsg #define TACH_PWM_RESP_RATE(x) ((x) << 25) 2257ccd5a2cSjsg #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 2267ccd5a2cSjsg #define TACH_PWM_RESP_RATE_SHIFT 25 2277ccd5a2cSjsg 2287ccd5a2cSjsg #define CG_TACH_CTRL 0x770 2297ccd5a2cSjsg # define EDGE_PER_REV(x) ((x) << 0) 2307ccd5a2cSjsg # define EDGE_PER_REV_MASK (0x7 << 0) 2317ccd5a2cSjsg # define EDGE_PER_REV_SHIFT 0 2327ccd5a2cSjsg # define TARGET_PERIOD(x) ((x) << 3) 2337ccd5a2cSjsg # define TARGET_PERIOD_MASK 0xfffffff8 2347ccd5a2cSjsg # define TARGET_PERIOD_SHIFT 3 2357ccd5a2cSjsg #define CG_TACH_STATUS 0x774 2367ccd5a2cSjsg # define TACH_PERIOD(x) ((x) << 0) 2377ccd5a2cSjsg # define TACH_PERIOD_MASK 0xffffffff 2387ccd5a2cSjsg # define TACH_PERIOD_SHIFT 0 2397ccd5a2cSjsg 2407ccd5a2cSjsg #define GENERAL_PWRMGT 0x780 2417ccd5a2cSjsg # define GLOBAL_PWRMGT_EN (1 << 0) 2427ccd5a2cSjsg # define STATIC_PM_EN (1 << 1) 2437ccd5a2cSjsg # define THERMAL_PROTECTION_DIS (1 << 2) 2447ccd5a2cSjsg # define THERMAL_PROTECTION_TYPE (1 << 3) 2457ccd5a2cSjsg # define SW_SMIO_INDEX(x) ((x) << 6) 2467ccd5a2cSjsg # define SW_SMIO_INDEX_MASK (1 << 6) 2477ccd5a2cSjsg # define SW_SMIO_INDEX_SHIFT 6 2487ccd5a2cSjsg # define VOLT_PWRMGT_EN (1 << 10) 2497ccd5a2cSjsg # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 2507ccd5a2cSjsg #define CG_TPC 0x784 2517ccd5a2cSjsg #define SCLK_PWRMGT_CNTL 0x788 2527ccd5a2cSjsg # define SCLK_PWRMGT_OFF (1 << 0) 2537ccd5a2cSjsg # define SCLK_LOW_D1 (1 << 1) 2547ccd5a2cSjsg # define FIR_RESET (1 << 4) 2557ccd5a2cSjsg # define FIR_FORCE_TREND_SEL (1 << 5) 2567ccd5a2cSjsg # define FIR_TREND_MODE (1 << 6) 2577ccd5a2cSjsg # define DYN_GFX_CLK_OFF_EN (1 << 7) 2587ccd5a2cSjsg # define GFX_CLK_FORCE_ON (1 << 8) 2597ccd5a2cSjsg # define GFX_CLK_REQUEST_OFF (1 << 9) 2607ccd5a2cSjsg # define GFX_CLK_FORCE_OFF (1 << 10) 2617ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 2627ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 2637ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 2647ccd5a2cSjsg # define DYN_LIGHT_SLEEP_EN (1 << 14) 2657ccd5a2cSjsg 2667ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798 2677ccd5a2cSjsg # define CURRENT_STATE_INDEX_MASK (0xf << 4) 2687ccd5a2cSjsg # define CURRENT_STATE_INDEX_SHIFT 4 2697ccd5a2cSjsg 2707ccd5a2cSjsg #define CG_FTV 0x7bc 2717ccd5a2cSjsg 2727ccd5a2cSjsg #define CG_FFCT_0 0x7c0 2737ccd5a2cSjsg # define UTC_0(x) ((x) << 0) 2747ccd5a2cSjsg # define UTC_0_MASK (0x3ff << 0) 2757ccd5a2cSjsg # define DTC_0(x) ((x) << 10) 2767ccd5a2cSjsg # define DTC_0_MASK (0x3ff << 10) 2777ccd5a2cSjsg 2787ccd5a2cSjsg #define CG_BSP 0x7fc 2797ccd5a2cSjsg # define BSP(x) ((x) << 0) 2807ccd5a2cSjsg # define BSP_MASK (0xffff << 0) 2817ccd5a2cSjsg # define BSU(x) ((x) << 16) 2827ccd5a2cSjsg # define BSU_MASK (0xf << 16) 2837ccd5a2cSjsg #define CG_AT 0x800 2847ccd5a2cSjsg # define CG_R(x) ((x) << 0) 2857ccd5a2cSjsg # define CG_R_MASK (0xffff << 0) 2867ccd5a2cSjsg # define CG_L(x) ((x) << 16) 2877ccd5a2cSjsg # define CG_L_MASK (0xffff << 16) 2887ccd5a2cSjsg 2897ccd5a2cSjsg #define CG_GIT 0x804 2907ccd5a2cSjsg # define CG_GICST(x) ((x) << 0) 2917ccd5a2cSjsg # define CG_GICST_MASK (0xffff << 0) 2927ccd5a2cSjsg # define CG_GIPOT(x) ((x) << 16) 2937ccd5a2cSjsg # define CG_GIPOT_MASK (0xffff << 16) 2947ccd5a2cSjsg 2957ccd5a2cSjsg #define CG_SSP 0x80c 2967ccd5a2cSjsg # define SST(x) ((x) << 0) 2977ccd5a2cSjsg # define SST_MASK (0xffff << 0) 2987ccd5a2cSjsg # define SSTU(x) ((x) << 16) 2997ccd5a2cSjsg # define SSTU_MASK (0xf << 16) 3007ccd5a2cSjsg 3017ccd5a2cSjsg #define CG_DISPLAY_GAP_CNTL 0x828 3027ccd5a2cSjsg # define DISP1_GAP(x) ((x) << 0) 3037ccd5a2cSjsg # define DISP1_GAP_MASK (3 << 0) 3047ccd5a2cSjsg # define DISP2_GAP(x) ((x) << 2) 3057ccd5a2cSjsg # define DISP2_GAP_MASK (3 << 2) 3067ccd5a2cSjsg # define VBI_TIMER_COUNT(x) ((x) << 4) 3077ccd5a2cSjsg # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 3087ccd5a2cSjsg # define VBI_TIMER_UNIT(x) ((x) << 20) 3097ccd5a2cSjsg # define VBI_TIMER_UNIT_MASK (7 << 20) 3107ccd5a2cSjsg # define DISP1_GAP_MCHG(x) ((x) << 24) 3117ccd5a2cSjsg # define DISP1_GAP_MCHG_MASK (3 << 24) 3127ccd5a2cSjsg # define DISP2_GAP_MCHG(x) ((x) << 26) 3137ccd5a2cSjsg # define DISP2_GAP_MCHG_MASK (3 << 26) 3147ccd5a2cSjsg 3157ccd5a2cSjsg #define CG_ULV_CONTROL 0x878 3167ccd5a2cSjsg #define CG_ULV_PARAMETER 0x87c 3177ccd5a2cSjsg 3187ccd5a2cSjsg #define SMC_SCRATCH0 0x884 3197ccd5a2cSjsg 3207ccd5a2cSjsg #define CG_CAC_CTRL 0x8b8 3217ccd5a2cSjsg # define CAC_WINDOW(x) ((x) << 0) 3227ccd5a2cSjsg # define CAC_WINDOW_MASK 0x00ffffff 3237ccd5a2cSjsg 3241099013bSjsg #define DMIF_ADDR_CONFIG 0xBD4 3251099013bSjsg 3261099013bSjsg #define DMIF_ADDR_CALC 0xC00 3271099013bSjsg 3288af08a59Sjsg #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 3298af08a59Sjsg # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 3308af08a59Sjsg # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 3318af08a59Sjsg 3321099013bSjsg #define SRBM_STATUS 0xE50 3337ccd5a2cSjsg #define GRBM_RQ_PENDING (1 << 5) 3347ccd5a2cSjsg #define VMC_BUSY (1 << 8) 3357ccd5a2cSjsg #define MCB_BUSY (1 << 9) 3367ccd5a2cSjsg #define MCB_NON_DISPLAY_BUSY (1 << 10) 3377ccd5a2cSjsg #define MCC_BUSY (1 << 11) 3387ccd5a2cSjsg #define MCD_BUSY (1 << 12) 3397ccd5a2cSjsg #define SEM_BUSY (1 << 14) 3407ccd5a2cSjsg #define IH_BUSY (1 << 17) 3411099013bSjsg 3421099013bSjsg #define SRBM_SOFT_RESET 0x0E60 3431099013bSjsg #define SOFT_RESET_BIF (1 << 1) 3441099013bSjsg #define SOFT_RESET_DC (1 << 5) 3451099013bSjsg #define SOFT_RESET_DMA1 (1 << 6) 3461099013bSjsg #define SOFT_RESET_GRBM (1 << 8) 3471099013bSjsg #define SOFT_RESET_HDP (1 << 9) 3481099013bSjsg #define SOFT_RESET_IH (1 << 10) 3491099013bSjsg #define SOFT_RESET_MC (1 << 11) 3501099013bSjsg #define SOFT_RESET_ROM (1 << 14) 3511099013bSjsg #define SOFT_RESET_SEM (1 << 15) 3521099013bSjsg #define SOFT_RESET_VMC (1 << 17) 3531099013bSjsg #define SOFT_RESET_DMA (1 << 20) 3541099013bSjsg #define SOFT_RESET_TST (1 << 21) 3551099013bSjsg #define SOFT_RESET_REGBB (1 << 22) 3561099013bSjsg #define SOFT_RESET_ORB (1 << 23) 3571099013bSjsg 3581099013bSjsg #define CC_SYS_RB_BACKEND_DISABLE 0xe80 3591099013bSjsg #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84 3601099013bSjsg 3617ccd5a2cSjsg #define SRBM_READ_ERROR 0xE98 3627ccd5a2cSjsg #define SRBM_INT_CNTL 0xEA0 3637ccd5a2cSjsg #define SRBM_INT_ACK 0xEA8 3647ccd5a2cSjsg 3657ccd5a2cSjsg #define SRBM_STATUS2 0x0EC4 3667ccd5a2cSjsg #define DMA_BUSY (1 << 5) 3677ccd5a2cSjsg #define DMA1_BUSY (1 << 6) 3687ccd5a2cSjsg 3691099013bSjsg #define VM_L2_CNTL 0x1400 3701099013bSjsg #define ENABLE_L2_CACHE (1 << 0) 3711099013bSjsg #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 3721099013bSjsg #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 3731099013bSjsg #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 3741099013bSjsg #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 3751099013bSjsg #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 3761099013bSjsg #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 3771099013bSjsg #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 3781099013bSjsg #define VM_L2_CNTL2 0x1404 3791099013bSjsg #define INVALIDATE_ALL_L1_TLBS (1 << 0) 3801099013bSjsg #define INVALIDATE_L2_CACHE (1 << 1) 3811099013bSjsg #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 3821099013bSjsg #define INVALIDATE_PTE_AND_PDE_CACHES 0 3831099013bSjsg #define INVALIDATE_ONLY_PTE_CACHES 1 3841099013bSjsg #define INVALIDATE_ONLY_PDE_CACHES 2 3851099013bSjsg #define VM_L2_CNTL3 0x1408 3861099013bSjsg #define BANK_SELECT(x) ((x) << 0) 3871099013bSjsg #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 3881099013bSjsg #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 3891099013bSjsg #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 3901099013bSjsg #define VM_L2_STATUS 0x140C 3911099013bSjsg #define L2_BUSY (1 << 0) 3921099013bSjsg #define VM_CONTEXT0_CNTL 0x1410 3931099013bSjsg #define ENABLE_CONTEXT (1 << 0) 3941099013bSjsg #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 3951099013bSjsg #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 3961099013bSjsg #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 3971099013bSjsg #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 3981099013bSjsg #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 3991099013bSjsg #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 4001099013bSjsg #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 4011099013bSjsg #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 4021099013bSjsg #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 4031099013bSjsg #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 4041099013bSjsg #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 4051099013bSjsg #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 4061099013bSjsg #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 4077ccd5a2cSjsg #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 4081099013bSjsg #define VM_CONTEXT1_CNTL 0x1414 4091099013bSjsg #define VM_CONTEXT0_CNTL2 0x1430 4101099013bSjsg #define VM_CONTEXT1_CNTL2 0x1434 4111099013bSjsg #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438 4121099013bSjsg #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c 4131099013bSjsg #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440 4141099013bSjsg #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444 4151099013bSjsg #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448 4161099013bSjsg #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c 4171099013bSjsg #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450 4181099013bSjsg #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454 4191099013bSjsg 4201099013bSjsg #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 4211099013bSjsg #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 4227ccd5a2cSjsg #define PROTECTIONS_MASK (0xf << 0) 4237ccd5a2cSjsg #define PROTECTIONS_SHIFT 0 4247ccd5a2cSjsg /* bit 0: range 4257ccd5a2cSjsg * bit 1: pde0 4267ccd5a2cSjsg * bit 2: valid 4277ccd5a2cSjsg * bit 3: read 4287ccd5a2cSjsg * bit 4: write 4297ccd5a2cSjsg */ 4307ccd5a2cSjsg #define MEMORY_CLIENT_ID_MASK (0xff << 12) 4317ccd5a2cSjsg #define MEMORY_CLIENT_ID_SHIFT 12 4327ccd5a2cSjsg #define MEMORY_CLIENT_RW_MASK (1 << 24) 4337ccd5a2cSjsg #define MEMORY_CLIENT_RW_SHIFT 24 4347ccd5a2cSjsg #define FAULT_VMID_MASK (0xf << 25) 4357ccd5a2cSjsg #define FAULT_VMID_SHIFT 25 4361099013bSjsg 4371099013bSjsg #define VM_INVALIDATE_REQUEST 0x1478 4381099013bSjsg #define VM_INVALIDATE_RESPONSE 0x147c 4391099013bSjsg 4401099013bSjsg #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 4411099013bSjsg #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 4421099013bSjsg 4431099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c 4441099013bSjsg #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540 4451099013bSjsg #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544 4461099013bSjsg #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548 4471099013bSjsg #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c 4481099013bSjsg #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550 4491099013bSjsg #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554 4501099013bSjsg #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558 4511099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c 4521099013bSjsg #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560 4531099013bSjsg 4541099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 4551099013bSjsg #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580 4561099013bSjsg 4577ccd5a2cSjsg #define VM_L2_CG 0x15c0 4587ccd5a2cSjsg #define MC_CG_ENABLE (1 << 18) 4597ccd5a2cSjsg #define MC_LS_ENABLE (1 << 19) 4607ccd5a2cSjsg 4611099013bSjsg #define MC_SHARED_CHMAP 0x2004 4621099013bSjsg #define NOOFCHAN_SHIFT 12 4631099013bSjsg #define NOOFCHAN_MASK 0x0000f000 4641099013bSjsg #define MC_SHARED_CHREMAP 0x2008 4651099013bSjsg 4661099013bSjsg #define MC_VM_FB_LOCATION 0x2024 4671099013bSjsg #define MC_VM_AGP_TOP 0x2028 4681099013bSjsg #define MC_VM_AGP_BOT 0x202C 4691099013bSjsg #define MC_VM_AGP_BASE 0x2030 4701099013bSjsg #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 4711099013bSjsg #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 4721099013bSjsg #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 4731099013bSjsg 4741099013bSjsg #define MC_VM_MX_L1_TLB_CNTL 0x2064 4751099013bSjsg #define ENABLE_L1_TLB (1 << 0) 4761099013bSjsg #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 4771099013bSjsg #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 4781099013bSjsg #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 4791099013bSjsg #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 4801099013bSjsg #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 4811099013bSjsg #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 4821099013bSjsg #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 4831099013bSjsg 4841099013bSjsg #define MC_SHARED_BLACKOUT_CNTL 0x20ac 4851099013bSjsg 4867ccd5a2cSjsg #define MC_HUB_MISC_HUB_CG 0x20b8 4877ccd5a2cSjsg #define MC_HUB_MISC_VM_CG 0x20bc 4887ccd5a2cSjsg 4897ccd5a2cSjsg #define MC_HUB_MISC_SIP_CG 0x20c0 4907ccd5a2cSjsg 4917ccd5a2cSjsg #define MC_XPB_CLK_GAT 0x2478 4927ccd5a2cSjsg 4937ccd5a2cSjsg #define MC_CITF_MISC_RD_CG 0x2648 4947ccd5a2cSjsg #define MC_CITF_MISC_WR_CG 0x264c 4957ccd5a2cSjsg #define MC_CITF_MISC_VM_CG 0x2650 4967ccd5a2cSjsg 4971099013bSjsg #define MC_ARB_RAMCFG 0x2760 4981099013bSjsg #define NOOFBANK_SHIFT 0 4991099013bSjsg #define NOOFBANK_MASK 0x00000003 5001099013bSjsg #define NOOFRANK_SHIFT 2 5011099013bSjsg #define NOOFRANK_MASK 0x00000004 5021099013bSjsg #define NOOFROWS_SHIFT 3 5031099013bSjsg #define NOOFROWS_MASK 0x00000038 5041099013bSjsg #define NOOFCOLS_SHIFT 6 5051099013bSjsg #define NOOFCOLS_MASK 0x000000C0 5061099013bSjsg #define CHANSIZE_SHIFT 8 5071099013bSjsg #define CHANSIZE_MASK 0x00000100 5081099013bSjsg #define CHANSIZE_OVERRIDE (1 << 11) 5091099013bSjsg #define NOOFGROUPS_SHIFT 12 5101099013bSjsg #define NOOFGROUPS_MASK 0x00001000 5111099013bSjsg 5127ccd5a2cSjsg #define MC_ARB_DRAM_TIMING 0x2774 5137ccd5a2cSjsg #define MC_ARB_DRAM_TIMING2 0x2778 5147ccd5a2cSjsg 5157ccd5a2cSjsg #define MC_ARB_BURST_TIME 0x2808 5167ccd5a2cSjsg #define STATE0(x) ((x) << 0) 5177ccd5a2cSjsg #define STATE0_MASK (0x1f << 0) 5187ccd5a2cSjsg #define STATE0_SHIFT 0 5197ccd5a2cSjsg #define STATE1(x) ((x) << 5) 5207ccd5a2cSjsg #define STATE1_MASK (0x1f << 5) 5217ccd5a2cSjsg #define STATE1_SHIFT 5 5227ccd5a2cSjsg #define STATE2(x) ((x) << 10) 5237ccd5a2cSjsg #define STATE2_MASK (0x1f << 10) 5247ccd5a2cSjsg #define STATE2_SHIFT 10 5257ccd5a2cSjsg #define STATE3(x) ((x) << 15) 5267ccd5a2cSjsg #define STATE3_MASK (0x1f << 15) 5277ccd5a2cSjsg #define STATE3_SHIFT 15 5287ccd5a2cSjsg 529bc478b49Sjsg #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8 5301099013bSjsg #define TRAIN_DONE_D0 (1 << 30) 5311099013bSjsg #define TRAIN_DONE_D1 (1 << 31) 5321099013bSjsg 5331099013bSjsg #define MC_SEQ_SUP_CNTL 0x28c8 5341099013bSjsg #define RUN_MASK (1 << 0) 5351099013bSjsg #define MC_SEQ_SUP_PGM 0x28cc 5367ccd5a2cSjsg #define MC_PMG_AUTO_CMD 0x28d0 5371099013bSjsg 5381099013bSjsg #define MC_IO_PAD_CNTL_D0 0x29d0 5391099013bSjsg #define MEM_FALL_OUT_CMD (1 << 8) 5401099013bSjsg 5417ccd5a2cSjsg #define MC_SEQ_RAS_TIMING 0x28a0 5427ccd5a2cSjsg #define MC_SEQ_CAS_TIMING 0x28a4 5437ccd5a2cSjsg #define MC_SEQ_MISC_TIMING 0x28a8 5447ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2 0x28ac 5457ccd5a2cSjsg #define MC_SEQ_PMG_TIMING 0x28b0 5467ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0 0x28b4 5477ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1 0x28b8 5487ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0 0x28bc 5497ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1 0x28c0 5507ccd5a2cSjsg 5517ccd5a2cSjsg #define MC_SEQ_MISC0 0x2a00 5527ccd5a2cSjsg #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 5537ccd5a2cSjsg #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 5547ccd5a2cSjsg #define MC_SEQ_MISC0_VEN_ID_VALUE 3 5557ccd5a2cSjsg #define MC_SEQ_MISC0_REV_ID_SHIFT 12 5567ccd5a2cSjsg #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 5577ccd5a2cSjsg #define MC_SEQ_MISC0_REV_ID_VALUE 1 5587ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_SHIFT 28 5597ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 5607ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_VALUE 5 5617ccd5a2cSjsg #define MC_SEQ_MISC1 0x2a04 5627ccd5a2cSjsg #define MC_SEQ_RESERVE_M 0x2a08 5637ccd5a2cSjsg #define MC_PMG_CMD_EMRS 0x2a0c 5647ccd5a2cSjsg 5651099013bSjsg #define MC_SEQ_IO_DEBUG_INDEX 0x2a44 5661099013bSjsg #define MC_SEQ_IO_DEBUG_DATA 0x2a48 5671099013bSjsg 5687ccd5a2cSjsg #define MC_SEQ_MISC5 0x2a54 5697ccd5a2cSjsg #define MC_SEQ_MISC6 0x2a58 5707ccd5a2cSjsg 5717ccd5a2cSjsg #define MC_SEQ_MISC7 0x2a64 5727ccd5a2cSjsg 5737ccd5a2cSjsg #define MC_SEQ_RAS_TIMING_LP 0x2a6c 5747ccd5a2cSjsg #define MC_SEQ_CAS_TIMING_LP 0x2a70 5757ccd5a2cSjsg #define MC_SEQ_MISC_TIMING_LP 0x2a74 5767ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2_LP 0x2a78 5777ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 5787ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1_LP 0x2a80 5797ccd5a2cSjsg #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 5807ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 5817ccd5a2cSjsg 5827ccd5a2cSjsg #define MC_PMG_CMD_MRS 0x2aac 5837ccd5a2cSjsg 5847ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 5857ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1_LP 0x2b20 5867ccd5a2cSjsg 5877ccd5a2cSjsg #define MC_PMG_CMD_MRS1 0x2b44 5887ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 5897ccd5a2cSjsg #define MC_SEQ_PMG_TIMING_LP 0x2b4c 5907ccd5a2cSjsg 5917ccd5a2cSjsg #define MC_SEQ_WR_CTL_2 0x2b54 5927ccd5a2cSjsg #define MC_SEQ_WR_CTL_2_LP 0x2b58 5937ccd5a2cSjsg #define MC_PMG_CMD_MRS2 0x2b5c 5947ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60 5957ccd5a2cSjsg 5967ccd5a2cSjsg #define MCLK_PWRMGT_CNTL 0x2ba0 5977ccd5a2cSjsg # define DLL_SPEED(x) ((x) << 0) 5987ccd5a2cSjsg # define DLL_SPEED_MASK (0x1f << 0) 5997ccd5a2cSjsg # define DLL_READY (1 << 6) 6007ccd5a2cSjsg # define MC_INT_CNTL (1 << 7) 6017ccd5a2cSjsg # define MRDCK0_PDNB (1 << 8) 6027ccd5a2cSjsg # define MRDCK1_PDNB (1 << 9) 6037ccd5a2cSjsg # define MRDCK0_RESET (1 << 16) 6047ccd5a2cSjsg # define MRDCK1_RESET (1 << 17) 6057ccd5a2cSjsg # define DLL_READY_READ (1 << 24) 6067ccd5a2cSjsg #define DLL_CNTL 0x2ba4 6077ccd5a2cSjsg # define MRDCK0_BYPASS (1 << 24) 6087ccd5a2cSjsg # define MRDCK1_BYPASS (1 << 25) 6097ccd5a2cSjsg 6107ccd5a2cSjsg #define MPLL_CNTL_MODE 0x2bb0 6117ccd5a2cSjsg # define MPLL_MCLK_SEL (1 << 11) 6127ccd5a2cSjsg #define MPLL_FUNC_CNTL 0x2bb4 6137ccd5a2cSjsg #define BWCTRL(x) ((x) << 20) 6147ccd5a2cSjsg #define BWCTRL_MASK (0xff << 20) 6157ccd5a2cSjsg #define MPLL_FUNC_CNTL_1 0x2bb8 6167ccd5a2cSjsg #define VCO_MODE(x) ((x) << 0) 6177ccd5a2cSjsg #define VCO_MODE_MASK (3 << 0) 6187ccd5a2cSjsg #define CLKFRAC(x) ((x) << 4) 6197ccd5a2cSjsg #define CLKFRAC_MASK (0xfff << 4) 6207ccd5a2cSjsg #define CLKF(x) ((x) << 16) 6217ccd5a2cSjsg #define CLKF_MASK (0xfff << 16) 6227ccd5a2cSjsg #define MPLL_FUNC_CNTL_2 0x2bbc 6237ccd5a2cSjsg #define MPLL_AD_FUNC_CNTL 0x2bc0 6247ccd5a2cSjsg #define YCLK_POST_DIV(x) ((x) << 0) 6257ccd5a2cSjsg #define YCLK_POST_DIV_MASK (7 << 0) 6267ccd5a2cSjsg #define MPLL_DQ_FUNC_CNTL 0x2bc4 6277ccd5a2cSjsg #define YCLK_SEL(x) ((x) << 4) 6287ccd5a2cSjsg #define YCLK_SEL_MASK (1 << 4) 6297ccd5a2cSjsg 6307ccd5a2cSjsg #define MPLL_SS1 0x2bcc 6317ccd5a2cSjsg #define CLKV(x) ((x) << 0) 6327ccd5a2cSjsg #define CLKV_MASK (0x3ffffff << 0) 6337ccd5a2cSjsg #define MPLL_SS2 0x2bd0 6347ccd5a2cSjsg #define CLKS(x) ((x) << 0) 6357ccd5a2cSjsg #define CLKS_MASK (0xfff << 0) 6367ccd5a2cSjsg 6371099013bSjsg #define HDP_HOST_PATH_CNTL 0x2C00 6387ccd5a2cSjsg #define CLOCK_GATING_DIS (1 << 23) 6391099013bSjsg #define HDP_NONSURFACE_BASE 0x2C04 6401099013bSjsg #define HDP_NONSURFACE_INFO 0x2C08 6411099013bSjsg #define HDP_NONSURFACE_SIZE 0x2C0C 6421099013bSjsg 6431099013bSjsg #define HDP_ADDR_CONFIG 0x2F48 6441099013bSjsg #define HDP_MISC_CNTL 0x2F4C 6451099013bSjsg #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 6467ccd5a2cSjsg #define HDP_MEM_POWER_LS 0x2F50 6477ccd5a2cSjsg #define HDP_LS_ENABLE (1 << 0) 6487ccd5a2cSjsg 6497ccd5a2cSjsg #define ATC_MISC_CG 0x3350 6501099013bSjsg 6511099013bSjsg #define IH_RB_CNTL 0x3e00 6521099013bSjsg # define IH_RB_ENABLE (1 << 0) 6531099013bSjsg # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 6541099013bSjsg # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 6551099013bSjsg # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 6561099013bSjsg # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 6571099013bSjsg # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 6581099013bSjsg # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 6591099013bSjsg #define IH_RB_BASE 0x3e04 6601099013bSjsg #define IH_RB_RPTR 0x3e08 6611099013bSjsg #define IH_RB_WPTR 0x3e0c 6621099013bSjsg # define RB_OVERFLOW (1 << 0) 6631099013bSjsg # define WPTR_OFFSET_MASK 0x3fffc 6641099013bSjsg #define IH_RB_WPTR_ADDR_HI 0x3e10 6651099013bSjsg #define IH_RB_WPTR_ADDR_LO 0x3e14 6661099013bSjsg #define IH_CNTL 0x3e18 6671099013bSjsg # define ENABLE_INTR (1 << 0) 6681099013bSjsg # define IH_MC_SWAP(x) ((x) << 1) 6691099013bSjsg # define IH_MC_SWAP_NONE 0 6701099013bSjsg # define IH_MC_SWAP_16BIT 1 6711099013bSjsg # define IH_MC_SWAP_32BIT 2 6721099013bSjsg # define IH_MC_SWAP_64BIT 3 6731099013bSjsg # define RPTR_REARM (1 << 4) 6741099013bSjsg # define MC_WRREQ_CREDIT(x) ((x) << 15) 6751099013bSjsg # define MC_WR_CLEAN_CNT(x) ((x) << 20) 6761099013bSjsg # define MC_VMID(x) ((x) << 25) 6771099013bSjsg 6781099013bSjsg #define CONFIG_MEMSIZE 0x5428 6791099013bSjsg 6801099013bSjsg #define INTERRUPT_CNTL 0x5468 6811099013bSjsg # define IH_DUMMY_RD_OVERRIDE (1 << 0) 6821099013bSjsg # define IH_DUMMY_RD_EN (1 << 1) 6831099013bSjsg # define IH_REQ_NONSNOOP_EN (1 << 3) 6841099013bSjsg # define GEN_IH_INT_EN (1 << 8) 6851099013bSjsg #define INTERRUPT_CNTL2 0x546c 6861099013bSjsg 6871099013bSjsg #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 6881099013bSjsg 6891099013bSjsg #define BIF_FB_EN 0x5490 6901099013bSjsg #define FB_READ_EN (1 << 0) 6911099013bSjsg #define FB_WRITE_EN (1 << 1) 6921099013bSjsg 6931099013bSjsg #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 6941099013bSjsg 6957ccd5a2cSjsg /* DCE6 ELD audio interface */ 6967ccd5a2cSjsg #define AZ_F0_CODEC_ENDPOINT_INDEX 0x5E00 6977ccd5a2cSjsg # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0) 6987ccd5a2cSjsg # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8) 6997ccd5a2cSjsg #define AZ_F0_CODEC_ENDPOINT_DATA 0x5E04 7007ccd5a2cSjsg 7017ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25 7027ccd5a2cSjsg #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 7037ccd5a2cSjsg #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 7047ccd5a2cSjsg #define SPEAKER_ALLOCATION_SHIFT 0 7057ccd5a2cSjsg #define HDMI_CONNECTION (1 << 16) 7067ccd5a2cSjsg #define DP_CONNECTION (1 << 17) 7077ccd5a2cSjsg 7087ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */ 7097ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */ 7107ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */ 7117ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */ 7127ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */ 7137ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */ 7147ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */ 7157ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */ 7167ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */ 7177ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */ 7187ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */ 7197ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */ 7207ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */ 7217ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */ 7227ccd5a2cSjsg # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 7237ccd5a2cSjsg /* max channels minus one. 7 = 8 channels */ 7247ccd5a2cSjsg # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 7257ccd5a2cSjsg # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 7267ccd5a2cSjsg # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 7277ccd5a2cSjsg /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 7287ccd5a2cSjsg * bit0 = 32 kHz 7297ccd5a2cSjsg * bit1 = 44.1 kHz 7307ccd5a2cSjsg * bit2 = 48 kHz 7317ccd5a2cSjsg * bit3 = 88.2 kHz 7327ccd5a2cSjsg * bit4 = 96 kHz 7337ccd5a2cSjsg * bit5 = 176.4 kHz 7347ccd5a2cSjsg * bit6 = 192 kHz 7357ccd5a2cSjsg */ 7367ccd5a2cSjsg 7377ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37 7387ccd5a2cSjsg # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 7397ccd5a2cSjsg # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 7407ccd5a2cSjsg /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 7417ccd5a2cSjsg * 0 = invalid 7427ccd5a2cSjsg * x = legal delay value 7437ccd5a2cSjsg * 255 = sync not supported 7447ccd5a2cSjsg */ 7457ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38 7467ccd5a2cSjsg # define HBR_CAPABLE (1 << 0) /* enabled by default */ 7477ccd5a2cSjsg 7487ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a 7497ccd5a2cSjsg # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0) 7507ccd5a2cSjsg # define PRODUCT_ID(x) (((x) & 0xffff) << 16) 7517ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b 7527ccd5a2cSjsg # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0) 7537ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c 7547ccd5a2cSjsg # define PORT_ID0(x) (((x) & 0xffffffff) << 0) 7557ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d 7567ccd5a2cSjsg # define PORT_ID1(x) (((x) & 0xffffffff) << 0) 7577ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e 7587ccd5a2cSjsg # define DESCRIPTION0(x) (((x) & 0xff) << 0) 7597ccd5a2cSjsg # define DESCRIPTION1(x) (((x) & 0xff) << 8) 7607ccd5a2cSjsg # define DESCRIPTION2(x) (((x) & 0xff) << 16) 7617ccd5a2cSjsg # define DESCRIPTION3(x) (((x) & 0xff) << 24) 7627ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f 7637ccd5a2cSjsg # define DESCRIPTION4(x) (((x) & 0xff) << 0) 7647ccd5a2cSjsg # define DESCRIPTION5(x) (((x) & 0xff) << 8) 7657ccd5a2cSjsg # define DESCRIPTION6(x) (((x) & 0xff) << 16) 7667ccd5a2cSjsg # define DESCRIPTION7(x) (((x) & 0xff) << 24) 7677ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40 7687ccd5a2cSjsg # define DESCRIPTION8(x) (((x) & 0xff) << 0) 7697ccd5a2cSjsg # define DESCRIPTION9(x) (((x) & 0xff) << 8) 7707ccd5a2cSjsg # define DESCRIPTION10(x) (((x) & 0xff) << 16) 7717ccd5a2cSjsg # define DESCRIPTION11(x) (((x) & 0xff) << 24) 7727ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41 7737ccd5a2cSjsg # define DESCRIPTION12(x) (((x) & 0xff) << 0) 7747ccd5a2cSjsg # define DESCRIPTION13(x) (((x) & 0xff) << 8) 7757ccd5a2cSjsg # define DESCRIPTION14(x) (((x) & 0xff) << 16) 7767ccd5a2cSjsg # define DESCRIPTION15(x) (((x) & 0xff) << 24) 7777ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42 7787ccd5a2cSjsg # define DESCRIPTION16(x) (((x) & 0xff) << 0) 7797ccd5a2cSjsg # define DESCRIPTION17(x) (((x) & 0xff) << 8) 7807ccd5a2cSjsg 7817ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54 7827ccd5a2cSjsg # define AUDIO_ENABLED (1 << 31) 7837ccd5a2cSjsg 7847ccd5a2cSjsg #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56 7857ccd5a2cSjsg #define PORT_CONNECTIVITY_MASK (3 << 30) 7867ccd5a2cSjsg #define PORT_CONNECTIVITY_SHIFT 30 7877ccd5a2cSjsg 7881099013bSjsg #define DC_LB_MEMORY_SPLIT 0x6b0c 7891099013bSjsg #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 7901099013bSjsg 7911099013bSjsg #define PRIORITY_A_CNT 0x6b18 7921099013bSjsg #define PRIORITY_MARK_MASK 0x7fff 7931099013bSjsg #define PRIORITY_OFF (1 << 16) 7941099013bSjsg #define PRIORITY_ALWAYS_ON (1 << 20) 7951099013bSjsg #define PRIORITY_B_CNT 0x6b1c 7961099013bSjsg 7971099013bSjsg #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8 7981099013bSjsg # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 7991099013bSjsg #define DPG_PIPE_LATENCY_CONTROL 0x6ccc 8001099013bSjsg # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 8011099013bSjsg # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 8021099013bSjsg 8031099013bSjsg /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 8041099013bSjsg #define VLINE_STATUS 0x6bb8 8051099013bSjsg # define VLINE_OCCURRED (1 << 0) 8061099013bSjsg # define VLINE_ACK (1 << 4) 8071099013bSjsg # define VLINE_STAT (1 << 12) 8081099013bSjsg # define VLINE_INTERRUPT (1 << 16) 8091099013bSjsg # define VLINE_INTERRUPT_TYPE (1 << 17) 8101099013bSjsg /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 8111099013bSjsg #define VBLANK_STATUS 0x6bbc 8121099013bSjsg # define VBLANK_OCCURRED (1 << 0) 8131099013bSjsg # define VBLANK_ACK (1 << 4) 8141099013bSjsg # define VBLANK_STAT (1 << 12) 8151099013bSjsg # define VBLANK_INTERRUPT (1 << 16) 8161099013bSjsg # define VBLANK_INTERRUPT_TYPE (1 << 17) 8171099013bSjsg 8181099013bSjsg /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 8191099013bSjsg #define INT_MASK 0x6b40 8201099013bSjsg # define VBLANK_INT_MASK (1 << 0) 8211099013bSjsg # define VLINE_INT_MASK (1 << 4) 8221099013bSjsg 8231099013bSjsg #define DISP_INTERRUPT_STATUS 0x60f4 8241099013bSjsg # define LB_D1_VLINE_INTERRUPT (1 << 2) 8251099013bSjsg # define LB_D1_VBLANK_INTERRUPT (1 << 3) 8261099013bSjsg # define DC_HPD1_INTERRUPT (1 << 17) 8271099013bSjsg # define DC_HPD1_RX_INTERRUPT (1 << 18) 8281099013bSjsg # define DACA_AUTODETECT_INTERRUPT (1 << 22) 8291099013bSjsg # define DACB_AUTODETECT_INTERRUPT (1 << 23) 8301099013bSjsg # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 8311099013bSjsg # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 8321099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 8331099013bSjsg # define LB_D2_VLINE_INTERRUPT (1 << 2) 8341099013bSjsg # define LB_D2_VBLANK_INTERRUPT (1 << 3) 8351099013bSjsg # define DC_HPD2_INTERRUPT (1 << 17) 8361099013bSjsg # define DC_HPD2_RX_INTERRUPT (1 << 18) 8371099013bSjsg # define DISP_TIMER_INTERRUPT (1 << 24) 8381099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 8391099013bSjsg # define LB_D3_VLINE_INTERRUPT (1 << 2) 8401099013bSjsg # define LB_D3_VBLANK_INTERRUPT (1 << 3) 8411099013bSjsg # define DC_HPD3_INTERRUPT (1 << 17) 8421099013bSjsg # define DC_HPD3_RX_INTERRUPT (1 << 18) 8431099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 8441099013bSjsg # define LB_D4_VLINE_INTERRUPT (1 << 2) 8451099013bSjsg # define LB_D4_VBLANK_INTERRUPT (1 << 3) 8461099013bSjsg # define DC_HPD4_INTERRUPT (1 << 17) 8471099013bSjsg # define DC_HPD4_RX_INTERRUPT (1 << 18) 8481099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 8491099013bSjsg # define LB_D5_VLINE_INTERRUPT (1 << 2) 8501099013bSjsg # define LB_D5_VBLANK_INTERRUPT (1 << 3) 8511099013bSjsg # define DC_HPD5_INTERRUPT (1 << 17) 8521099013bSjsg # define DC_HPD5_RX_INTERRUPT (1 << 18) 8531099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 8541099013bSjsg # define LB_D6_VLINE_INTERRUPT (1 << 2) 8551099013bSjsg # define LB_D6_VBLANK_INTERRUPT (1 << 3) 8561099013bSjsg # define DC_HPD6_INTERRUPT (1 << 17) 8571099013bSjsg # define DC_HPD6_RX_INTERRUPT (1 << 18) 8581099013bSjsg 8591099013bSjsg /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 8601099013bSjsg #define GRPH_INT_STATUS 0x6858 8611099013bSjsg # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 8621099013bSjsg # define GRPH_PFLIP_INT_CLEAR (1 << 8) 8631099013bSjsg /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 8641099013bSjsg #define GRPH_INT_CONTROL 0x685c 8651099013bSjsg # define GRPH_PFLIP_INT_MASK (1 << 0) 8661099013bSjsg # define GRPH_PFLIP_INT_TYPE (1 << 8) 8671099013bSjsg 8687ccd5a2cSjsg #define DAC_AUTODETECT_INT_CONTROL 0x67c8 8691099013bSjsg 8701099013bSjsg #define DC_HPD1_INT_STATUS 0x601c 8711099013bSjsg #define DC_HPD2_INT_STATUS 0x6028 8721099013bSjsg #define DC_HPD3_INT_STATUS 0x6034 8731099013bSjsg #define DC_HPD4_INT_STATUS 0x6040 8741099013bSjsg #define DC_HPD5_INT_STATUS 0x604c 8751099013bSjsg #define DC_HPD6_INT_STATUS 0x6058 8761099013bSjsg # define DC_HPDx_INT_STATUS (1 << 0) 8771099013bSjsg # define DC_HPDx_SENSE (1 << 1) 8781099013bSjsg # define DC_HPDx_RX_INT_STATUS (1 << 8) 8791099013bSjsg 8801099013bSjsg #define DC_HPD1_INT_CONTROL 0x6020 8811099013bSjsg #define DC_HPD2_INT_CONTROL 0x602c 8821099013bSjsg #define DC_HPD3_INT_CONTROL 0x6038 8831099013bSjsg #define DC_HPD4_INT_CONTROL 0x6044 8841099013bSjsg #define DC_HPD5_INT_CONTROL 0x6050 8851099013bSjsg #define DC_HPD6_INT_CONTROL 0x605c 8861099013bSjsg # define DC_HPDx_INT_ACK (1 << 0) 8871099013bSjsg # define DC_HPDx_INT_POLARITY (1 << 8) 8881099013bSjsg # define DC_HPDx_INT_EN (1 << 16) 8891099013bSjsg # define DC_HPDx_RX_INT_ACK (1 << 20) 8901099013bSjsg # define DC_HPDx_RX_INT_EN (1 << 24) 8911099013bSjsg 8921099013bSjsg #define DC_HPD1_CONTROL 0x6024 8931099013bSjsg #define DC_HPD2_CONTROL 0x6030 8941099013bSjsg #define DC_HPD3_CONTROL 0x603c 8951099013bSjsg #define DC_HPD4_CONTROL 0x6048 8961099013bSjsg #define DC_HPD5_CONTROL 0x6054 8971099013bSjsg #define DC_HPD6_CONTROL 0x6060 8981099013bSjsg # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 8991099013bSjsg # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 9001099013bSjsg # define DC_HPDx_EN (1 << 28) 9011099013bSjsg 9027ccd5a2cSjsg #define DPG_PIPE_STUTTER_CONTROL 0x6cd4 9037ccd5a2cSjsg # define STUTTER_ENABLE (1 << 0) 9047ccd5a2cSjsg 9051099013bSjsg /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 9061099013bSjsg #define CRTC_STATUS_FRAME_COUNT 0x6e98 9071099013bSjsg 9087ccd5a2cSjsg /* Audio clocks */ 9097ccd5a2cSjsg #define DCCG_AUDIO_DTO_SOURCE 0x05ac 9107ccd5a2cSjsg # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 9117ccd5a2cSjsg # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 9127ccd5a2cSjsg 9137ccd5a2cSjsg #define DCCG_AUDIO_DTO0_PHASE 0x05b0 9147ccd5a2cSjsg #define DCCG_AUDIO_DTO0_MODULE 0x05b4 9157ccd5a2cSjsg #define DCCG_AUDIO_DTO1_PHASE 0x05c0 9167ccd5a2cSjsg #define DCCG_AUDIO_DTO1_MODULE 0x05c4 9177ccd5a2cSjsg 9187ccd5a2cSjsg #define DENTIST_DISPCLK_CNTL 0x0490 9197ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24) 9207ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24) 9217ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24 9227ccd5a2cSjsg 9237ccd5a2cSjsg #define AFMT_AUDIO_SRC_CONTROL 0x713c 9247ccd5a2cSjsg #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0) 9257ccd5a2cSjsg /* AFMT_AUDIO_SRC_SELECT 9267ccd5a2cSjsg * 0 = stream0 9277ccd5a2cSjsg * 1 = stream1 9287ccd5a2cSjsg * 2 = stream2 9297ccd5a2cSjsg * 3 = stream3 9307ccd5a2cSjsg * 4 = stream4 9317ccd5a2cSjsg * 5 = stream5 9327ccd5a2cSjsg */ 9337ccd5a2cSjsg 9341099013bSjsg #define GRBM_CNTL 0x8000 9351099013bSjsg #define GRBM_READ_TIMEOUT(x) ((x) << 0) 9361099013bSjsg 9371099013bSjsg #define GRBM_STATUS2 0x8008 9381099013bSjsg #define RLC_RQ_PENDING (1 << 0) 9391099013bSjsg #define RLC_BUSY (1 << 8) 9401099013bSjsg #define TC_BUSY (1 << 9) 9411099013bSjsg 9421099013bSjsg #define GRBM_STATUS 0x8010 9431099013bSjsg #define CMDFIFO_AVAIL_MASK 0x0000000F 9441099013bSjsg #define RING2_RQ_PENDING (1 << 4) 9451099013bSjsg #define SRBM_RQ_PENDING (1 << 5) 9461099013bSjsg #define RING1_RQ_PENDING (1 << 6) 9471099013bSjsg #define CF_RQ_PENDING (1 << 7) 9481099013bSjsg #define PF_RQ_PENDING (1 << 8) 9491099013bSjsg #define GDS_DMA_RQ_PENDING (1 << 9) 9501099013bSjsg #define GRBM_EE_BUSY (1 << 10) 9511099013bSjsg #define DB_CLEAN (1 << 12) 9521099013bSjsg #define CB_CLEAN (1 << 13) 9531099013bSjsg #define TA_BUSY (1 << 14) 9541099013bSjsg #define GDS_BUSY (1 << 15) 9551099013bSjsg #define VGT_BUSY (1 << 17) 9561099013bSjsg #define IA_BUSY_NO_DMA (1 << 18) 9571099013bSjsg #define IA_BUSY (1 << 19) 9581099013bSjsg #define SX_BUSY (1 << 20) 9591099013bSjsg #define SPI_BUSY (1 << 22) 9601099013bSjsg #define BCI_BUSY (1 << 23) 9611099013bSjsg #define SC_BUSY (1 << 24) 9621099013bSjsg #define PA_BUSY (1 << 25) 9631099013bSjsg #define DB_BUSY (1 << 26) 9641099013bSjsg #define CP_COHERENCY_BUSY (1 << 28) 9651099013bSjsg #define CP_BUSY (1 << 29) 9661099013bSjsg #define CB_BUSY (1 << 30) 9671099013bSjsg #define GUI_ACTIVE (1 << 31) 9681099013bSjsg #define GRBM_STATUS_SE0 0x8014 9691099013bSjsg #define GRBM_STATUS_SE1 0x8018 9701099013bSjsg #define SE_DB_CLEAN (1 << 1) 9711099013bSjsg #define SE_CB_CLEAN (1 << 2) 9721099013bSjsg #define SE_BCI_BUSY (1 << 22) 9731099013bSjsg #define SE_VGT_BUSY (1 << 23) 9741099013bSjsg #define SE_PA_BUSY (1 << 24) 9751099013bSjsg #define SE_TA_BUSY (1 << 25) 9761099013bSjsg #define SE_SX_BUSY (1 << 26) 9771099013bSjsg #define SE_SPI_BUSY (1 << 27) 9781099013bSjsg #define SE_SC_BUSY (1 << 29) 9791099013bSjsg #define SE_DB_BUSY (1 << 30) 9801099013bSjsg #define SE_CB_BUSY (1 << 31) 9811099013bSjsg 9821099013bSjsg #define GRBM_SOFT_RESET 0x8020 9831099013bSjsg #define SOFT_RESET_CP (1 << 0) 9841099013bSjsg #define SOFT_RESET_CB (1 << 1) 9851099013bSjsg #define SOFT_RESET_RLC (1 << 2) 9861099013bSjsg #define SOFT_RESET_DB (1 << 3) 9871099013bSjsg #define SOFT_RESET_GDS (1 << 4) 9881099013bSjsg #define SOFT_RESET_PA (1 << 5) 9891099013bSjsg #define SOFT_RESET_SC (1 << 6) 9901099013bSjsg #define SOFT_RESET_BCI (1 << 7) 9911099013bSjsg #define SOFT_RESET_SPI (1 << 8) 9921099013bSjsg #define SOFT_RESET_SX (1 << 10) 9931099013bSjsg #define SOFT_RESET_TC (1 << 11) 9941099013bSjsg #define SOFT_RESET_TA (1 << 12) 9951099013bSjsg #define SOFT_RESET_VGT (1 << 14) 9961099013bSjsg #define SOFT_RESET_IA (1 << 15) 9971099013bSjsg 9981099013bSjsg #define GRBM_GFX_INDEX 0x802C 9991099013bSjsg #define INSTANCE_INDEX(x) ((x) << 0) 10001099013bSjsg #define SH_INDEX(x) ((x) << 8) 10011099013bSjsg #define SE_INDEX(x) ((x) << 16) 10021099013bSjsg #define SH_BROADCAST_WRITES (1 << 29) 10031099013bSjsg #define INSTANCE_BROADCAST_WRITES (1 << 30) 10041099013bSjsg #define SE_BROADCAST_WRITES (1 << 31) 10051099013bSjsg 10061099013bSjsg #define GRBM_INT_CNTL 0x8060 10071099013bSjsg # define RDERR_INT_ENABLE (1 << 0) 10081099013bSjsg # define GUI_IDLE_INT_ENABLE (1 << 19) 10091099013bSjsg 10101099013bSjsg #define CP_STRMOUT_CNTL 0x84FC 10111099013bSjsg #define SCRATCH_REG0 0x8500 10121099013bSjsg #define SCRATCH_REG1 0x8504 10131099013bSjsg #define SCRATCH_REG2 0x8508 10141099013bSjsg #define SCRATCH_REG3 0x850C 10151099013bSjsg #define SCRATCH_REG4 0x8510 10161099013bSjsg #define SCRATCH_REG5 0x8514 10171099013bSjsg #define SCRATCH_REG6 0x8518 10181099013bSjsg #define SCRATCH_REG7 0x851C 10191099013bSjsg 10201099013bSjsg #define SCRATCH_UMSK 0x8540 10211099013bSjsg #define SCRATCH_ADDR 0x8544 10221099013bSjsg 10231099013bSjsg #define CP_SEM_WAIT_TIMER 0x85BC 10241099013bSjsg 10251099013bSjsg #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 10261099013bSjsg 10271099013bSjsg #define CP_ME_CNTL 0x86D8 10281099013bSjsg #define CP_CE_HALT (1 << 24) 10291099013bSjsg #define CP_PFP_HALT (1 << 26) 10301099013bSjsg #define CP_ME_HALT (1 << 28) 10311099013bSjsg 10321099013bSjsg #define CP_COHER_CNTL2 0x85E8 10331099013bSjsg 10341099013bSjsg #define CP_RB2_RPTR 0x86f8 10351099013bSjsg #define CP_RB1_RPTR 0x86fc 10361099013bSjsg #define CP_RB0_RPTR 0x8700 10371099013bSjsg #define CP_RB_WPTR_DELAY 0x8704 10381099013bSjsg 10391099013bSjsg #define CP_QUEUE_THRESHOLDS 0x8760 10401099013bSjsg #define ROQ_IB1_START(x) ((x) << 0) 10411099013bSjsg #define ROQ_IB2_START(x) ((x) << 8) 10421099013bSjsg #define CP_MEQ_THRESHOLDS 0x8764 10431099013bSjsg #define MEQ1_START(x) ((x) << 0) 10441099013bSjsg #define MEQ2_START(x) ((x) << 8) 10451099013bSjsg 10461099013bSjsg #define CP_PERFMON_CNTL 0x87FC 10471099013bSjsg 10481099013bSjsg #define VGT_VTX_VECT_EJECT_REG 0x88B0 10491099013bSjsg 10501099013bSjsg #define VGT_CACHE_INVALIDATION 0x88C4 10511099013bSjsg #define CACHE_INVALIDATION(x) ((x) << 0) 10521099013bSjsg #define VC_ONLY 0 10531099013bSjsg #define TC_ONLY 1 10541099013bSjsg #define VC_AND_TC 2 10551099013bSjsg #define AUTO_INVLD_EN(x) ((x) << 6) 10561099013bSjsg #define NO_AUTO 0 10571099013bSjsg #define ES_AUTO 1 10581099013bSjsg #define GS_AUTO 2 10591099013bSjsg #define ES_AND_GS_AUTO 3 10601099013bSjsg #define VGT_ESGS_RING_SIZE 0x88C8 10611099013bSjsg #define VGT_GSVS_RING_SIZE 0x88CC 10621099013bSjsg 10631099013bSjsg #define VGT_GS_VERTEX_REUSE 0x88D4 10641099013bSjsg 10651099013bSjsg #define VGT_PRIMITIVE_TYPE 0x8958 10661099013bSjsg #define VGT_INDEX_TYPE 0x895C 10671099013bSjsg 10681099013bSjsg #define VGT_NUM_INDICES 0x8970 10691099013bSjsg #define VGT_NUM_INSTANCES 0x8974 10701099013bSjsg 10711099013bSjsg #define VGT_TF_RING_SIZE 0x8988 10721099013bSjsg 10731099013bSjsg #define VGT_HS_OFFCHIP_PARAM 0x89B0 10741099013bSjsg 10751099013bSjsg #define VGT_TF_MEMORY_BASE 0x89B8 10761099013bSjsg 10771099013bSjsg #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc 10781099013bSjsg #define INACTIVE_CUS_MASK 0xFFFF0000 10791099013bSjsg #define INACTIVE_CUS_SHIFT 16 10801099013bSjsg #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0 10811099013bSjsg 10821099013bSjsg #define PA_CL_ENHANCE 0x8A14 10831099013bSjsg #define CLIP_VTX_REORDER_ENA (1 << 0) 10841099013bSjsg #define NUM_CLIP_SEQ(x) ((x) << 1) 10851099013bSjsg 10861099013bSjsg #define PA_SU_LINE_STIPPLE_VALUE 0x8A60 10871099013bSjsg 10881099013bSjsg #define PA_SC_LINE_STIPPLE_STATE 0x8B10 10891099013bSjsg 10901099013bSjsg #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 10911099013bSjsg #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 10921099013bSjsg #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 10931099013bSjsg 10941099013bSjsg #define PA_SC_FIFO_SIZE 0x8BCC 10951099013bSjsg #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 10961099013bSjsg #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 10971099013bSjsg #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 10981099013bSjsg #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 10991099013bSjsg 11001099013bSjsg #define PA_SC_ENHANCE 0x8BF0 11011099013bSjsg 11021099013bSjsg #define SQ_CONFIG 0x8C00 11031099013bSjsg 11041099013bSjsg #define SQC_CACHES 0x8C08 11051099013bSjsg 11067ccd5a2cSjsg #define SQ_POWER_THROTTLE 0x8e58 11077ccd5a2cSjsg #define MIN_POWER(x) ((x) << 0) 11087ccd5a2cSjsg #define MIN_POWER_MASK (0x3fff << 0) 11097ccd5a2cSjsg #define MIN_POWER_SHIFT 0 11107ccd5a2cSjsg #define MAX_POWER(x) ((x) << 16) 11117ccd5a2cSjsg #define MAX_POWER_MASK (0x3fff << 16) 11127ccd5a2cSjsg #define MAX_POWER_SHIFT 0 11137ccd5a2cSjsg #define SQ_POWER_THROTTLE2 0x8e5c 11147ccd5a2cSjsg #define MAX_POWER_DELTA(x) ((x) << 0) 11157ccd5a2cSjsg #define MAX_POWER_DELTA_MASK (0x3fff << 0) 11167ccd5a2cSjsg #define MAX_POWER_DELTA_SHIFT 0 11177ccd5a2cSjsg #define STI_SIZE(x) ((x) << 16) 11187ccd5a2cSjsg #define STI_SIZE_MASK (0x3ff << 16) 11197ccd5a2cSjsg #define STI_SIZE_SHIFT 16 11207ccd5a2cSjsg #define LTI_RATIO(x) ((x) << 27) 11217ccd5a2cSjsg #define LTI_RATIO_MASK (0xf << 27) 11227ccd5a2cSjsg #define LTI_RATIO_SHIFT 27 11237ccd5a2cSjsg 11241099013bSjsg #define SX_DEBUG_1 0x9060 11251099013bSjsg 11261099013bSjsg #define SPI_STATIC_THREAD_MGMT_1 0x90E0 11271099013bSjsg #define SPI_STATIC_THREAD_MGMT_2 0x90E4 11281099013bSjsg #define SPI_STATIC_THREAD_MGMT_3 0x90E8 11291099013bSjsg #define SPI_PS_MAX_WAVE_ID 0x90EC 11301099013bSjsg 11311099013bSjsg #define SPI_CONFIG_CNTL 0x9100 11321099013bSjsg 11331099013bSjsg #define SPI_CONFIG_CNTL_1 0x913C 11341099013bSjsg #define VTX_DONE_DELAY(x) ((x) << 0) 11351099013bSjsg #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 11361099013bSjsg 11371099013bSjsg #define CGTS_TCC_DISABLE 0x9148 11381099013bSjsg #define CGTS_USER_TCC_DISABLE 0x914C 11391099013bSjsg #define TCC_DISABLE_MASK 0xFFFF0000 11401099013bSjsg #define TCC_DISABLE_SHIFT 16 11417ccd5a2cSjsg #define CGTS_SM_CTRL_REG 0x9150 11427ccd5a2cSjsg #define OVERRIDE (1 << 21) 11437ccd5a2cSjsg #define LS_OVERRIDE (1 << 22) 11447ccd5a2cSjsg 11457ccd5a2cSjsg #define SPI_LB_CU_MASK 0x9354 11461099013bSjsg 11471099013bSjsg #define TA_CNTL_AUX 0x9508 1148*7f4dd379Sjsg #define TA_CS_BC_BASE_ADDR 0x950C 11491099013bSjsg 11501099013bSjsg #define CC_RB_BACKEND_DISABLE 0x98F4 11511099013bSjsg #define BACKEND_DISABLE(x) ((x) << 16) 11521099013bSjsg #define GB_ADDR_CONFIG 0x98F8 11531099013bSjsg #define NUM_PIPES(x) ((x) << 0) 11541099013bSjsg #define NUM_PIPES_MASK 0x00000007 11551099013bSjsg #define NUM_PIPES_SHIFT 0 11561099013bSjsg #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 11571099013bSjsg #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 11581099013bSjsg #define PIPE_INTERLEAVE_SIZE_SHIFT 4 11591099013bSjsg #define NUM_SHADER_ENGINES(x) ((x) << 12) 11601099013bSjsg #define NUM_SHADER_ENGINES_MASK 0x00003000 11611099013bSjsg #define NUM_SHADER_ENGINES_SHIFT 12 11621099013bSjsg #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 11631099013bSjsg #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 11641099013bSjsg #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 11651099013bSjsg #define NUM_GPUS(x) ((x) << 20) 11661099013bSjsg #define NUM_GPUS_MASK 0x00700000 11671099013bSjsg #define NUM_GPUS_SHIFT 20 11681099013bSjsg #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 11691099013bSjsg #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 11701099013bSjsg #define MULTI_GPU_TILE_SIZE_SHIFT 24 11711099013bSjsg #define ROW_SIZE(x) ((x) << 28) 11721099013bSjsg #define ROW_SIZE_MASK 0x30000000 11731099013bSjsg #define ROW_SIZE_SHIFT 28 11741099013bSjsg 11751099013bSjsg #define GB_TILE_MODE0 0x9910 11761099013bSjsg # define MICRO_TILE_MODE(x) ((x) << 0) 11771099013bSjsg # define ADDR_SURF_DISPLAY_MICRO_TILING 0 11781099013bSjsg # define ADDR_SURF_THIN_MICRO_TILING 1 11791099013bSjsg # define ADDR_SURF_DEPTH_MICRO_TILING 2 11801099013bSjsg # define ARRAY_MODE(x) ((x) << 2) 11811099013bSjsg # define ARRAY_LINEAR_GENERAL 0 11821099013bSjsg # define ARRAY_LINEAR_ALIGNED 1 11831099013bSjsg # define ARRAY_1D_TILED_THIN1 2 11841099013bSjsg # define ARRAY_2D_TILED_THIN1 4 11851099013bSjsg # define PIPE_CONFIG(x) ((x) << 6) 11861099013bSjsg # define ADDR_SURF_P2 0 11871099013bSjsg # define ADDR_SURF_P4_8x16 4 11881099013bSjsg # define ADDR_SURF_P4_16x16 5 11891099013bSjsg # define ADDR_SURF_P4_16x32 6 11901099013bSjsg # define ADDR_SURF_P4_32x32 7 11911099013bSjsg # define ADDR_SURF_P8_16x16_8x16 8 11921099013bSjsg # define ADDR_SURF_P8_16x32_8x16 9 11931099013bSjsg # define ADDR_SURF_P8_32x32_8x16 10 11941099013bSjsg # define ADDR_SURF_P8_16x32_16x16 11 11951099013bSjsg # define ADDR_SURF_P8_32x32_16x16 12 11961099013bSjsg # define ADDR_SURF_P8_32x32_16x32 13 11971099013bSjsg # define ADDR_SURF_P8_32x64_32x32 14 11981099013bSjsg # define TILE_SPLIT(x) ((x) << 11) 11991099013bSjsg # define ADDR_SURF_TILE_SPLIT_64B 0 12001099013bSjsg # define ADDR_SURF_TILE_SPLIT_128B 1 12011099013bSjsg # define ADDR_SURF_TILE_SPLIT_256B 2 12021099013bSjsg # define ADDR_SURF_TILE_SPLIT_512B 3 12031099013bSjsg # define ADDR_SURF_TILE_SPLIT_1KB 4 12041099013bSjsg # define ADDR_SURF_TILE_SPLIT_2KB 5 12051099013bSjsg # define ADDR_SURF_TILE_SPLIT_4KB 6 12061099013bSjsg # define BANK_WIDTH(x) ((x) << 14) 12071099013bSjsg # define ADDR_SURF_BANK_WIDTH_1 0 12081099013bSjsg # define ADDR_SURF_BANK_WIDTH_2 1 12091099013bSjsg # define ADDR_SURF_BANK_WIDTH_4 2 12101099013bSjsg # define ADDR_SURF_BANK_WIDTH_8 3 12111099013bSjsg # define BANK_HEIGHT(x) ((x) << 16) 12121099013bSjsg # define ADDR_SURF_BANK_HEIGHT_1 0 12131099013bSjsg # define ADDR_SURF_BANK_HEIGHT_2 1 12141099013bSjsg # define ADDR_SURF_BANK_HEIGHT_4 2 12151099013bSjsg # define ADDR_SURF_BANK_HEIGHT_8 3 12161099013bSjsg # define MACRO_TILE_ASPECT(x) ((x) << 18) 12171099013bSjsg # define ADDR_SURF_MACRO_ASPECT_1 0 12181099013bSjsg # define ADDR_SURF_MACRO_ASPECT_2 1 12191099013bSjsg # define ADDR_SURF_MACRO_ASPECT_4 2 12201099013bSjsg # define ADDR_SURF_MACRO_ASPECT_8 3 12211099013bSjsg # define NUM_BANKS(x) ((x) << 20) 12221099013bSjsg # define ADDR_SURF_2_BANK 0 12231099013bSjsg # define ADDR_SURF_4_BANK 1 12241099013bSjsg # define ADDR_SURF_8_BANK 2 12251099013bSjsg # define ADDR_SURF_16_BANK 3 12261099013bSjsg 12271099013bSjsg #define CB_PERFCOUNTER0_SELECT0 0x9a20 12281099013bSjsg #define CB_PERFCOUNTER0_SELECT1 0x9a24 12291099013bSjsg #define CB_PERFCOUNTER1_SELECT0 0x9a28 12301099013bSjsg #define CB_PERFCOUNTER1_SELECT1 0x9a2c 12311099013bSjsg #define CB_PERFCOUNTER2_SELECT0 0x9a30 12321099013bSjsg #define CB_PERFCOUNTER2_SELECT1 0x9a34 12331099013bSjsg #define CB_PERFCOUNTER3_SELECT0 0x9a38 12341099013bSjsg #define CB_PERFCOUNTER3_SELECT1 0x9a3c 12351099013bSjsg 12367ccd5a2cSjsg #define CB_CGTT_SCLK_CTRL 0x9a60 12377ccd5a2cSjsg 12381099013bSjsg #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 12391099013bSjsg #define BACKEND_DISABLE_MASK 0x00FF0000 12401099013bSjsg #define BACKEND_DISABLE_SHIFT 16 12411099013bSjsg 12421099013bSjsg #define TCP_CHAN_STEER_LO 0xac0c 12431099013bSjsg #define TCP_CHAN_STEER_HI 0xac10 12441099013bSjsg 12451099013bSjsg #define CP_RB0_BASE 0xC100 12461099013bSjsg #define CP_RB0_CNTL 0xC104 12471099013bSjsg #define RB_BUFSZ(x) ((x) << 0) 12481099013bSjsg #define RB_BLKSZ(x) ((x) << 8) 12491099013bSjsg #define BUF_SWAP_32BIT (2 << 16) 12501099013bSjsg #define RB_NO_UPDATE (1 << 27) 12511099013bSjsg #define RB_RPTR_WR_ENA (1 << 31) 12521099013bSjsg 12531099013bSjsg #define CP_RB0_RPTR_ADDR 0xC10C 12541099013bSjsg #define CP_RB0_RPTR_ADDR_HI 0xC110 12551099013bSjsg #define CP_RB0_WPTR 0xC114 12561099013bSjsg 12571099013bSjsg #define CP_PFP_UCODE_ADDR 0xC150 12581099013bSjsg #define CP_PFP_UCODE_DATA 0xC154 12591099013bSjsg #define CP_ME_RAM_RADDR 0xC158 12601099013bSjsg #define CP_ME_RAM_WADDR 0xC15C 12611099013bSjsg #define CP_ME_RAM_DATA 0xC160 12621099013bSjsg 12631099013bSjsg #define CP_CE_UCODE_ADDR 0xC168 12641099013bSjsg #define CP_CE_UCODE_DATA 0xC16C 12651099013bSjsg 12661099013bSjsg #define CP_RB1_BASE 0xC180 12671099013bSjsg #define CP_RB1_CNTL 0xC184 12681099013bSjsg #define CP_RB1_RPTR_ADDR 0xC188 12691099013bSjsg #define CP_RB1_RPTR_ADDR_HI 0xC18C 12701099013bSjsg #define CP_RB1_WPTR 0xC190 12711099013bSjsg #define CP_RB2_BASE 0xC194 12721099013bSjsg #define CP_RB2_CNTL 0xC198 12731099013bSjsg #define CP_RB2_RPTR_ADDR 0xC19C 12741099013bSjsg #define CP_RB2_RPTR_ADDR_HI 0xC1A0 12751099013bSjsg #define CP_RB2_WPTR 0xC1A4 12761099013bSjsg #define CP_INT_CNTL_RING0 0xC1A8 12771099013bSjsg #define CP_INT_CNTL_RING1 0xC1AC 12781099013bSjsg #define CP_INT_CNTL_RING2 0xC1B0 12791099013bSjsg # define CNTX_BUSY_INT_ENABLE (1 << 19) 12801099013bSjsg # define CNTX_EMPTY_INT_ENABLE (1 << 20) 12811099013bSjsg # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 12821099013bSjsg # define TIME_STAMP_INT_ENABLE (1 << 26) 12831099013bSjsg # define CP_RINGID2_INT_ENABLE (1 << 29) 12841099013bSjsg # define CP_RINGID1_INT_ENABLE (1 << 30) 12851099013bSjsg # define CP_RINGID0_INT_ENABLE (1 << 31) 12861099013bSjsg #define CP_INT_STATUS_RING0 0xC1B4 12871099013bSjsg #define CP_INT_STATUS_RING1 0xC1B8 12881099013bSjsg #define CP_INT_STATUS_RING2 0xC1BC 12891099013bSjsg # define WAIT_MEM_SEM_INT_STAT (1 << 21) 12901099013bSjsg # define TIME_STAMP_INT_STAT (1 << 26) 12911099013bSjsg # define CP_RINGID2_INT_STAT (1 << 29) 12921099013bSjsg # define CP_RINGID1_INT_STAT (1 << 30) 12931099013bSjsg # define CP_RINGID0_INT_STAT (1 << 31) 12941099013bSjsg 12957ccd5a2cSjsg #define CP_MEM_SLP_CNTL 0xC1E4 12967ccd5a2cSjsg # define CP_MEM_LS_EN (1 << 0) 12977ccd5a2cSjsg 12981099013bSjsg #define CP_DEBUG 0xC1FC 12991099013bSjsg 13001099013bSjsg #define RLC_CNTL 0xC300 13011099013bSjsg # define RLC_ENABLE (1 << 0) 13021099013bSjsg #define RLC_RL_BASE 0xC304 13031099013bSjsg #define RLC_RL_SIZE 0xC308 13041099013bSjsg #define RLC_LB_CNTL 0xC30C 13057ccd5a2cSjsg # define LOAD_BALANCE_ENABLE (1 << 0) 13061099013bSjsg #define RLC_SAVE_AND_RESTORE_BASE 0xC310 13071099013bSjsg #define RLC_LB_CNTR_MAX 0xC314 13081099013bSjsg #define RLC_LB_CNTR_INIT 0xC318 13091099013bSjsg 13101099013bSjsg #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320 13111099013bSjsg 13121099013bSjsg #define RLC_UCODE_ADDR 0xC32C 13131099013bSjsg #define RLC_UCODE_DATA 0xC330 13141099013bSjsg 13151099013bSjsg #define RLC_GPU_CLOCK_COUNT_LSB 0xC338 13161099013bSjsg #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C 13171099013bSjsg #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340 13181099013bSjsg #define RLC_MC_CNTL 0xC344 13191099013bSjsg #define RLC_UCODE_CNTL 0xC348 13207ccd5a2cSjsg #define RLC_STAT 0xC34C 13217ccd5a2cSjsg # define RLC_BUSY_STATUS (1 << 0) 13227ccd5a2cSjsg # define GFX_POWER_STATUS (1 << 1) 13237ccd5a2cSjsg # define GFX_CLOCK_STATUS (1 << 2) 13247ccd5a2cSjsg # define GFX_LS_STATUS (1 << 3) 13257ccd5a2cSjsg 13267ccd5a2cSjsg #define RLC_PG_CNTL 0xC35C 13277ccd5a2cSjsg # define GFX_PG_ENABLE (1 << 0) 13287ccd5a2cSjsg # define GFX_PG_SRC (1 << 1) 13297ccd5a2cSjsg 13307ccd5a2cSjsg #define RLC_CGTT_MGCG_OVERRIDE 0xC400 13317ccd5a2cSjsg #define RLC_CGCG_CGLS_CTRL 0xC404 13327ccd5a2cSjsg # define CGCG_EN (1 << 0) 13337ccd5a2cSjsg # define CGLS_EN (1 << 1) 13347ccd5a2cSjsg 13357ccd5a2cSjsg #define RLC_TTOP_D 0xC414 13367ccd5a2cSjsg # define RLC_PUD(x) ((x) << 0) 13377ccd5a2cSjsg # define RLC_PUD_MASK (0xff << 0) 13387ccd5a2cSjsg # define RLC_PDD(x) ((x) << 8) 13397ccd5a2cSjsg # define RLC_PDD_MASK (0xff << 8) 13407ccd5a2cSjsg # define RLC_TTPD(x) ((x) << 16) 13417ccd5a2cSjsg # define RLC_TTPD_MASK (0xff << 16) 13427ccd5a2cSjsg # define RLC_MSD(x) ((x) << 24) 13437ccd5a2cSjsg # define RLC_MSD_MASK (0xff << 24) 13447ccd5a2cSjsg 13457ccd5a2cSjsg #define RLC_LB_INIT_CU_MASK 0xC41C 13467ccd5a2cSjsg 13477ccd5a2cSjsg #define RLC_PG_AO_CU_MASK 0xC42C 13487ccd5a2cSjsg #define RLC_MAX_PG_CU 0xC430 13497ccd5a2cSjsg # define MAX_PU_CU(x) ((x) << 0) 13507ccd5a2cSjsg # define MAX_PU_CU_MASK (0xff << 0) 13517ccd5a2cSjsg #define RLC_AUTO_PG_CTRL 0xC434 13527ccd5a2cSjsg # define AUTO_PG_EN (1 << 0) 13537ccd5a2cSjsg # define GRBM_REG_SGIT(x) ((x) << 3) 13547ccd5a2cSjsg # define GRBM_REG_SGIT_MASK (0xffff << 3) 13557ccd5a2cSjsg # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19) 13567ccd5a2cSjsg # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19) 13577ccd5a2cSjsg 13587ccd5a2cSjsg #define RLC_SERDES_WR_MASTER_MASK_0 0xC454 13597ccd5a2cSjsg #define RLC_SERDES_WR_MASTER_MASK_1 0xC458 13607ccd5a2cSjsg #define RLC_SERDES_WR_CTRL 0xC45C 13617ccd5a2cSjsg 13627ccd5a2cSjsg #define RLC_SERDES_MASTER_BUSY_0 0xC464 13637ccd5a2cSjsg #define RLC_SERDES_MASTER_BUSY_1 0xC468 13647ccd5a2cSjsg 13657ccd5a2cSjsg #define RLC_GCPM_GENERAL_3 0xC478 13667ccd5a2cSjsg 13677ccd5a2cSjsg #define DB_RENDER_CONTROL 0x28000 13687ccd5a2cSjsg 13697ccd5a2cSjsg #define DB_DEPTH_INFO 0x2803c 13701099013bSjsg 13711099013bSjsg #define PA_SC_RASTER_CONFIG 0x28350 13721099013bSjsg # define RASTER_CONFIG_RB_MAP_0 0 13731099013bSjsg # define RASTER_CONFIG_RB_MAP_1 1 13741099013bSjsg # define RASTER_CONFIG_RB_MAP_2 2 13751099013bSjsg # define RASTER_CONFIG_RB_MAP_3 3 13761099013bSjsg 13771099013bSjsg #define VGT_EVENT_INITIATOR 0x28a90 13781099013bSjsg # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 13791099013bSjsg # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 13801099013bSjsg # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 13811099013bSjsg # define CACHE_FLUSH_TS (4 << 0) 13821099013bSjsg # define CACHE_FLUSH (6 << 0) 13831099013bSjsg # define CS_PARTIAL_FLUSH (7 << 0) 13841099013bSjsg # define VGT_STREAMOUT_RESET (10 << 0) 13851099013bSjsg # define END_OF_PIPE_INCR_DE (11 << 0) 13861099013bSjsg # define END_OF_PIPE_IB_END (12 << 0) 13871099013bSjsg # define RST_PIX_CNT (13 << 0) 13881099013bSjsg # define VS_PARTIAL_FLUSH (15 << 0) 13891099013bSjsg # define PS_PARTIAL_FLUSH (16 << 0) 13901099013bSjsg # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 13911099013bSjsg # define ZPASS_DONE (21 << 0) 13921099013bSjsg # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 13931099013bSjsg # define PERFCOUNTER_START (23 << 0) 13941099013bSjsg # define PERFCOUNTER_STOP (24 << 0) 13951099013bSjsg # define PIPELINESTAT_START (25 << 0) 13961099013bSjsg # define PIPELINESTAT_STOP (26 << 0) 13971099013bSjsg # define PERFCOUNTER_SAMPLE (27 << 0) 13981099013bSjsg # define SAMPLE_PIPELINESTAT (30 << 0) 13991099013bSjsg # define SAMPLE_STREAMOUTSTATS (32 << 0) 14001099013bSjsg # define RESET_VTX_CNT (33 << 0) 14011099013bSjsg # define VGT_FLUSH (36 << 0) 14021099013bSjsg # define BOTTOM_OF_PIPE_TS (40 << 0) 14031099013bSjsg # define DB_CACHE_FLUSH_AND_INV (42 << 0) 14041099013bSjsg # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 14051099013bSjsg # define FLUSH_AND_INV_DB_META (44 << 0) 14061099013bSjsg # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 14071099013bSjsg # define FLUSH_AND_INV_CB_META (46 << 0) 14081099013bSjsg # define CS_DONE (47 << 0) 14091099013bSjsg # define PS_DONE (48 << 0) 14101099013bSjsg # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 14111099013bSjsg # define THREAD_TRACE_START (51 << 0) 14121099013bSjsg # define THREAD_TRACE_STOP (52 << 0) 14131099013bSjsg # define THREAD_TRACE_FLUSH (54 << 0) 14141099013bSjsg # define THREAD_TRACE_FINISH (55 << 0) 14151099013bSjsg 14167ccd5a2cSjsg /* PIF PHY0 registers idx/data 0x8/0xc */ 14177ccd5a2cSjsg #define PB0_PIF_CNTL 0x10 14187ccd5a2cSjsg # define LS2_EXIT_TIME(x) ((x) << 17) 14197ccd5a2cSjsg # define LS2_EXIT_TIME_MASK (0x7 << 17) 14207ccd5a2cSjsg # define LS2_EXIT_TIME_SHIFT 17 14217ccd5a2cSjsg #define PB0_PIF_PAIRING 0x11 14227ccd5a2cSjsg # define MULTI_PIF (1 << 25) 14237ccd5a2cSjsg #define PB0_PIF_PWRDOWN_0 0x12 14247ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 14257ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 14267ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 14277ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 14287ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 14297ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 14307ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 14317ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 14327ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0_SHIFT 24 14337ccd5a2cSjsg #define PB0_PIF_PWRDOWN_1 0x13 14347ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 14357ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 14367ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 14377ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 14387ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 14397ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 14407ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 14417ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 14427ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1_SHIFT 24 14437ccd5a2cSjsg 14447ccd5a2cSjsg #define PB0_PIF_PWRDOWN_2 0x17 14457ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7) 14467ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7) 14477ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7 14487ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10) 14497ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10) 14507ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10 14517ccd5a2cSjsg # define PLL_RAMP_UP_TIME_2(x) ((x) << 24) 14527ccd5a2cSjsg # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24) 14537ccd5a2cSjsg # define PLL_RAMP_UP_TIME_2_SHIFT 24 14547ccd5a2cSjsg #define PB0_PIF_PWRDOWN_3 0x18 14557ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7) 14567ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7) 14577ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7 14587ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10) 14597ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10) 14607ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10 14617ccd5a2cSjsg # define PLL_RAMP_UP_TIME_3(x) ((x) << 24) 14627ccd5a2cSjsg # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24) 14637ccd5a2cSjsg # define PLL_RAMP_UP_TIME_3_SHIFT 24 14647ccd5a2cSjsg /* PIF PHY1 registers idx/data 0x10/0x14 */ 14657ccd5a2cSjsg #define PB1_PIF_CNTL 0x10 14667ccd5a2cSjsg #define PB1_PIF_PAIRING 0x11 14677ccd5a2cSjsg #define PB1_PIF_PWRDOWN_0 0x12 14687ccd5a2cSjsg #define PB1_PIF_PWRDOWN_1 0x13 14697ccd5a2cSjsg 14707ccd5a2cSjsg #define PB1_PIF_PWRDOWN_2 0x17 14717ccd5a2cSjsg #define PB1_PIF_PWRDOWN_3 0x18 14727ccd5a2cSjsg /* PCIE registers idx/data 0x30/0x34 */ 14737ccd5a2cSjsg #define PCIE_CNTL2 0x1c /* PCIE */ 14747ccd5a2cSjsg # define SLV_MEM_LS_EN (1 << 16) 14757ccd5a2cSjsg # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 14767ccd5a2cSjsg # define MST_MEM_LS_EN (1 << 18) 14777ccd5a2cSjsg # define REPLAY_MEM_LS_EN (1 << 19) 14787ccd5a2cSjsg #define PCIE_LC_STATUS1 0x28 /* PCIE */ 14797ccd5a2cSjsg # define LC_REVERSE_RCVR (1 << 0) 14807ccd5a2cSjsg # define LC_REVERSE_XMIT (1 << 1) 14817ccd5a2cSjsg # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 14827ccd5a2cSjsg # define LC_OPERATING_LINK_WIDTH_SHIFT 2 14837ccd5a2cSjsg # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 14847ccd5a2cSjsg # define LC_DETECTED_LINK_WIDTH_SHIFT 5 14857ccd5a2cSjsg 14867ccd5a2cSjsg #define PCIE_P_CNTL 0x40 /* PCIE */ 14877ccd5a2cSjsg # define P_IGNORE_EDB_ERR (1 << 6) 14887ccd5a2cSjsg 14897ccd5a2cSjsg /* PCIE PORT registers idx/data 0x38/0x3c */ 14907ccd5a2cSjsg #define PCIE_LC_CNTL 0xa0 14917ccd5a2cSjsg # define LC_L0S_INACTIVITY(x) ((x) << 8) 14927ccd5a2cSjsg # define LC_L0S_INACTIVITY_MASK (0xf << 8) 14937ccd5a2cSjsg # define LC_L0S_INACTIVITY_SHIFT 8 14947ccd5a2cSjsg # define LC_L1_INACTIVITY(x) ((x) << 12) 14957ccd5a2cSjsg # define LC_L1_INACTIVITY_MASK (0xf << 12) 14967ccd5a2cSjsg # define LC_L1_INACTIVITY_SHIFT 12 14977ccd5a2cSjsg # define LC_PMI_TO_L1_DIS (1 << 16) 14987ccd5a2cSjsg # define LC_ASPM_TO_L1_DIS (1 << 24) 14997ccd5a2cSjsg #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 15007ccd5a2cSjsg # define LC_LINK_WIDTH_SHIFT 0 15017ccd5a2cSjsg # define LC_LINK_WIDTH_MASK 0x7 15027ccd5a2cSjsg # define LC_LINK_WIDTH_X0 0 15037ccd5a2cSjsg # define LC_LINK_WIDTH_X1 1 15047ccd5a2cSjsg # define LC_LINK_WIDTH_X2 2 15057ccd5a2cSjsg # define LC_LINK_WIDTH_X4 3 15067ccd5a2cSjsg # define LC_LINK_WIDTH_X8 4 15077ccd5a2cSjsg # define LC_LINK_WIDTH_X16 6 15087ccd5a2cSjsg # define LC_LINK_WIDTH_RD_SHIFT 4 15097ccd5a2cSjsg # define LC_LINK_WIDTH_RD_MASK 0x70 15107ccd5a2cSjsg # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 15117ccd5a2cSjsg # define LC_RECONFIG_NOW (1 << 8) 15127ccd5a2cSjsg # define LC_RENEGOTIATION_SUPPORT (1 << 9) 15137ccd5a2cSjsg # define LC_RENEGOTIATE_EN (1 << 10) 15147ccd5a2cSjsg # define LC_SHORT_RECONFIG_EN (1 << 11) 15157ccd5a2cSjsg # define LC_UPCONFIGURE_SUPPORT (1 << 12) 15167ccd5a2cSjsg # define LC_UPCONFIGURE_DIS (1 << 13) 15177ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 15187ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 15197ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE_SHIFT 21 15207ccd5a2cSjsg #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */ 15217ccd5a2cSjsg # define LC_XMIT_N_FTS(x) ((x) << 0) 15227ccd5a2cSjsg # define LC_XMIT_N_FTS_MASK (0xff << 0) 15237ccd5a2cSjsg # define LC_XMIT_N_FTS_SHIFT 0 15247ccd5a2cSjsg # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 15257ccd5a2cSjsg # define LC_N_FTS_MASK (0xff << 24) 15267ccd5a2cSjsg #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 15277ccd5a2cSjsg # define LC_GEN2_EN_STRAP (1 << 0) 15287ccd5a2cSjsg # define LC_GEN3_EN_STRAP (1 << 1) 15297ccd5a2cSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 15307ccd5a2cSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 15317ccd5a2cSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 15327ccd5a2cSjsg # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 15337ccd5a2cSjsg # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 15347ccd5a2cSjsg # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 15357ccd5a2cSjsg # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 15367ccd5a2cSjsg # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 15377ccd5a2cSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 15387ccd5a2cSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 15397ccd5a2cSjsg # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 15407ccd5a2cSjsg # define LC_CURRENT_DATA_RATE_SHIFT 13 15417ccd5a2cSjsg # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 15427ccd5a2cSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 15437ccd5a2cSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 15447ccd5a2cSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 15457ccd5a2cSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 15467ccd5a2cSjsg 15477ccd5a2cSjsg #define PCIE_LC_CNTL2 0xb1 15487ccd5a2cSjsg # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 15497ccd5a2cSjsg # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 15507ccd5a2cSjsg 15517ccd5a2cSjsg #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */ 15527ccd5a2cSjsg # define LC_GO_TO_RECOVERY (1 << 30) 15537ccd5a2cSjsg #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */ 15547ccd5a2cSjsg # define LC_REDO_EQ (1 << 5) 15557ccd5a2cSjsg # define LC_SET_QUIESCE (1 << 13) 15567ccd5a2cSjsg 15577ccd5a2cSjsg /* 15587ccd5a2cSjsg * UVD 15597ccd5a2cSjsg */ 15607ccd5a2cSjsg #define UVD_UDEC_ADDR_CONFIG 0xEF4C 15617ccd5a2cSjsg #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50 15627ccd5a2cSjsg #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54 1563*7f4dd379Sjsg #define UVD_NO_OP 0xEFFC 15647ccd5a2cSjsg #define UVD_RBC_RB_RPTR 0xF690 15657ccd5a2cSjsg #define UVD_RBC_RB_WPTR 0xF694 15667ccd5a2cSjsg #define UVD_STATUS 0xf6bc 15677ccd5a2cSjsg 15687ccd5a2cSjsg #define UVD_CGC_CTRL 0xF4B0 15697ccd5a2cSjsg # define DCM (1 << 0) 15707ccd5a2cSjsg # define CG_DT(x) ((x) << 2) 15717ccd5a2cSjsg # define CG_DT_MASK (0xf << 2) 15727ccd5a2cSjsg # define CLK_OD(x) ((x) << 6) 15737ccd5a2cSjsg # define CLK_OD_MASK (0x1f << 6) 15747ccd5a2cSjsg 15757ccd5a2cSjsg /* UVD CTX indirect */ 15767ccd5a2cSjsg #define UVD_CGC_MEM_CTRL 0xC0 15777ccd5a2cSjsg #define UVD_CGC_CTRL2 0xC1 15787ccd5a2cSjsg # define DYN_OR_EN (1 << 0) 15797ccd5a2cSjsg # define DYN_RR_EN (1 << 1) 15807ccd5a2cSjsg # define G_DIV_ID(x) ((x) << 2) 15817ccd5a2cSjsg # define G_DIV_ID_MASK (0x7 << 2) 15827ccd5a2cSjsg 15831099013bSjsg /* 15841099013bSjsg * PM4 15851099013bSjsg */ 15867ccd5a2cSjsg #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 15871099013bSjsg (((reg) >> 2) & 0xFFFF) | \ 15881099013bSjsg ((n) & 0x3FFF) << 16) 15891099013bSjsg #define CP_PACKET2 0x80000000 15901099013bSjsg #define PACKET2_PAD_SHIFT 0 15911099013bSjsg #define PACKET2_PAD_MASK (0x3fffffff << 0) 15921099013bSjsg 15931099013bSjsg #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 15941099013bSjsg 15957ccd5a2cSjsg #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 15961099013bSjsg (((op) & 0xFF) << 8) | \ 15971099013bSjsg ((n) & 0x3FFF) << 16) 15981099013bSjsg 15991099013bSjsg #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 16001099013bSjsg 16011099013bSjsg /* Packet 3 types */ 16021099013bSjsg #define PACKET3_NOP 0x10 16031099013bSjsg #define PACKET3_SET_BASE 0x11 16041099013bSjsg #define PACKET3_BASE_INDEX(x) ((x) << 0) 16051099013bSjsg #define GDS_PARTITION_BASE 2 16061099013bSjsg #define CE_PARTITION_BASE 3 16071099013bSjsg #define PACKET3_CLEAR_STATE 0x12 16081099013bSjsg #define PACKET3_INDEX_BUFFER_SIZE 0x13 16091099013bSjsg #define PACKET3_DISPATCH_DIRECT 0x15 16101099013bSjsg #define PACKET3_DISPATCH_INDIRECT 0x16 16111099013bSjsg #define PACKET3_ALLOC_GDS 0x1B 16121099013bSjsg #define PACKET3_WRITE_GDS_RAM 0x1C 16131099013bSjsg #define PACKET3_ATOMIC_GDS 0x1D 16141099013bSjsg #define PACKET3_ATOMIC 0x1E 16151099013bSjsg #define PACKET3_OCCLUSION_QUERY 0x1F 16161099013bSjsg #define PACKET3_SET_PREDICATION 0x20 16171099013bSjsg #define PACKET3_REG_RMW 0x21 16181099013bSjsg #define PACKET3_COND_EXEC 0x22 16191099013bSjsg #define PACKET3_PRED_EXEC 0x23 16201099013bSjsg #define PACKET3_DRAW_INDIRECT 0x24 16211099013bSjsg #define PACKET3_DRAW_INDEX_INDIRECT 0x25 16221099013bSjsg #define PACKET3_INDEX_BASE 0x26 16231099013bSjsg #define PACKET3_DRAW_INDEX_2 0x27 16241099013bSjsg #define PACKET3_CONTEXT_CONTROL 0x28 16251099013bSjsg #define PACKET3_INDEX_TYPE 0x2A 16261099013bSjsg #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 16271099013bSjsg #define PACKET3_DRAW_INDEX_AUTO 0x2D 16281099013bSjsg #define PACKET3_DRAW_INDEX_IMMD 0x2E 16291099013bSjsg #define PACKET3_NUM_INSTANCES 0x2F 16301099013bSjsg #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 16311099013bSjsg #define PACKET3_INDIRECT_BUFFER_CONST 0x31 16321099013bSjsg #define PACKET3_INDIRECT_BUFFER 0x32 16331099013bSjsg #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 16341099013bSjsg #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 16351099013bSjsg #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 16361099013bSjsg #define PACKET3_WRITE_DATA 0x37 16371099013bSjsg #define WRITE_DATA_DST_SEL(x) ((x) << 8) 16381099013bSjsg /* 0 - register 16391099013bSjsg * 1 - memory (sync - via GRBM) 16401099013bSjsg * 2 - tc/l2 16411099013bSjsg * 3 - gds 16421099013bSjsg * 4 - reserved 16431099013bSjsg * 5 - memory (async - direct) 16441099013bSjsg */ 16451099013bSjsg #define WR_ONE_ADDR (1 << 16) 16461099013bSjsg #define WR_CONFIRM (1 << 20) 16471099013bSjsg #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 16481099013bSjsg /* 0 - me 16491099013bSjsg * 1 - pfp 16501099013bSjsg * 2 - ce 16511099013bSjsg */ 16521099013bSjsg #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 16531099013bSjsg #define PACKET3_MEM_SEMAPHORE 0x39 16541099013bSjsg #define PACKET3_MPEG_INDEX 0x3A 16551099013bSjsg #define PACKET3_COPY_DW 0x3B 16561099013bSjsg #define PACKET3_WAIT_REG_MEM 0x3C 16577ccd5a2cSjsg #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 16587ccd5a2cSjsg /* 0 - always 16597ccd5a2cSjsg * 1 - < 16607ccd5a2cSjsg * 2 - <= 16617ccd5a2cSjsg * 3 - == 16627ccd5a2cSjsg * 4 - != 16637ccd5a2cSjsg * 5 - >= 16647ccd5a2cSjsg * 6 - > 16657ccd5a2cSjsg */ 16667ccd5a2cSjsg #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 16677ccd5a2cSjsg /* 0 - reg 16687ccd5a2cSjsg * 1 - mem 16697ccd5a2cSjsg */ 16707ccd5a2cSjsg #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 16717ccd5a2cSjsg /* 0 - me 16727ccd5a2cSjsg * 1 - pfp 16737ccd5a2cSjsg */ 16741099013bSjsg #define PACKET3_MEM_WRITE 0x3D 16751099013bSjsg #define PACKET3_COPY_DATA 0x40 16761099013bSjsg #define PACKET3_CP_DMA 0x41 16771099013bSjsg /* 1. header 16781099013bSjsg * 2. SRC_ADDR_LO or DATA [31:0] 16791099013bSjsg * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 16801099013bSjsg * SRC_ADDR_HI [7:0] 16811099013bSjsg * 4. DST_ADDR_LO [31:0] 16821099013bSjsg * 5. DST_ADDR_HI [7:0] 16831099013bSjsg * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 16841099013bSjsg */ 16851099013bSjsg # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1686b50a3f1fSjsg /* 0 - DST_ADDR 16871099013bSjsg * 1 - GDS 16881099013bSjsg */ 16891099013bSjsg # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 16901099013bSjsg /* 0 - ME 16911099013bSjsg * 1 - PFP 16921099013bSjsg */ 16931099013bSjsg # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 16941099013bSjsg /* 0 - SRC_ADDR 16951099013bSjsg * 1 - GDS 16961099013bSjsg * 2 - DATA 16971099013bSjsg */ 16981099013bSjsg # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 16991099013bSjsg /* COMMAND */ 17001099013bSjsg # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1701b50a3f1fSjsg # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 17021099013bSjsg /* 0 - none 17031099013bSjsg * 1 - 8 in 16 17041099013bSjsg * 2 - 8 in 32 17051099013bSjsg * 3 - 8 in 64 17061099013bSjsg */ 17071099013bSjsg # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 17081099013bSjsg /* 0 - none 17091099013bSjsg * 1 - 8 in 16 17101099013bSjsg * 2 - 8 in 32 17111099013bSjsg * 3 - 8 in 64 17121099013bSjsg */ 17131099013bSjsg # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 17141099013bSjsg /* 0 - memory 17151099013bSjsg * 1 - register 17161099013bSjsg */ 17171099013bSjsg # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 17181099013bSjsg /* 0 - memory 17191099013bSjsg * 1 - register 17201099013bSjsg */ 17211099013bSjsg # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 17221099013bSjsg # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 17231099013bSjsg # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 17241099013bSjsg #define PACKET3_PFP_SYNC_ME 0x42 17251099013bSjsg #define PACKET3_SURFACE_SYNC 0x43 17261099013bSjsg # define PACKET3_DEST_BASE_0_ENA (1 << 0) 17271099013bSjsg # define PACKET3_DEST_BASE_1_ENA (1 << 1) 17281099013bSjsg # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 17291099013bSjsg # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 17301099013bSjsg # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 17311099013bSjsg # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 17321099013bSjsg # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 17331099013bSjsg # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 17341099013bSjsg # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 17351099013bSjsg # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 17361099013bSjsg # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 17371099013bSjsg # define PACKET3_DEST_BASE_2_ENA (1 << 19) 17381099013bSjsg # define PACKET3_DEST_BASE_3_ENA (1 << 21) 17391099013bSjsg # define PACKET3_TCL1_ACTION_ENA (1 << 22) 17401099013bSjsg # define PACKET3_TC_ACTION_ENA (1 << 23) 17411099013bSjsg # define PACKET3_CB_ACTION_ENA (1 << 25) 17421099013bSjsg # define PACKET3_DB_ACTION_ENA (1 << 26) 17431099013bSjsg # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 17441099013bSjsg # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 17451099013bSjsg #define PACKET3_ME_INITIALIZE 0x44 17461099013bSjsg #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 17471099013bSjsg #define PACKET3_COND_WRITE 0x45 17481099013bSjsg #define PACKET3_EVENT_WRITE 0x46 17491099013bSjsg #define EVENT_TYPE(x) ((x) << 0) 17501099013bSjsg #define EVENT_INDEX(x) ((x) << 8) 17511099013bSjsg /* 0 - any non-TS event 17521099013bSjsg * 1 - ZPASS_DONE 17531099013bSjsg * 2 - SAMPLE_PIPELINESTAT 17541099013bSjsg * 3 - SAMPLE_STREAMOUTSTAT* 17551099013bSjsg * 4 - *S_PARTIAL_FLUSH 17561099013bSjsg * 5 - EOP events 17571099013bSjsg * 6 - EOS events 17581099013bSjsg * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 17591099013bSjsg */ 17601099013bSjsg #define INV_L2 (1 << 20) 17611099013bSjsg /* INV TC L2 cache when EVENT_INDEX = 7 */ 17621099013bSjsg #define PACKET3_EVENT_WRITE_EOP 0x47 17631099013bSjsg #define DATA_SEL(x) ((x) << 29) 17641099013bSjsg /* 0 - discard 17651099013bSjsg * 1 - send low 32bit data 17661099013bSjsg * 2 - send 64bit data 17671099013bSjsg * 3 - send 64bit counter value 17681099013bSjsg */ 17691099013bSjsg #define INT_SEL(x) ((x) << 24) 17701099013bSjsg /* 0 - none 17711099013bSjsg * 1 - interrupt only (DATA_SEL = 0) 17721099013bSjsg * 2 - interrupt when data write is confirmed 17731099013bSjsg */ 17741099013bSjsg #define PACKET3_EVENT_WRITE_EOS 0x48 17751099013bSjsg #define PACKET3_PREAMBLE_CNTL 0x4A 17761099013bSjsg # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 17771099013bSjsg # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 17781099013bSjsg #define PACKET3_ONE_REG_WRITE 0x57 17791099013bSjsg #define PACKET3_LOAD_CONFIG_REG 0x5F 17801099013bSjsg #define PACKET3_LOAD_CONTEXT_REG 0x60 17811099013bSjsg #define PACKET3_LOAD_SH_REG 0x61 17821099013bSjsg #define PACKET3_SET_CONFIG_REG 0x68 17831099013bSjsg #define PACKET3_SET_CONFIG_REG_START 0x00008000 17841099013bSjsg #define PACKET3_SET_CONFIG_REG_END 0x0000b000 17851099013bSjsg #define PACKET3_SET_CONTEXT_REG 0x69 17861099013bSjsg #define PACKET3_SET_CONTEXT_REG_START 0x00028000 17871099013bSjsg #define PACKET3_SET_CONTEXT_REG_END 0x00029000 17881099013bSjsg #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 17891099013bSjsg #define PACKET3_SET_RESOURCE_INDIRECT 0x74 17901099013bSjsg #define PACKET3_SET_SH_REG 0x76 17911099013bSjsg #define PACKET3_SET_SH_REG_START 0x0000b000 17921099013bSjsg #define PACKET3_SET_SH_REG_END 0x0000c000 17931099013bSjsg #define PACKET3_SET_SH_REG_OFFSET 0x77 17941099013bSjsg #define PACKET3_ME_WRITE 0x7A 17951099013bSjsg #define PACKET3_SCRATCH_RAM_WRITE 0x7D 17961099013bSjsg #define PACKET3_SCRATCH_RAM_READ 0x7E 17971099013bSjsg #define PACKET3_CE_WRITE 0x7F 17981099013bSjsg #define PACKET3_LOAD_CONST_RAM 0x80 17991099013bSjsg #define PACKET3_WRITE_CONST_RAM 0x81 18001099013bSjsg #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 18011099013bSjsg #define PACKET3_DUMP_CONST_RAM 0x83 18021099013bSjsg #define PACKET3_INCREMENT_CE_COUNTER 0x84 18031099013bSjsg #define PACKET3_INCREMENT_DE_COUNTER 0x85 18041099013bSjsg #define PACKET3_WAIT_ON_CE_COUNTER 0x86 18051099013bSjsg #define PACKET3_WAIT_ON_DE_COUNTER 0x87 18061099013bSjsg #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 18071099013bSjsg #define PACKET3_SET_CE_DE_COUNTERS 0x89 18081099013bSjsg #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 18091099013bSjsg #define PACKET3_SWITCH_BUFFER 0x8B 18101099013bSjsg 18111099013bSjsg /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 18121099013bSjsg #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 18131099013bSjsg #define DMA1_REGISTER_OFFSET 0x800 /* not a register */ 18141099013bSjsg 18151099013bSjsg #define DMA_RB_CNTL 0xd000 18161099013bSjsg # define DMA_RB_ENABLE (1 << 0) 18171099013bSjsg # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 18181099013bSjsg # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 18191099013bSjsg # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 18201099013bSjsg # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 18211099013bSjsg # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 18221099013bSjsg #define DMA_RB_BASE 0xd004 18231099013bSjsg #define DMA_RB_RPTR 0xd008 18241099013bSjsg #define DMA_RB_WPTR 0xd00c 18251099013bSjsg 18261099013bSjsg #define DMA_RB_RPTR_ADDR_HI 0xd01c 18271099013bSjsg #define DMA_RB_RPTR_ADDR_LO 0xd020 18281099013bSjsg 18291099013bSjsg #define DMA_IB_CNTL 0xd024 18301099013bSjsg # define DMA_IB_ENABLE (1 << 0) 18311099013bSjsg # define DMA_IB_SWAP_ENABLE (1 << 4) 18321099013bSjsg #define DMA_IB_RPTR 0xd028 18331099013bSjsg #define DMA_CNTL 0xd02c 18341099013bSjsg # define TRAP_ENABLE (1 << 0) 18351099013bSjsg # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 18361099013bSjsg # define SEM_WAIT_INT_ENABLE (1 << 2) 18371099013bSjsg # define DATA_SWAP_ENABLE (1 << 3) 18381099013bSjsg # define FENCE_SWAP_ENABLE (1 << 4) 18391099013bSjsg # define CTXEMPTY_INT_ENABLE (1 << 28) 18401099013bSjsg #define DMA_STATUS_REG 0xd034 18411099013bSjsg # define DMA_IDLE (1 << 0) 18421099013bSjsg #define DMA_TILING_CONFIG 0xd0b8 18431099013bSjsg 18447ccd5a2cSjsg #define DMA_POWER_CNTL 0xd0bc 18457ccd5a2cSjsg # define MEM_POWER_OVERRIDE (1 << 8) 18467ccd5a2cSjsg #define DMA_CLK_CTRL 0xd0c0 18477ccd5a2cSjsg 18487ccd5a2cSjsg #define DMA_PG 0xd0d4 18497ccd5a2cSjsg # define PG_CNTL_ENABLE (1 << 0) 18507ccd5a2cSjsg #define DMA_PGFSM_CONFIG 0xd0d8 18517ccd5a2cSjsg #define DMA_PGFSM_WRITE 0xd0dc 18527ccd5a2cSjsg 18531099013bSjsg #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 18541099013bSjsg (((b) & 0x1) << 26) | \ 18551099013bSjsg (((t) & 0x1) << 23) | \ 18561099013bSjsg (((s) & 0x1) << 22) | \ 18571099013bSjsg (((n) & 0xFFFFF) << 0)) 18581099013bSjsg 18591099013bSjsg #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 18601099013bSjsg (((vmid) & 0xF) << 20) | \ 18611099013bSjsg (((n) & 0xFFFFF) << 0)) 18621099013bSjsg 18631099013bSjsg #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 18641099013bSjsg (1 << 26) | \ 18651099013bSjsg (1 << 21) | \ 18661099013bSjsg (((n) & 0xFFFFF) << 0)) 18671099013bSjsg 18681099013bSjsg /* async DMA Packet types */ 18691099013bSjsg #define DMA_PACKET_WRITE 0x2 18701099013bSjsg #define DMA_PACKET_COPY 0x3 18711099013bSjsg #define DMA_PACKET_INDIRECT_BUFFER 0x4 18721099013bSjsg #define DMA_PACKET_SEMAPHORE 0x5 18731099013bSjsg #define DMA_PACKET_FENCE 0x6 18741099013bSjsg #define DMA_PACKET_TRAP 0x7 18751099013bSjsg #define DMA_PACKET_SRBM_WRITE 0x9 18761099013bSjsg #define DMA_PACKET_CONSTANT_FILL 0xd 18777ccd5a2cSjsg #define DMA_PACKET_POLL_REG_MEM 0xe 18781099013bSjsg #define DMA_PACKET_NOP 0xf 18791099013bSjsg 18807ccd5a2cSjsg #define VCE_STATUS 0x20004 18817ccd5a2cSjsg #define VCE_VCPU_CNTL 0x20014 18827ccd5a2cSjsg #define VCE_CLK_EN (1 << 0) 18837ccd5a2cSjsg #define VCE_VCPU_CACHE_OFFSET0 0x20024 18847ccd5a2cSjsg #define VCE_VCPU_CACHE_SIZE0 0x20028 18857ccd5a2cSjsg #define VCE_VCPU_CACHE_OFFSET1 0x2002c 18867ccd5a2cSjsg #define VCE_VCPU_CACHE_SIZE1 0x20030 18877ccd5a2cSjsg #define VCE_VCPU_CACHE_OFFSET2 0x20034 18887ccd5a2cSjsg #define VCE_VCPU_CACHE_SIZE2 0x20038 18897ccd5a2cSjsg #define VCE_VCPU_SCRATCH7 0x200dc 18907ccd5a2cSjsg #define VCE_SOFT_RESET 0x20120 18917ccd5a2cSjsg #define VCE_ECPU_SOFT_RESET (1 << 0) 18927ccd5a2cSjsg #define VCE_FME_SOFT_RESET (1 << 2) 18937ccd5a2cSjsg #define VCE_RB_BASE_LO2 0x2016c 18947ccd5a2cSjsg #define VCE_RB_BASE_HI2 0x20170 18957ccd5a2cSjsg #define VCE_RB_SIZE2 0x20174 18967ccd5a2cSjsg #define VCE_RB_RPTR2 0x20178 18977ccd5a2cSjsg #define VCE_RB_WPTR2 0x2017c 18987ccd5a2cSjsg #define VCE_RB_BASE_LO 0x20180 18997ccd5a2cSjsg #define VCE_RB_BASE_HI 0x20184 19007ccd5a2cSjsg #define VCE_RB_SIZE 0x20188 19017ccd5a2cSjsg #define VCE_RB_RPTR 0x2018c 19027ccd5a2cSjsg #define VCE_RB_WPTR 0x20190 19037ccd5a2cSjsg #define VCE_CLOCK_GATING_A 0x202f8 19047ccd5a2cSjsg # define CGC_DYN_CLOCK_MODE (1 << 16) 19057ccd5a2cSjsg #define VCE_CLOCK_GATING_B 0x202fc 19067ccd5a2cSjsg #define VCE_UENC_CLOCK_GATING 0x205bc 19077ccd5a2cSjsg #define VCE_UENC_REG_CLOCK_GATING 0x205c0 19087ccd5a2cSjsg #define VCE_FW_REG_STATUS 0x20e10 19097ccd5a2cSjsg # define VCE_FW_REG_STATUS_BUSY (1 << 0) 19107ccd5a2cSjsg # define VCE_FW_REG_STATUS_PASS (1 << 3) 19117ccd5a2cSjsg # define VCE_FW_REG_STATUS_DONE (1 << 11) 19127ccd5a2cSjsg #define VCE_LMI_FW_START_KEYSEL 0x20e18 19137ccd5a2cSjsg #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20 19147ccd5a2cSjsg #define VCE_LMI_CTRL2 0x20e74 19157ccd5a2cSjsg #define VCE_LMI_CTRL 0x20e98 19167ccd5a2cSjsg #define VCE_LMI_VM_CTRL 0x20ea0 19177ccd5a2cSjsg #define VCE_LMI_SWAP_CNTL 0x20eb4 19187ccd5a2cSjsg #define VCE_LMI_SWAP_CNTL1 0x20eb8 19197ccd5a2cSjsg #define VCE_LMI_CACHE_CTRL 0x20ef4 19207ccd5a2cSjsg 19217ccd5a2cSjsg #define VCE_CMD_NO_OP 0x00000000 19227ccd5a2cSjsg #define VCE_CMD_END 0x00000001 19237ccd5a2cSjsg #define VCE_CMD_IB 0x00000002 19247ccd5a2cSjsg #define VCE_CMD_FENCE 0x00000003 19257ccd5a2cSjsg #define VCE_CMD_TRAP 0x00000004 19267ccd5a2cSjsg #define VCE_CMD_IB_AUTO 0x00000005 19277ccd5a2cSjsg #define VCE_CMD_SEMAPHORE 0x00000006 19287ccd5a2cSjsg 19297ccd5a2cSjsg /* discrete vce clocks */ 19307ccd5a2cSjsg #define CG_VCEPLL_FUNC_CNTL 0xc0030600 19317ccd5a2cSjsg # define VCEPLL_RESET_MASK 0x00000001 19327ccd5a2cSjsg # define VCEPLL_SLEEP_MASK 0x00000002 19337ccd5a2cSjsg # define VCEPLL_BYPASS_EN_MASK 0x00000004 19347ccd5a2cSjsg # define VCEPLL_CTLREQ_MASK 0x00000008 19357ccd5a2cSjsg # define VCEPLL_VCO_MODE_MASK 0x00000600 19367ccd5a2cSjsg # define VCEPLL_REF_DIV_MASK 0x003F0000 19377ccd5a2cSjsg # define VCEPLL_CTLACK_MASK 0x40000000 19387ccd5a2cSjsg # define VCEPLL_CTLACK2_MASK 0x80000000 19397ccd5a2cSjsg #define CG_VCEPLL_FUNC_CNTL_2 0xc0030601 19407ccd5a2cSjsg # define VCEPLL_PDIV_A(x) ((x) << 0) 19417ccd5a2cSjsg # define VCEPLL_PDIV_A_MASK 0x0000007F 19427ccd5a2cSjsg # define VCEPLL_PDIV_B(x) ((x) << 8) 19437ccd5a2cSjsg # define VCEPLL_PDIV_B_MASK 0x00007F00 19447ccd5a2cSjsg # define EVCLK_SRC_SEL(x) ((x) << 20) 19457ccd5a2cSjsg # define EVCLK_SRC_SEL_MASK 0x01F00000 19467ccd5a2cSjsg # define ECCLK_SRC_SEL(x) ((x) << 25) 19477ccd5a2cSjsg # define ECCLK_SRC_SEL_MASK 0x3E000000 19487ccd5a2cSjsg #define CG_VCEPLL_FUNC_CNTL_3 0xc0030602 19497ccd5a2cSjsg # define VCEPLL_FB_DIV(x) ((x) << 0) 19507ccd5a2cSjsg # define VCEPLL_FB_DIV_MASK 0x01FFFFFF 19517ccd5a2cSjsg #define CG_VCEPLL_FUNC_CNTL_4 0xc0030603 19527ccd5a2cSjsg #define CG_VCEPLL_FUNC_CNTL_5 0xc0030604 19537ccd5a2cSjsg #define CG_VCEPLL_SPREAD_SPECTRUM 0xc0030606 19547ccd5a2cSjsg # define VCEPLL_SSEN_MASK 0x00000001 19557ccd5a2cSjsg 19561099013bSjsg #endif 1957