xref: /openbsd-src/sys/dev/pci/drm/radeon/si_dpm.h (revision 5ca02815211fc20fa71222bf4e6148b043e505b3)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2012 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  */
237ccd5a2cSjsg #ifndef __SI_DPM_H__
247ccd5a2cSjsg #define __SI_DPM_H__
257ccd5a2cSjsg 
267ccd5a2cSjsg #include "ni_dpm.h"
277ccd5a2cSjsg #include "sislands_smc.h"
287ccd5a2cSjsg 
297ccd5a2cSjsg enum si_cac_config_reg_type
307ccd5a2cSjsg {
317ccd5a2cSjsg 	SISLANDS_CACCONFIG_MMR = 0,
327ccd5a2cSjsg 	SISLANDS_CACCONFIG_CGIND,
337ccd5a2cSjsg 	SISLANDS_CACCONFIG_MAX
347ccd5a2cSjsg };
357ccd5a2cSjsg 
367ccd5a2cSjsg struct si_cac_config_reg
377ccd5a2cSjsg {
387ccd5a2cSjsg 	u32 offset;
397ccd5a2cSjsg 	u32 mask;
407ccd5a2cSjsg 	u32 shift;
417ccd5a2cSjsg 	u32 value;
427ccd5a2cSjsg 	enum si_cac_config_reg_type type;
437ccd5a2cSjsg };
447ccd5a2cSjsg 
457ccd5a2cSjsg struct si_powertune_data
467ccd5a2cSjsg {
477ccd5a2cSjsg 	u32 cac_window;
487ccd5a2cSjsg 	u32 l2_lta_window_size_default;
497ccd5a2cSjsg 	u8 lts_truncate_default;
507ccd5a2cSjsg 	u8 shift_n_default;
517ccd5a2cSjsg 	u8 operating_temp;
527ccd5a2cSjsg 	struct ni_leakage_coeffients leakage_coefficients;
537ccd5a2cSjsg 	u32 fixed_kt;
547ccd5a2cSjsg 	u32 lkge_lut_v0_percent;
557ccd5a2cSjsg 	u8 dc_cac[NISLANDS_DCCAC_MAX_LEVELS];
567ccd5a2cSjsg 	bool enable_powertune_by_default;
577ccd5a2cSjsg };
587ccd5a2cSjsg 
597ccd5a2cSjsg struct si_dyn_powertune_data
607ccd5a2cSjsg {
617ccd5a2cSjsg 	u32 cac_leakage;
627ccd5a2cSjsg 	s32 leakage_minimum_temperature;
637ccd5a2cSjsg 	u32 wintime;
647ccd5a2cSjsg 	u32 l2_lta_window_size;
657ccd5a2cSjsg 	u8 lts_truncate;
667ccd5a2cSjsg 	u8 shift_n;
677ccd5a2cSjsg 	u8 dc_pwr_value;
687ccd5a2cSjsg 	bool disable_uvd_powertune;
697ccd5a2cSjsg };
707ccd5a2cSjsg 
717ccd5a2cSjsg struct si_dte_data
727ccd5a2cSjsg {
737ccd5a2cSjsg 	u32 tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
747ccd5a2cSjsg 	u32 r[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
757ccd5a2cSjsg 	u32 k;
767ccd5a2cSjsg 	u32 t0;
777ccd5a2cSjsg 	u32 max_t;
787ccd5a2cSjsg 	u8 window_size;
797ccd5a2cSjsg 	u8 temp_select;
807ccd5a2cSjsg 	u8 dte_mode;
817ccd5a2cSjsg 	u8 tdep_count;
827ccd5a2cSjsg 	u8 t_limits[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
837ccd5a2cSjsg 	u32 tdep_tau[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
847ccd5a2cSjsg 	u32 tdep_r[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
857ccd5a2cSjsg 	u32 t_threshold;
867ccd5a2cSjsg 	bool enable_dte_by_default;
877ccd5a2cSjsg };
887ccd5a2cSjsg 
897ccd5a2cSjsg struct si_clock_registers {
907ccd5a2cSjsg 	u32 cg_spll_func_cntl;
917ccd5a2cSjsg 	u32 cg_spll_func_cntl_2;
927ccd5a2cSjsg 	u32 cg_spll_func_cntl_3;
937ccd5a2cSjsg 	u32 cg_spll_func_cntl_4;
947ccd5a2cSjsg 	u32 cg_spll_spread_spectrum;
957ccd5a2cSjsg 	u32 cg_spll_spread_spectrum_2;
967ccd5a2cSjsg 	u32 dll_cntl;
977ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl;
987ccd5a2cSjsg 	u32 mpll_ad_func_cntl;
997ccd5a2cSjsg 	u32 mpll_dq_func_cntl;
1007ccd5a2cSjsg 	u32 mpll_func_cntl;
1017ccd5a2cSjsg 	u32 mpll_func_cntl_1;
1027ccd5a2cSjsg 	u32 mpll_func_cntl_2;
1037ccd5a2cSjsg 	u32 mpll_ss1;
1047ccd5a2cSjsg 	u32 mpll_ss2;
1057ccd5a2cSjsg };
1067ccd5a2cSjsg 
1077ccd5a2cSjsg struct si_mc_reg_entry {
1087ccd5a2cSjsg 	u32 mclk_max;
1097ccd5a2cSjsg 	u32 mc_data[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
1107ccd5a2cSjsg };
1117ccd5a2cSjsg 
1127ccd5a2cSjsg struct si_mc_reg_table {
1137ccd5a2cSjsg 	u8 last;
1147ccd5a2cSjsg 	u8 num_entries;
1157ccd5a2cSjsg 	u16 valid_flag;
1167ccd5a2cSjsg 	struct si_mc_reg_entry mc_reg_table_entry[MAX_AC_TIMING_ENTRIES];
1177ccd5a2cSjsg 	SMC_NIslands_MCRegisterAddress mc_reg_address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
1187ccd5a2cSjsg };
1197ccd5a2cSjsg 
1207ccd5a2cSjsg #define SISLANDS_MCREGISTERTABLE_INITIAL_SLOT               0
1217ccd5a2cSjsg #define SISLANDS_MCREGISTERTABLE_ACPI_SLOT                  1
1227ccd5a2cSjsg #define SISLANDS_MCREGISTERTABLE_ULV_SLOT                   2
1237ccd5a2cSjsg #define SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT     3
1247ccd5a2cSjsg 
1257ccd5a2cSjsg struct si_leakage_voltage_entry
1267ccd5a2cSjsg {
1277ccd5a2cSjsg 	u16 voltage;
1287ccd5a2cSjsg 	u16 leakage_index;
1297ccd5a2cSjsg };
1307ccd5a2cSjsg 
1317ccd5a2cSjsg #define SISLANDS_LEAKAGE_INDEX0     0xff01
1327ccd5a2cSjsg #define SISLANDS_MAX_LEAKAGE_COUNT  4
1337ccd5a2cSjsg 
1347ccd5a2cSjsg struct si_leakage_voltage
1357ccd5a2cSjsg {
1367ccd5a2cSjsg 	u16 count;
1377ccd5a2cSjsg 	struct si_leakage_voltage_entry entries[SISLANDS_MAX_LEAKAGE_COUNT];
1387ccd5a2cSjsg };
1397ccd5a2cSjsg 
1407ccd5a2cSjsg #define SISLANDS_MAX_HARDWARE_POWERLEVELS 5
1417ccd5a2cSjsg 
1427ccd5a2cSjsg struct si_ulv_param {
1437ccd5a2cSjsg 	bool supported;
1447ccd5a2cSjsg 	u32 cg_ulv_control;
1457ccd5a2cSjsg 	u32 cg_ulv_parameter;
1467ccd5a2cSjsg 	u32 volt_change_delay;
1477ccd5a2cSjsg 	struct rv7xx_pl pl;
1487ccd5a2cSjsg 	bool one_pcie_lane_in_ulv;
1497ccd5a2cSjsg };
1507ccd5a2cSjsg 
1517ccd5a2cSjsg struct si_power_info {
1527ccd5a2cSjsg 	/* must be first! */
1537ccd5a2cSjsg 	struct ni_power_info ni;
1547ccd5a2cSjsg 	struct si_clock_registers clock_registers;
1557ccd5a2cSjsg 	struct si_mc_reg_table mc_reg_table;
1567ccd5a2cSjsg 	struct atom_voltage_table mvdd_voltage_table;
1577ccd5a2cSjsg 	struct atom_voltage_table vddc_phase_shed_table;
1587ccd5a2cSjsg 	struct si_leakage_voltage leakage_voltage;
1597ccd5a2cSjsg 	u16 mvdd_bootup_value;
1607ccd5a2cSjsg 	struct si_ulv_param ulv;
1617ccd5a2cSjsg 	u32 max_cu;
1627ccd5a2cSjsg 	/* pcie gen */
1637ccd5a2cSjsg 	enum radeon_pcie_gen force_pcie_gen;
1647ccd5a2cSjsg 	enum radeon_pcie_gen boot_pcie_gen;
1657ccd5a2cSjsg 	enum radeon_pcie_gen acpi_pcie_gen;
1667ccd5a2cSjsg 	u32 sys_pcie_mask;
1677ccd5a2cSjsg 	/* flags */
1687ccd5a2cSjsg 	bool enable_dte;
1697ccd5a2cSjsg 	bool enable_ppm;
1707ccd5a2cSjsg 	bool vddc_phase_shed_control;
1717ccd5a2cSjsg 	bool pspp_notify_required;
1727ccd5a2cSjsg 	bool sclk_deep_sleep_above_low;
1737ccd5a2cSjsg 	bool voltage_control_svi2;
1747ccd5a2cSjsg 	bool vddci_control_svi2;
1757ccd5a2cSjsg 	/* smc offsets */
1767ccd5a2cSjsg 	u32 sram_end;
1777ccd5a2cSjsg 	u32 state_table_start;
1787ccd5a2cSjsg 	u32 soft_regs_start;
1797ccd5a2cSjsg 	u32 mc_reg_table_start;
1807ccd5a2cSjsg 	u32 arb_table_start;
1817ccd5a2cSjsg 	u32 cac_table_start;
1827ccd5a2cSjsg 	u32 dte_table_start;
1837ccd5a2cSjsg 	u32 spll_table_start;
1847ccd5a2cSjsg 	u32 papm_cfg_table_start;
1857ccd5a2cSjsg 	u32 fan_table_start;
1867ccd5a2cSjsg 	/* CAC stuff */
1877ccd5a2cSjsg 	const struct si_cac_config_reg *cac_weights;
1887ccd5a2cSjsg 	const struct si_cac_config_reg *lcac_config;
1897ccd5a2cSjsg 	const struct si_cac_config_reg *cac_override;
1907ccd5a2cSjsg 	const struct si_powertune_data *powertune_data;
1917ccd5a2cSjsg 	struct si_dyn_powertune_data dyn_powertune_data;
1927ccd5a2cSjsg 	/* DTE stuff */
1937ccd5a2cSjsg 	struct si_dte_data dte_data;
1947ccd5a2cSjsg 	/* scratch structs */
1957ccd5a2cSjsg 	SMC_SIslands_MCRegisters smc_mc_reg_table;
1967ccd5a2cSjsg 	SISLANDS_SMC_STATETABLE smc_statetable;
1977ccd5a2cSjsg 	PP_SIslands_PAPMParameters papm_parm;
1987ccd5a2cSjsg 	/* SVI2 */
1997ccd5a2cSjsg 	u8 svd_gpio_id;
2007ccd5a2cSjsg 	u8 svc_gpio_id;
2017ccd5a2cSjsg 	/* fan control */
2027ccd5a2cSjsg 	bool fan_ctrl_is_in_default_mode;
2037ccd5a2cSjsg 	u32 t_min;
2047ccd5a2cSjsg 	u32 fan_ctrl_default_mode;
2057ccd5a2cSjsg 	bool fan_is_controlled_by_smc;
2067ccd5a2cSjsg };
2077ccd5a2cSjsg 
2087ccd5a2cSjsg #define SISLANDS_INITIAL_STATE_ARB_INDEX    0
2097ccd5a2cSjsg #define SISLANDS_ACPI_STATE_ARB_INDEX       1
2107ccd5a2cSjsg #define SISLANDS_ULV_STATE_ARB_INDEX        2
2117ccd5a2cSjsg #define SISLANDS_DRIVER_STATE_ARB_INDEX     3
2127ccd5a2cSjsg 
2137ccd5a2cSjsg #define SISLANDS_DPM2_MAX_PULSE_SKIP        256
2147ccd5a2cSjsg 
2157ccd5a2cSjsg #define SISLANDS_DPM2_NEAR_TDP_DEC          10
2167ccd5a2cSjsg #define SISLANDS_DPM2_ABOVE_SAFE_INC        5
2177ccd5a2cSjsg #define SISLANDS_DPM2_BELOW_SAFE_INC        20
2187ccd5a2cSjsg 
2197ccd5a2cSjsg #define SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT            80
2207ccd5a2cSjsg 
2217ccd5a2cSjsg #define SISLANDS_DPM2_MAXPS_PERCENT_H                   99
2227ccd5a2cSjsg #define SISLANDS_DPM2_MAXPS_PERCENT_M                   99
2237ccd5a2cSjsg 
2247ccd5a2cSjsg #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER                 0x3FFF
2257ccd5a2cSjsg #define SISLANDS_DPM2_SQ_RAMP_MIN_POWER                 0x12
2267ccd5a2cSjsg #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA           0x15
2277ccd5a2cSjsg #define SISLANDS_DPM2_SQ_RAMP_STI_SIZE                  0x1E
2287ccd5a2cSjsg #define SISLANDS_DPM2_SQ_RAMP_LTI_RATIO                 0xF
2297ccd5a2cSjsg 
2307ccd5a2cSjsg #define SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN         10
2317ccd5a2cSjsg 
2327ccd5a2cSjsg #define SISLANDS_VRC_DFLT                               0xC000B3
2337ccd5a2cSjsg #define SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT             1687
2347ccd5a2cSjsg #define SISLANDS_CGULVPARAMETER_DFLT                    0x00040035
2357ccd5a2cSjsg #define SISLANDS_CGULVCONTROL_DFLT                      0x1f007550
2367ccd5a2cSjsg 
237*5ca02815Sjsg u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
238*5ca02815Sjsg u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
239*5ca02815Sjsg void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
240*5ca02815Sjsg 					      u32 max_voltage_steps,
241*5ca02815Sjsg 					      struct atom_voltage_table *voltage_table);
2427ccd5a2cSjsg 
2437ccd5a2cSjsg #endif
244