1*7ccd5a2cSjsg /* 2*7ccd5a2cSjsg * Copyright 2011 Advanced Micro Devices, Inc. 3*7ccd5a2cSjsg * 4*7ccd5a2cSjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*7ccd5a2cSjsg * copy of this software and associated documentation files (the "Software"), 6*7ccd5a2cSjsg * to deal in the Software without restriction, including without limitation 7*7ccd5a2cSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*7ccd5a2cSjsg * and/or sell copies of the Software, and to permit persons to whom the 9*7ccd5a2cSjsg * Software is furnished to do so, subject to the following conditions: 10*7ccd5a2cSjsg * 11*7ccd5a2cSjsg * The above copyright notice and this permission notice shall be included in 12*7ccd5a2cSjsg * all copies or substantial portions of the Software. 13*7ccd5a2cSjsg * 14*7ccd5a2cSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*7ccd5a2cSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*7ccd5a2cSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*7ccd5a2cSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*7ccd5a2cSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*7ccd5a2cSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*7ccd5a2cSjsg * OTHER DEALINGS IN THE SOFTWARE. 21*7ccd5a2cSjsg * 22*7ccd5a2cSjsg */ 23*7ccd5a2cSjsg #ifndef __RV770_SMC_H__ 24*7ccd5a2cSjsg #define __RV770_SMC_H__ 25*7ccd5a2cSjsg 26*7ccd5a2cSjsg #include "ppsmc.h" 27*7ccd5a2cSjsg 28*7ccd5a2cSjsg #pragma pack(push, 1) 29*7ccd5a2cSjsg 30*7ccd5a2cSjsg #define RV770_SMC_TABLE_ADDRESS 0xB000 31*7ccd5a2cSjsg 32*7ccd5a2cSjsg #define RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE 3 33*7ccd5a2cSjsg 34*7ccd5a2cSjsg struct RV770_SMC_SCLK_VALUE 35*7ccd5a2cSjsg { 36*7ccd5a2cSjsg uint32_t vCG_SPLL_FUNC_CNTL; 37*7ccd5a2cSjsg uint32_t vCG_SPLL_FUNC_CNTL_2; 38*7ccd5a2cSjsg uint32_t vCG_SPLL_FUNC_CNTL_3; 39*7ccd5a2cSjsg uint32_t vCG_SPLL_SPREAD_SPECTRUM; 40*7ccd5a2cSjsg uint32_t vCG_SPLL_SPREAD_SPECTRUM_2; 41*7ccd5a2cSjsg uint32_t sclk_value; 42*7ccd5a2cSjsg }; 43*7ccd5a2cSjsg 44*7ccd5a2cSjsg typedef struct RV770_SMC_SCLK_VALUE RV770_SMC_SCLK_VALUE; 45*7ccd5a2cSjsg 46*7ccd5a2cSjsg struct RV770_SMC_MCLK_VALUE 47*7ccd5a2cSjsg { 48*7ccd5a2cSjsg uint32_t vMPLL_AD_FUNC_CNTL; 49*7ccd5a2cSjsg uint32_t vMPLL_AD_FUNC_CNTL_2; 50*7ccd5a2cSjsg uint32_t vMPLL_DQ_FUNC_CNTL; 51*7ccd5a2cSjsg uint32_t vMPLL_DQ_FUNC_CNTL_2; 52*7ccd5a2cSjsg uint32_t vMCLK_PWRMGT_CNTL; 53*7ccd5a2cSjsg uint32_t vDLL_CNTL; 54*7ccd5a2cSjsg uint32_t vMPLL_SS; 55*7ccd5a2cSjsg uint32_t vMPLL_SS2; 56*7ccd5a2cSjsg uint32_t mclk_value; 57*7ccd5a2cSjsg }; 58*7ccd5a2cSjsg 59*7ccd5a2cSjsg typedef struct RV770_SMC_MCLK_VALUE RV770_SMC_MCLK_VALUE; 60*7ccd5a2cSjsg 61*7ccd5a2cSjsg 62*7ccd5a2cSjsg struct RV730_SMC_MCLK_VALUE 63*7ccd5a2cSjsg { 64*7ccd5a2cSjsg uint32_t vMCLK_PWRMGT_CNTL; 65*7ccd5a2cSjsg uint32_t vDLL_CNTL; 66*7ccd5a2cSjsg uint32_t vMPLL_FUNC_CNTL; 67*7ccd5a2cSjsg uint32_t vMPLL_FUNC_CNTL2; 68*7ccd5a2cSjsg uint32_t vMPLL_FUNC_CNTL3; 69*7ccd5a2cSjsg uint32_t vMPLL_SS; 70*7ccd5a2cSjsg uint32_t vMPLL_SS2; 71*7ccd5a2cSjsg uint32_t mclk_value; 72*7ccd5a2cSjsg }; 73*7ccd5a2cSjsg 74*7ccd5a2cSjsg typedef struct RV730_SMC_MCLK_VALUE RV730_SMC_MCLK_VALUE; 75*7ccd5a2cSjsg 76*7ccd5a2cSjsg struct RV770_SMC_VOLTAGE_VALUE 77*7ccd5a2cSjsg { 78*7ccd5a2cSjsg uint16_t value; 79*7ccd5a2cSjsg uint8_t index; 80*7ccd5a2cSjsg uint8_t padding; 81*7ccd5a2cSjsg }; 82*7ccd5a2cSjsg 83*7ccd5a2cSjsg typedef struct RV770_SMC_VOLTAGE_VALUE RV770_SMC_VOLTAGE_VALUE; 84*7ccd5a2cSjsg 85*7ccd5a2cSjsg union RV7XX_SMC_MCLK_VALUE 86*7ccd5a2cSjsg { 87*7ccd5a2cSjsg RV770_SMC_MCLK_VALUE mclk770; 88*7ccd5a2cSjsg RV730_SMC_MCLK_VALUE mclk730; 89*7ccd5a2cSjsg }; 90*7ccd5a2cSjsg 91*7ccd5a2cSjsg typedef union RV7XX_SMC_MCLK_VALUE RV7XX_SMC_MCLK_VALUE, *LPRV7XX_SMC_MCLK_VALUE; 92*7ccd5a2cSjsg 93*7ccd5a2cSjsg struct RV770_SMC_HW_PERFORMANCE_LEVEL 94*7ccd5a2cSjsg { 95*7ccd5a2cSjsg uint8_t arbValue; 96*7ccd5a2cSjsg union{ 97*7ccd5a2cSjsg uint8_t seqValue; 98*7ccd5a2cSjsg uint8_t ACIndex; 99*7ccd5a2cSjsg }; 100*7ccd5a2cSjsg uint8_t displayWatermark; 101*7ccd5a2cSjsg uint8_t gen2PCIE; 102*7ccd5a2cSjsg uint8_t gen2XSP; 103*7ccd5a2cSjsg uint8_t backbias; 104*7ccd5a2cSjsg uint8_t strobeMode; 105*7ccd5a2cSjsg uint8_t mcFlags; 106*7ccd5a2cSjsg uint32_t aT; 107*7ccd5a2cSjsg uint32_t bSP; 108*7ccd5a2cSjsg RV770_SMC_SCLK_VALUE sclk; 109*7ccd5a2cSjsg RV7XX_SMC_MCLK_VALUE mclk; 110*7ccd5a2cSjsg RV770_SMC_VOLTAGE_VALUE vddc; 111*7ccd5a2cSjsg RV770_SMC_VOLTAGE_VALUE mvdd; 112*7ccd5a2cSjsg RV770_SMC_VOLTAGE_VALUE vddci; 113*7ccd5a2cSjsg uint8_t reserved1; 114*7ccd5a2cSjsg uint8_t reserved2; 115*7ccd5a2cSjsg uint8_t stateFlags; 116*7ccd5a2cSjsg uint8_t padding; 117*7ccd5a2cSjsg }; 118*7ccd5a2cSjsg 119*7ccd5a2cSjsg #define SMC_STROBE_RATIO 0x0F 120*7ccd5a2cSjsg #define SMC_STROBE_ENABLE 0x10 121*7ccd5a2cSjsg 122*7ccd5a2cSjsg #define SMC_MC_EDC_RD_FLAG 0x01 123*7ccd5a2cSjsg #define SMC_MC_EDC_WR_FLAG 0x02 124*7ccd5a2cSjsg #define SMC_MC_RTT_ENABLE 0x04 125*7ccd5a2cSjsg #define SMC_MC_STUTTER_EN 0x08 126*7ccd5a2cSjsg 127*7ccd5a2cSjsg typedef struct RV770_SMC_HW_PERFORMANCE_LEVEL RV770_SMC_HW_PERFORMANCE_LEVEL; 128*7ccd5a2cSjsg 129*7ccd5a2cSjsg struct RV770_SMC_SWSTATE 130*7ccd5a2cSjsg { 131*7ccd5a2cSjsg uint8_t flags; 132*7ccd5a2cSjsg uint8_t padding1; 133*7ccd5a2cSjsg uint8_t padding2; 134*7ccd5a2cSjsg uint8_t padding3; 135*7ccd5a2cSjsg RV770_SMC_HW_PERFORMANCE_LEVEL levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE]; 136*7ccd5a2cSjsg }; 137*7ccd5a2cSjsg 138*7ccd5a2cSjsg typedef struct RV770_SMC_SWSTATE RV770_SMC_SWSTATE; 139*7ccd5a2cSjsg 140*7ccd5a2cSjsg #define RV770_SMC_VOLTAGEMASK_VDDC 0 141*7ccd5a2cSjsg #define RV770_SMC_VOLTAGEMASK_MVDD 1 142*7ccd5a2cSjsg #define RV770_SMC_VOLTAGEMASK_VDDCI 2 143*7ccd5a2cSjsg #define RV770_SMC_VOLTAGEMASK_MAX 4 144*7ccd5a2cSjsg 145*7ccd5a2cSjsg struct RV770_SMC_VOLTAGEMASKTABLE 146*7ccd5a2cSjsg { 147*7ccd5a2cSjsg uint8_t highMask[RV770_SMC_VOLTAGEMASK_MAX]; 148*7ccd5a2cSjsg uint32_t lowMask[RV770_SMC_VOLTAGEMASK_MAX]; 149*7ccd5a2cSjsg }; 150*7ccd5a2cSjsg 151*7ccd5a2cSjsg typedef struct RV770_SMC_VOLTAGEMASKTABLE RV770_SMC_VOLTAGEMASKTABLE; 152*7ccd5a2cSjsg 153*7ccd5a2cSjsg #define MAX_NO_VREG_STEPS 32 154*7ccd5a2cSjsg 155*7ccd5a2cSjsg struct RV770_SMC_STATETABLE 156*7ccd5a2cSjsg { 157*7ccd5a2cSjsg uint8_t thermalProtectType; 158*7ccd5a2cSjsg uint8_t systemFlags; 159*7ccd5a2cSjsg uint8_t maxVDDCIndexInPPTable; 160*7ccd5a2cSjsg uint8_t extraFlags; 161*7ccd5a2cSjsg uint8_t highSMIO[MAX_NO_VREG_STEPS]; 162*7ccd5a2cSjsg uint32_t lowSMIO[MAX_NO_VREG_STEPS]; 163*7ccd5a2cSjsg RV770_SMC_VOLTAGEMASKTABLE voltageMaskTable; 164*7ccd5a2cSjsg RV770_SMC_SWSTATE initialState; 165*7ccd5a2cSjsg RV770_SMC_SWSTATE ACPIState; 166*7ccd5a2cSjsg RV770_SMC_SWSTATE driverState; 167*7ccd5a2cSjsg RV770_SMC_SWSTATE ULVState; 168*7ccd5a2cSjsg }; 169*7ccd5a2cSjsg 170*7ccd5a2cSjsg typedef struct RV770_SMC_STATETABLE RV770_SMC_STATETABLE; 171*7ccd5a2cSjsg 172*7ccd5a2cSjsg #define PPSMC_STATEFLAG_AUTO_PULSE_SKIP 0x01 173*7ccd5a2cSjsg 174*7ccd5a2cSjsg #pragma pack(pop) 175*7ccd5a2cSjsg 176*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTERS_START 0x104 177*7ccd5a2cSjsg 178*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_mclk_chg_timeout 0x0 179*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_baby_step_timer 0x8 180*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_delay_bbias 0xC 181*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_delay_vreg 0x10 182*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_delay_acpi 0x2C 183*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_seq_index 0x64 184*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_mvdd_chg_time 0x68 185*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_mclk_switch_lim 0x78 186*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_mc_block_delay 0x90 187*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_uvd_enabled 0x9C 188*7ccd5a2cSjsg #define RV770_SMC_SOFT_REGISTER_is_asic_lombok 0xA0 189*7ccd5a2cSjsg 190*7ccd5a2cSjsg int rv770_copy_bytes_to_smc(struct radeon_device *rdev, 191*7ccd5a2cSjsg u16 smc_start_address, const u8 *src, 192*7ccd5a2cSjsg u16 byte_count, u16 limit); 193*7ccd5a2cSjsg void rv770_start_smc(struct radeon_device *rdev); 194*7ccd5a2cSjsg void rv770_reset_smc(struct radeon_device *rdev); 195*7ccd5a2cSjsg void rv770_stop_smc_clock(struct radeon_device *rdev); 196*7ccd5a2cSjsg void rv770_start_smc_clock(struct radeon_device *rdev); 197*7ccd5a2cSjsg bool rv770_is_smc_running(struct radeon_device *rdev); 198*7ccd5a2cSjsg PPSMC_Result rv770_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg); 199*7ccd5a2cSjsg PPSMC_Result rv770_wait_for_smc_inactive(struct radeon_device *rdev); 200*7ccd5a2cSjsg int rv770_read_smc_sram_dword(struct radeon_device *rdev, 201*7ccd5a2cSjsg u16 smc_address, u32 *value, u16 limit); 202*7ccd5a2cSjsg int rv770_write_smc_sram_dword(struct radeon_device *rdev, 203*7ccd5a2cSjsg u16 smc_address, u32 value, u16 limit); 204*7ccd5a2cSjsg int rv770_load_smc_ucode(struct radeon_device *rdev, 205*7ccd5a2cSjsg u16 limit); 206*7ccd5a2cSjsg 207*7ccd5a2cSjsg #endif 208