xref: /openbsd-src/sys/dev/pci/drm/radeon/rv770_dpm.h (revision c349dbc7938c71a30e13c1be4acc1976165f4630)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2011 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  */
237ccd5a2cSjsg #ifndef __RV770_DPM_H__
247ccd5a2cSjsg #define __RV770_DPM_H__
257ccd5a2cSjsg 
26*c349dbc7Sjsg #include "radeon.h"
277ccd5a2cSjsg #include "rv770_smc.h"
287ccd5a2cSjsg 
297ccd5a2cSjsg struct rv770_clock_registers {
307ccd5a2cSjsg 	u32 cg_spll_func_cntl;
317ccd5a2cSjsg 	u32 cg_spll_func_cntl_2;
327ccd5a2cSjsg 	u32 cg_spll_func_cntl_3;
337ccd5a2cSjsg 	u32 cg_spll_spread_spectrum;
347ccd5a2cSjsg 	u32 cg_spll_spread_spectrum_2;
357ccd5a2cSjsg 	u32 mpll_ad_func_cntl;
367ccd5a2cSjsg 	u32 mpll_ad_func_cntl_2;
377ccd5a2cSjsg 	u32 mpll_dq_func_cntl;
387ccd5a2cSjsg 	u32 mpll_dq_func_cntl_2;
397ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl;
407ccd5a2cSjsg 	u32 dll_cntl;
417ccd5a2cSjsg 	u32 mpll_ss1;
427ccd5a2cSjsg 	u32 mpll_ss2;
437ccd5a2cSjsg };
447ccd5a2cSjsg 
457ccd5a2cSjsg struct rv730_clock_registers {
467ccd5a2cSjsg 	u32 cg_spll_func_cntl;
477ccd5a2cSjsg 	u32 cg_spll_func_cntl_2;
487ccd5a2cSjsg 	u32 cg_spll_func_cntl_3;
497ccd5a2cSjsg 	u32 cg_spll_spread_spectrum;
507ccd5a2cSjsg 	u32 cg_spll_spread_spectrum_2;
517ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl;
527ccd5a2cSjsg 	u32 dll_cntl;
537ccd5a2cSjsg 	u32 mpll_func_cntl;
547ccd5a2cSjsg 	u32 mpll_func_cntl2;
557ccd5a2cSjsg 	u32 mpll_func_cntl3;
567ccd5a2cSjsg 	u32 mpll_ss;
577ccd5a2cSjsg 	u32 mpll_ss2;
587ccd5a2cSjsg };
597ccd5a2cSjsg 
607ccd5a2cSjsg union r7xx_clock_registers {
617ccd5a2cSjsg 	struct rv770_clock_registers rv770;
627ccd5a2cSjsg 	struct rv730_clock_registers rv730;
637ccd5a2cSjsg };
647ccd5a2cSjsg 
657ccd5a2cSjsg struct vddc_table_entry {
667ccd5a2cSjsg 	u16 vddc;
677ccd5a2cSjsg 	u8 vddc_index;
687ccd5a2cSjsg 	u8 high_smio;
697ccd5a2cSjsg 	u32 low_smio;
707ccd5a2cSjsg };
717ccd5a2cSjsg 
727ccd5a2cSjsg #define MAX_NO_OF_MVDD_VALUES 2
737ccd5a2cSjsg #define MAX_NO_VREG_STEPS 32
747ccd5a2cSjsg 
757ccd5a2cSjsg struct rv7xx_power_info {
767ccd5a2cSjsg 	/* flags */
777ccd5a2cSjsg 	bool mem_gddr5;
787ccd5a2cSjsg 	bool pcie_gen2;
797ccd5a2cSjsg 	bool dynamic_pcie_gen2;
807ccd5a2cSjsg 	bool acpi_pcie_gen2;
817ccd5a2cSjsg 	bool boot_in_gen2;
827ccd5a2cSjsg 	bool voltage_control; /* vddc */
837ccd5a2cSjsg 	bool mvdd_control;
847ccd5a2cSjsg 	bool sclk_ss;
857ccd5a2cSjsg 	bool mclk_ss;
867ccd5a2cSjsg 	bool dynamic_ss;
877ccd5a2cSjsg 	bool gfx_clock_gating;
887ccd5a2cSjsg 	bool mg_clock_gating;
897ccd5a2cSjsg 	bool mgcgtssm;
907ccd5a2cSjsg 	bool power_gating;
917ccd5a2cSjsg 	bool thermal_protection;
927ccd5a2cSjsg 	bool display_gap;
937ccd5a2cSjsg 	bool dcodt;
947ccd5a2cSjsg 	bool ulps;
957ccd5a2cSjsg 	/* registers */
967ccd5a2cSjsg 	union r7xx_clock_registers clk_regs;
977ccd5a2cSjsg 	u32 s0_vid_lower_smio_cntl;
987ccd5a2cSjsg 	/* voltage */
997ccd5a2cSjsg 	u32 vddc_mask_low;
1007ccd5a2cSjsg 	u32 mvdd_mask_low;
1017ccd5a2cSjsg 	u32 mvdd_split_frequency;
1027ccd5a2cSjsg 	u32 mvdd_low_smio[MAX_NO_OF_MVDD_VALUES];
1037ccd5a2cSjsg 	u16 max_vddc;
1047ccd5a2cSjsg 	u16 max_vddc_in_table;
1057ccd5a2cSjsg 	u16 min_vddc_in_table;
1067ccd5a2cSjsg 	struct vddc_table_entry vddc_table[MAX_NO_VREG_STEPS];
1077ccd5a2cSjsg 	u8 valid_vddc_entries;
1087ccd5a2cSjsg 	/* dc odt */
1097ccd5a2cSjsg 	u32 mclk_odt_threshold;
1107ccd5a2cSjsg 	u8 odt_value_0[2];
1117ccd5a2cSjsg 	u8 odt_value_1[2];
1127ccd5a2cSjsg 	/* stored values */
1137ccd5a2cSjsg 	u32 boot_sclk;
1147ccd5a2cSjsg 	u16 acpi_vddc;
1157ccd5a2cSjsg 	u32 ref_div;
1167ccd5a2cSjsg 	u32 active_auto_throttle_sources;
1177ccd5a2cSjsg 	u32 mclk_stutter_mode_threshold;
1187ccd5a2cSjsg 	u32 mclk_strobe_mode_threshold;
1197ccd5a2cSjsg 	u32 mclk_edc_enable_threshold;
1207ccd5a2cSjsg 	u32 bsp;
1217ccd5a2cSjsg 	u32 bsu;
1227ccd5a2cSjsg 	u32 pbsp;
1237ccd5a2cSjsg 	u32 pbsu;
1247ccd5a2cSjsg 	u32 dsp;
1257ccd5a2cSjsg 	u32 psp;
1267ccd5a2cSjsg 	u32 asi;
1277ccd5a2cSjsg 	u32 pasi;
1287ccd5a2cSjsg 	u32 vrc;
1297ccd5a2cSjsg 	u32 restricted_levels;
1307ccd5a2cSjsg 	u32 rlp;
1317ccd5a2cSjsg 	u32 rmp;
1327ccd5a2cSjsg 	u32 lhp;
1337ccd5a2cSjsg 	u32 lmp;
1347ccd5a2cSjsg 	/* smc offsets */
1357ccd5a2cSjsg 	u16 state_table_start;
1367ccd5a2cSjsg 	u16 soft_regs_start;
1377ccd5a2cSjsg 	u16 sram_end;
1387ccd5a2cSjsg 	/* scratch structs */
1397ccd5a2cSjsg 	RV770_SMC_STATETABLE smc_statetable;
1407ccd5a2cSjsg };
1417ccd5a2cSjsg 
1427ccd5a2cSjsg struct rv7xx_pl {
1437ccd5a2cSjsg 	u32 sclk;
1447ccd5a2cSjsg 	u32 mclk;
1457ccd5a2cSjsg 	u16 vddc;
1467ccd5a2cSjsg 	u16 vddci; /* eg+ only */
1477ccd5a2cSjsg 	u32 flags;
1487ccd5a2cSjsg 	enum radeon_pcie_gen pcie_gen; /* si+ only */
1497ccd5a2cSjsg };
1507ccd5a2cSjsg 
1517ccd5a2cSjsg struct rv7xx_ps {
1527ccd5a2cSjsg 	struct rv7xx_pl high;
1537ccd5a2cSjsg 	struct rv7xx_pl medium;
1547ccd5a2cSjsg 	struct rv7xx_pl low;
1557ccd5a2cSjsg 	bool dc_compatible;
1567ccd5a2cSjsg };
1577ccd5a2cSjsg 
1587ccd5a2cSjsg #define RV770_RLP_DFLT                                10
1597ccd5a2cSjsg #define RV770_RMP_DFLT                                25
1607ccd5a2cSjsg #define RV770_LHP_DFLT                                25
1617ccd5a2cSjsg #define RV770_LMP_DFLT                                10
1627ccd5a2cSjsg #define RV770_VRC_DFLT                                0x003f
1637ccd5a2cSjsg #define RV770_ASI_DFLT                                1000
1647ccd5a2cSjsg #define RV770_HASI_DFLT                               200000
1657ccd5a2cSjsg #define RV770_MGCGTTLOCAL0_DFLT                       0x00100000
1667ccd5a2cSjsg #define RV7XX_MGCGTTLOCAL0_DFLT                       0
1677ccd5a2cSjsg #define RV770_MGCGTTLOCAL1_DFLT                       0xFFFF0000
1687ccd5a2cSjsg #define RV770_MGCGCGTSSMCTRL_DFLT                     0x55940000
1697ccd5a2cSjsg 
1707ccd5a2cSjsg #define MVDD_LOW_INDEX  0
1717ccd5a2cSjsg #define MVDD_HIGH_INDEX 1
1727ccd5a2cSjsg 
1737ccd5a2cSjsg #define MVDD_LOW_VALUE  0
1747ccd5a2cSjsg #define MVDD_HIGH_VALUE 0xffff
1757ccd5a2cSjsg 
1767ccd5a2cSjsg #define RV770_DEFAULT_VCLK_FREQ  53300 /* 10 khz */
1777ccd5a2cSjsg #define RV770_DEFAULT_DCLK_FREQ  40000 /* 10 khz */
1787ccd5a2cSjsg 
1797ccd5a2cSjsg /* rv730/rv710 */
1807ccd5a2cSjsg int rv730_populate_sclk_value(struct radeon_device *rdev,
1817ccd5a2cSjsg 			      u32 engine_clock,
1827ccd5a2cSjsg 			      RV770_SMC_SCLK_VALUE *sclk);
1837ccd5a2cSjsg int rv730_populate_mclk_value(struct radeon_device *rdev,
1847ccd5a2cSjsg 			      u32 engine_clock, u32 memory_clock,
1857ccd5a2cSjsg 			      LPRV7XX_SMC_MCLK_VALUE mclk);
1867ccd5a2cSjsg void rv730_read_clock_registers(struct radeon_device *rdev);
1877ccd5a2cSjsg int rv730_populate_smc_acpi_state(struct radeon_device *rdev,
1887ccd5a2cSjsg 				  RV770_SMC_STATETABLE *table);
1897ccd5a2cSjsg int rv730_populate_smc_initial_state(struct radeon_device *rdev,
1907ccd5a2cSjsg 				     struct radeon_ps *radeon_initial_state,
1917ccd5a2cSjsg 				     RV770_SMC_STATETABLE *table);
1927ccd5a2cSjsg void rv730_program_memory_timing_parameters(struct radeon_device *rdev,
1937ccd5a2cSjsg 					    struct radeon_ps *radeon_state);
1947ccd5a2cSjsg void rv730_power_gating_enable(struct radeon_device *rdev,
1957ccd5a2cSjsg 			       bool enable);
1967ccd5a2cSjsg void rv730_start_dpm(struct radeon_device *rdev);
1977ccd5a2cSjsg void rv730_stop_dpm(struct radeon_device *rdev);
1987ccd5a2cSjsg void rv730_program_dcodt(struct radeon_device *rdev, bool use_dcodt);
1997ccd5a2cSjsg void rv730_get_odt_values(struct radeon_device *rdev);
2007ccd5a2cSjsg 
2017ccd5a2cSjsg /* rv740 */
2027ccd5a2cSjsg int rv740_populate_sclk_value(struct radeon_device *rdev, u32 engine_clock,
2037ccd5a2cSjsg 			      RV770_SMC_SCLK_VALUE *sclk);
2047ccd5a2cSjsg int rv740_populate_mclk_value(struct radeon_device *rdev,
2057ccd5a2cSjsg 			      u32 engine_clock, u32 memory_clock,
2067ccd5a2cSjsg 			      RV7XX_SMC_MCLK_VALUE *mclk);
2077ccd5a2cSjsg void rv740_read_clock_registers(struct radeon_device *rdev);
2087ccd5a2cSjsg int rv740_populate_smc_acpi_state(struct radeon_device *rdev,
2097ccd5a2cSjsg 				  RV770_SMC_STATETABLE *table);
2107ccd5a2cSjsg void rv740_enable_mclk_spread_spectrum(struct radeon_device *rdev,
2117ccd5a2cSjsg 				       bool enable);
2127ccd5a2cSjsg u8 rv740_get_mclk_frequency_ratio(u32 memory_clock);
2137ccd5a2cSjsg u32 rv740_get_dll_speed(bool is_gddr5, u32 memory_clock);
2147ccd5a2cSjsg u32 rv740_get_decoded_reference_divider(u32 encoded_ref);
2157ccd5a2cSjsg 
2167ccd5a2cSjsg /* rv770 */
2177ccd5a2cSjsg u32 rv770_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf);
2187ccd5a2cSjsg int rv770_populate_vddc_value(struct radeon_device *rdev, u16 vddc,
2197ccd5a2cSjsg 			      RV770_SMC_VOLTAGE_VALUE *voltage);
2207ccd5a2cSjsg int rv770_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
2217ccd5a2cSjsg 			      RV770_SMC_VOLTAGE_VALUE *voltage);
2227ccd5a2cSjsg u8 rv770_get_seq_value(struct radeon_device *rdev,
2237ccd5a2cSjsg 		       struct rv7xx_pl *pl);
2247ccd5a2cSjsg int rv770_populate_initial_mvdd_value(struct radeon_device *rdev,
2257ccd5a2cSjsg 				      RV770_SMC_VOLTAGE_VALUE *voltage);
2267ccd5a2cSjsg u32 rv770_calculate_memory_refresh_rate(struct radeon_device *rdev,
2277ccd5a2cSjsg 					u32 engine_clock);
2287ccd5a2cSjsg void rv770_program_response_times(struct radeon_device *rdev);
2297ccd5a2cSjsg int rv770_populate_smc_sp(struct radeon_device *rdev,
2307ccd5a2cSjsg 			  struct radeon_ps *radeon_state,
2317ccd5a2cSjsg 			  RV770_SMC_SWSTATE *smc_state);
2327ccd5a2cSjsg int rv770_populate_smc_t(struct radeon_device *rdev,
2337ccd5a2cSjsg 			 struct radeon_ps *radeon_state,
2347ccd5a2cSjsg 			 RV770_SMC_SWSTATE *smc_state);
2357ccd5a2cSjsg void rv770_read_voltage_smio_registers(struct radeon_device *rdev);
2367ccd5a2cSjsg void rv770_get_memory_type(struct radeon_device *rdev);
2377ccd5a2cSjsg void r7xx_start_smc(struct radeon_device *rdev);
2387ccd5a2cSjsg u8 rv770_get_memory_module_index(struct radeon_device *rdev);
2397ccd5a2cSjsg void rv770_get_max_vddc(struct radeon_device *rdev);
2407ccd5a2cSjsg void rv770_get_pcie_gen2_status(struct radeon_device *rdev);
2417ccd5a2cSjsg void rv770_enable_acpi_pm(struct radeon_device *rdev);
2427ccd5a2cSjsg void rv770_restore_cgcg(struct radeon_device *rdev);
2437ccd5a2cSjsg bool rv770_dpm_enabled(struct radeon_device *rdev);
2447ccd5a2cSjsg void rv770_enable_voltage_control(struct radeon_device *rdev,
2457ccd5a2cSjsg 				  bool enable);
2467ccd5a2cSjsg void rv770_enable_backbias(struct radeon_device *rdev,
2477ccd5a2cSjsg 			   bool enable);
2487ccd5a2cSjsg void rv770_enable_thermal_protection(struct radeon_device *rdev,
2497ccd5a2cSjsg 				     bool enable);
2507ccd5a2cSjsg void rv770_enable_auto_throttle_source(struct radeon_device *rdev,
2517ccd5a2cSjsg 				       enum radeon_dpm_auto_throttle_src source,
2527ccd5a2cSjsg 				       bool enable);
2537ccd5a2cSjsg void rv770_setup_bsp(struct radeon_device *rdev);
2547ccd5a2cSjsg void rv770_program_git(struct radeon_device *rdev);
2557ccd5a2cSjsg void rv770_program_tp(struct radeon_device *rdev);
2567ccd5a2cSjsg void rv770_program_tpp(struct radeon_device *rdev);
2577ccd5a2cSjsg void rv770_program_sstp(struct radeon_device *rdev);
2587ccd5a2cSjsg void rv770_program_engine_speed_parameters(struct radeon_device *rdev);
2597ccd5a2cSjsg void rv770_program_vc(struct radeon_device *rdev);
2607ccd5a2cSjsg void rv770_clear_vc(struct radeon_device *rdev);
2617ccd5a2cSjsg int rv770_upload_firmware(struct radeon_device *rdev);
2627ccd5a2cSjsg void rv770_stop_dpm(struct radeon_device *rdev);
2637ccd5a2cSjsg void r7xx_stop_smc(struct radeon_device *rdev);
2647ccd5a2cSjsg void rv770_reset_smio_status(struct radeon_device *rdev);
2657ccd5a2cSjsg int rv770_restrict_performance_levels_before_switch(struct radeon_device *rdev);
2667ccd5a2cSjsg int rv770_dpm_force_performance_level(struct radeon_device *rdev,
2677ccd5a2cSjsg 				      enum radeon_dpm_forced_level level);
2687ccd5a2cSjsg int rv770_halt_smc(struct radeon_device *rdev);
2697ccd5a2cSjsg int rv770_resume_smc(struct radeon_device *rdev);
2707ccd5a2cSjsg int rv770_set_sw_state(struct radeon_device *rdev);
2717ccd5a2cSjsg int rv770_set_boot_state(struct radeon_device *rdev);
2727ccd5a2cSjsg int rv7xx_parse_power_table(struct radeon_device *rdev);
2737ccd5a2cSjsg void rv770_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
2747ccd5a2cSjsg 					      struct radeon_ps *new_ps,
2757ccd5a2cSjsg 					      struct radeon_ps *old_ps);
2767ccd5a2cSjsg void rv770_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
2777ccd5a2cSjsg 					     struct radeon_ps *new_ps,
2787ccd5a2cSjsg 					     struct radeon_ps *old_ps);
2797ccd5a2cSjsg void rv770_get_engine_memory_ss(struct radeon_device *rdev);
2807ccd5a2cSjsg 
2817ccd5a2cSjsg /* smc */
2827ccd5a2cSjsg int rv770_write_smc_soft_register(struct radeon_device *rdev,
2837ccd5a2cSjsg 				  u16 reg_offset, u32 value);
2847ccd5a2cSjsg 
2857ccd5a2cSjsg #endif
286