1*7ccd5a2cSjsg /* 2*7ccd5a2cSjsg * Copyright 2011 Advanced Micro Devices, Inc. 3*7ccd5a2cSjsg * 4*7ccd5a2cSjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*7ccd5a2cSjsg * copy of this software and associated documentation files (the "Software"), 6*7ccd5a2cSjsg * to deal in the Software without restriction, including without limitation 7*7ccd5a2cSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*7ccd5a2cSjsg * and/or sell copies of the Software, and to permit persons to whom the 9*7ccd5a2cSjsg * Software is furnished to do so, subject to the following conditions: 10*7ccd5a2cSjsg * 11*7ccd5a2cSjsg * The above copyright notice and this permission notice shall be included in 12*7ccd5a2cSjsg * all copies or substantial portions of the Software. 13*7ccd5a2cSjsg * 14*7ccd5a2cSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*7ccd5a2cSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*7ccd5a2cSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*7ccd5a2cSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*7ccd5a2cSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*7ccd5a2cSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*7ccd5a2cSjsg * OTHER DEALINGS IN THE SOFTWARE. 21*7ccd5a2cSjsg * 22*7ccd5a2cSjsg */ 23*7ccd5a2cSjsg #ifndef RV740_H 24*7ccd5a2cSjsg #define RV740_H 25*7ccd5a2cSjsg 26*7ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL 0x600 27*7ccd5a2cSjsg #define SPLL_RESET (1 << 0) 28*7ccd5a2cSjsg #define SPLL_SLEEP (1 << 1) 29*7ccd5a2cSjsg #define SPLL_BYPASS_EN (1 << 3) 30*7ccd5a2cSjsg #define SPLL_REF_DIV(x) ((x) << 4) 31*7ccd5a2cSjsg #define SPLL_REF_DIV_MASK (0x3f << 4) 32*7ccd5a2cSjsg #define SPLL_PDIV_A(x) ((x) << 20) 33*7ccd5a2cSjsg #define SPLL_PDIV_A_MASK (0x7f << 20) 34*7ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_2 0x604 35*7ccd5a2cSjsg #define SCLK_MUX_SEL(x) ((x) << 0) 36*7ccd5a2cSjsg #define SCLK_MUX_SEL_MASK (0x1ff << 0) 37*7ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_3 0x608 38*7ccd5a2cSjsg #define SPLL_FB_DIV(x) ((x) << 0) 39*7ccd5a2cSjsg #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 40*7ccd5a2cSjsg #define SPLL_DITHEN (1 << 28) 41*7ccd5a2cSjsg 42*7ccd5a2cSjsg #define MPLL_CNTL_MODE 0x61c 43*7ccd5a2cSjsg #define SS_SSEN (1 << 24) 44*7ccd5a2cSjsg 45*7ccd5a2cSjsg #define MPLL_AD_FUNC_CNTL 0x624 46*7ccd5a2cSjsg #define CLKF(x) ((x) << 0) 47*7ccd5a2cSjsg #define CLKF_MASK (0x7f << 0) 48*7ccd5a2cSjsg #define CLKR(x) ((x) << 7) 49*7ccd5a2cSjsg #define CLKR_MASK (0x1f << 7) 50*7ccd5a2cSjsg #define CLKFRAC(x) ((x) << 12) 51*7ccd5a2cSjsg #define CLKFRAC_MASK (0x1f << 12) 52*7ccd5a2cSjsg #define YCLK_POST_DIV(x) ((x) << 17) 53*7ccd5a2cSjsg #define YCLK_POST_DIV_MASK (3 << 17) 54*7ccd5a2cSjsg #define IBIAS(x) ((x) << 20) 55*7ccd5a2cSjsg #define IBIAS_MASK (0x3ff << 20) 56*7ccd5a2cSjsg #define RESET (1 << 30) 57*7ccd5a2cSjsg #define PDNB (1 << 31) 58*7ccd5a2cSjsg #define MPLL_AD_FUNC_CNTL_2 0x628 59*7ccd5a2cSjsg #define BYPASS (1 << 19) 60*7ccd5a2cSjsg #define BIAS_GEN_PDNB (1 << 24) 61*7ccd5a2cSjsg #define RESET_EN (1 << 25) 62*7ccd5a2cSjsg #define VCO_MODE (1 << 29) 63*7ccd5a2cSjsg #define MPLL_DQ_FUNC_CNTL 0x62c 64*7ccd5a2cSjsg #define MPLL_DQ_FUNC_CNTL_2 0x630 65*7ccd5a2cSjsg 66*7ccd5a2cSjsg #define MCLK_PWRMGT_CNTL 0x648 67*7ccd5a2cSjsg #define DLL_SPEED(x) ((x) << 0) 68*7ccd5a2cSjsg #define DLL_SPEED_MASK (0x1f << 0) 69*7ccd5a2cSjsg # define MPLL_PWRMGT_OFF (1 << 5) 70*7ccd5a2cSjsg # define DLL_READY (1 << 6) 71*7ccd5a2cSjsg # define MC_INT_CNTL (1 << 7) 72*7ccd5a2cSjsg # define MRDCKA0_SLEEP (1 << 8) 73*7ccd5a2cSjsg # define MRDCKA1_SLEEP (1 << 9) 74*7ccd5a2cSjsg # define MRDCKB0_SLEEP (1 << 10) 75*7ccd5a2cSjsg # define MRDCKB1_SLEEP (1 << 11) 76*7ccd5a2cSjsg # define MRDCKC0_SLEEP (1 << 12) 77*7ccd5a2cSjsg # define MRDCKC1_SLEEP (1 << 13) 78*7ccd5a2cSjsg # define MRDCKD0_SLEEP (1 << 14) 79*7ccd5a2cSjsg # define MRDCKD1_SLEEP (1 << 15) 80*7ccd5a2cSjsg # define MRDCKA0_RESET (1 << 16) 81*7ccd5a2cSjsg # define MRDCKA1_RESET (1 << 17) 82*7ccd5a2cSjsg # define MRDCKB0_RESET (1 << 18) 83*7ccd5a2cSjsg # define MRDCKB1_RESET (1 << 19) 84*7ccd5a2cSjsg # define MRDCKC0_RESET (1 << 20) 85*7ccd5a2cSjsg # define MRDCKC1_RESET (1 << 21) 86*7ccd5a2cSjsg # define MRDCKD0_RESET (1 << 22) 87*7ccd5a2cSjsg # define MRDCKD1_RESET (1 << 23) 88*7ccd5a2cSjsg # define DLL_READY_READ (1 << 24) 89*7ccd5a2cSjsg # define USE_DISPLAY_GAP (1 << 25) 90*7ccd5a2cSjsg # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 91*7ccd5a2cSjsg # define MPLL_TURNOFF_D2 (1 << 28) 92*7ccd5a2cSjsg #define DLL_CNTL 0x64c 93*7ccd5a2cSjsg # define MRDCKA0_BYPASS (1 << 24) 94*7ccd5a2cSjsg # define MRDCKA1_BYPASS (1 << 25) 95*7ccd5a2cSjsg # define MRDCKB0_BYPASS (1 << 26) 96*7ccd5a2cSjsg # define MRDCKB1_BYPASS (1 << 27) 97*7ccd5a2cSjsg # define MRDCKC0_BYPASS (1 << 28) 98*7ccd5a2cSjsg # define MRDCKC1_BYPASS (1 << 29) 99*7ccd5a2cSjsg # define MRDCKD0_BYPASS (1 << 30) 100*7ccd5a2cSjsg # define MRDCKD1_BYPASS (1 << 31) 101*7ccd5a2cSjsg 102*7ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM 0x790 103*7ccd5a2cSjsg #define SSEN (1 << 0) 104*7ccd5a2cSjsg #define CLK_S(x) ((x) << 4) 105*7ccd5a2cSjsg #define CLK_S_MASK (0xfff << 4) 106*7ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM_2 0x794 107*7ccd5a2cSjsg #define CLK_V(x) ((x) << 0) 108*7ccd5a2cSjsg #define CLK_V_MASK (0x3ffffff << 0) 109*7ccd5a2cSjsg 110*7ccd5a2cSjsg #define MPLL_SS1 0x85c 111*7ccd5a2cSjsg #define CLKV(x) ((x) << 0) 112*7ccd5a2cSjsg #define CLKV_MASK (0x3ffffff << 0) 113*7ccd5a2cSjsg #define MPLL_SS2 0x860 114*7ccd5a2cSjsg #define CLKS(x) ((x) << 0) 115*7ccd5a2cSjsg #define CLKS_MASK (0xfff << 0) 116*7ccd5a2cSjsg 117*7ccd5a2cSjsg #endif 118