1*7ccd5a2cSjsg /* 2*7ccd5a2cSjsg * Copyright 2011 Advanced Micro Devices, Inc. 3*7ccd5a2cSjsg * 4*7ccd5a2cSjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*7ccd5a2cSjsg * copy of this software and associated documentation files (the "Software"), 6*7ccd5a2cSjsg * to deal in the Software without restriction, including without limitation 7*7ccd5a2cSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*7ccd5a2cSjsg * and/or sell copies of the Software, and to permit persons to whom the 9*7ccd5a2cSjsg * Software is furnished to do so, subject to the following conditions: 10*7ccd5a2cSjsg * 11*7ccd5a2cSjsg * The above copyright notice and this permission notice shall be included in 12*7ccd5a2cSjsg * all copies or substantial portions of the Software. 13*7ccd5a2cSjsg * 14*7ccd5a2cSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*7ccd5a2cSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*7ccd5a2cSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*7ccd5a2cSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*7ccd5a2cSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*7ccd5a2cSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*7ccd5a2cSjsg * OTHER DEALINGS IN THE SOFTWARE. 21*7ccd5a2cSjsg * 22*7ccd5a2cSjsg */ 23*7ccd5a2cSjsg #ifndef RV6XXD_H 24*7ccd5a2cSjsg #define RV6XXD_H 25*7ccd5a2cSjsg 26*7ccd5a2cSjsg /* RV6xx power management */ 27*7ccd5a2cSjsg #define SPLL_CNTL_MODE 0x60c 28*7ccd5a2cSjsg # define SPLL_DIV_SYNC (1 << 5) 29*7ccd5a2cSjsg 30*7ccd5a2cSjsg #define GENERAL_PWRMGT 0x618 31*7ccd5a2cSjsg # define GLOBAL_PWRMGT_EN (1 << 0) 32*7ccd5a2cSjsg # define STATIC_PM_EN (1 << 1) 33*7ccd5a2cSjsg # define MOBILE_SU (1 << 2) 34*7ccd5a2cSjsg # define THERMAL_PROTECTION_DIS (1 << 3) 35*7ccd5a2cSjsg # define THERMAL_PROTECTION_TYPE (1 << 4) 36*7ccd5a2cSjsg # define ENABLE_GEN2PCIE (1 << 5) 37*7ccd5a2cSjsg # define SW_GPIO_INDEX(x) ((x) << 6) 38*7ccd5a2cSjsg # define SW_GPIO_INDEX_MASK (3 << 6) 39*7ccd5a2cSjsg # define LOW_VOLT_D2_ACPI (1 << 8) 40*7ccd5a2cSjsg # define LOW_VOLT_D3_ACPI (1 << 9) 41*7ccd5a2cSjsg # define VOLT_PWRMGT_EN (1 << 10) 42*7ccd5a2cSjsg # define BACKBIAS_PAD_EN (1 << 16) 43*7ccd5a2cSjsg # define BACKBIAS_VALUE (1 << 17) 44*7ccd5a2cSjsg # define BACKBIAS_DPM_CNTL (1 << 18) 45*7ccd5a2cSjsg # define DYN_SPREAD_SPECTRUM_EN (1 << 21) 46*7ccd5a2cSjsg 47*7ccd5a2cSjsg #define MCLK_PWRMGT_CNTL 0x624 48*7ccd5a2cSjsg # define MPLL_PWRMGT_OFF (1 << 0) 49*7ccd5a2cSjsg # define YCLK_TURNOFF (1 << 1) 50*7ccd5a2cSjsg # define MPLL_TURNOFF (1 << 2) 51*7ccd5a2cSjsg # define SU_MCLK_USE_BCLK (1 << 3) 52*7ccd5a2cSjsg # define DLL_READY (1 << 4) 53*7ccd5a2cSjsg # define MC_BUSY (1 << 5) 54*7ccd5a2cSjsg # define MC_INT_CNTL (1 << 7) 55*7ccd5a2cSjsg # define MRDCKA_SLEEP (1 << 8) 56*7ccd5a2cSjsg # define MRDCKB_SLEEP (1 << 9) 57*7ccd5a2cSjsg # define MRDCKC_SLEEP (1 << 10) 58*7ccd5a2cSjsg # define MRDCKD_SLEEP (1 << 11) 59*7ccd5a2cSjsg # define MRDCKE_SLEEP (1 << 12) 60*7ccd5a2cSjsg # define MRDCKF_SLEEP (1 << 13) 61*7ccd5a2cSjsg # define MRDCKG_SLEEP (1 << 14) 62*7ccd5a2cSjsg # define MRDCKH_SLEEP (1 << 15) 63*7ccd5a2cSjsg # define MRDCKA_RESET (1 << 16) 64*7ccd5a2cSjsg # define MRDCKB_RESET (1 << 17) 65*7ccd5a2cSjsg # define MRDCKC_RESET (1 << 18) 66*7ccd5a2cSjsg # define MRDCKD_RESET (1 << 19) 67*7ccd5a2cSjsg # define MRDCKE_RESET (1 << 20) 68*7ccd5a2cSjsg # define MRDCKF_RESET (1 << 21) 69*7ccd5a2cSjsg # define MRDCKG_RESET (1 << 22) 70*7ccd5a2cSjsg # define MRDCKH_RESET (1 << 23) 71*7ccd5a2cSjsg # define DLL_READY_READ (1 << 24) 72*7ccd5a2cSjsg # define USE_DISPLAY_GAP (1 << 25) 73*7ccd5a2cSjsg # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 74*7ccd5a2cSjsg # define USE_DISPLAY_GAP_CTXSW (1 << 27) 75*7ccd5a2cSjsg # define MPLL_TURNOFF_D2 (1 << 28) 76*7ccd5a2cSjsg # define USE_DISPLAY_URGENT_CTXSW (1 << 29) 77*7ccd5a2cSjsg 78*7ccd5a2cSjsg #define MPLL_FREQ_LEVEL_0 0x6e8 79*7ccd5a2cSjsg # define LEVEL0_MPLL_POST_DIV(x) ((x) << 0) 80*7ccd5a2cSjsg # define LEVEL0_MPLL_POST_DIV_MASK (0xff << 0) 81*7ccd5a2cSjsg # define LEVEL0_MPLL_FB_DIV(x) ((x) << 8) 82*7ccd5a2cSjsg # define LEVEL0_MPLL_FB_DIV_MASK (0xfff << 8) 83*7ccd5a2cSjsg # define LEVEL0_MPLL_REF_DIV(x) ((x) << 20) 84*7ccd5a2cSjsg # define LEVEL0_MPLL_REF_DIV_MASK (0x3f << 20) 85*7ccd5a2cSjsg # define LEVEL0_MPLL_DIV_EN (1 << 28) 86*7ccd5a2cSjsg # define LEVEL0_DLL_BYPASS (1 << 29) 87*7ccd5a2cSjsg # define LEVEL0_DLL_RESET (1 << 30) 88*7ccd5a2cSjsg 89*7ccd5a2cSjsg #define VID_RT 0x6f8 90*7ccd5a2cSjsg # define VID_CRT(x) ((x) << 0) 91*7ccd5a2cSjsg # define VID_CRT_MASK (0x1fff << 0) 92*7ccd5a2cSjsg # define VID_CRTU(x) ((x) << 13) 93*7ccd5a2cSjsg # define VID_CRTU_MASK (7 << 13) 94*7ccd5a2cSjsg # define SSTU(x) ((x) << 16) 95*7ccd5a2cSjsg # define SSTU_MASK (7 << 16) 96*7ccd5a2cSjsg # define VID_SWT(x) ((x) << 19) 97*7ccd5a2cSjsg # define VID_SWT_MASK (0x1f << 19) 98*7ccd5a2cSjsg # define BRT(x) ((x) << 24) 99*7ccd5a2cSjsg # define BRT_MASK (0xff << 24) 100*7ccd5a2cSjsg 101*7ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX 0x70c 102*7ccd5a2cSjsg # define TARGET_PROFILE_INDEX_MASK (3 << 0) 103*7ccd5a2cSjsg # define TARGET_PROFILE_INDEX_SHIFT 0 104*7ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_MASK (3 << 2) 105*7ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_SHIFT 2 106*7ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX(x) ((x) << 4) 107*7ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX_MASK (3 << 4) 108*7ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX_SHIFT 4 109*7ccd5a2cSjsg # define CURR_MCLK_INDEX_MASK (3 << 6) 110*7ccd5a2cSjsg # define CURR_MCLK_INDEX_SHIFT 6 111*7ccd5a2cSjsg # define CURR_SCLK_INDEX_MASK (0x1f << 8) 112*7ccd5a2cSjsg # define CURR_SCLK_INDEX_SHIFT 8 113*7ccd5a2cSjsg # define CURR_VID_INDEX_MASK (3 << 13) 114*7ccd5a2cSjsg # define CURR_VID_INDEX_SHIFT 13 115*7ccd5a2cSjsg 116*7ccd5a2cSjsg #define VID_UPPER_GPIO_CNTL 0x740 117*7ccd5a2cSjsg # define CTXSW_UPPER_GPIO_VALUES(x) ((x) << 0) 118*7ccd5a2cSjsg # define CTXSW_UPPER_GPIO_VALUES_MASK (7 << 0) 119*7ccd5a2cSjsg # define HIGH_UPPER_GPIO_VALUES(x) ((x) << 3) 120*7ccd5a2cSjsg # define HIGH_UPPER_GPIO_VALUES_MASK (7 << 3) 121*7ccd5a2cSjsg # define MEDIUM_UPPER_GPIO_VALUES(x) ((x) << 6) 122*7ccd5a2cSjsg # define MEDIUM_UPPER_GPIO_VALUES_MASK (7 << 6) 123*7ccd5a2cSjsg # define LOW_UPPER_GPIO_VALUES(x) ((x) << 9) 124*7ccd5a2cSjsg # define LOW_UPPER_GPIO_VALUES_MASK (7 << 9) 125*7ccd5a2cSjsg # define CTXSW_BACKBIAS_VALUE (1 << 12) 126*7ccd5a2cSjsg # define HIGH_BACKBIAS_VALUE (1 << 13) 127*7ccd5a2cSjsg # define MEDIUM_BACKBIAS_VALUE (1 << 14) 128*7ccd5a2cSjsg # define LOW_BACKBIAS_VALUE (1 << 15) 129*7ccd5a2cSjsg 130*7ccd5a2cSjsg #define CG_DISPLAY_GAP_CNTL 0x7dc 131*7ccd5a2cSjsg # define DISP1_GAP(x) ((x) << 0) 132*7ccd5a2cSjsg # define DISP1_GAP_MASK (3 << 0) 133*7ccd5a2cSjsg # define DISP2_GAP(x) ((x) << 2) 134*7ccd5a2cSjsg # define DISP2_GAP_MASK (3 << 2) 135*7ccd5a2cSjsg # define VBI_TIMER_COUNT(x) ((x) << 4) 136*7ccd5a2cSjsg # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 137*7ccd5a2cSjsg # define VBI_TIMER_UNIT(x) ((x) << 20) 138*7ccd5a2cSjsg # define VBI_TIMER_UNIT_MASK (7 << 20) 139*7ccd5a2cSjsg # define DISP1_GAP_MCHG(x) ((x) << 24) 140*7ccd5a2cSjsg # define DISP1_GAP_MCHG_MASK (3 << 24) 141*7ccd5a2cSjsg # define DISP2_GAP_MCHG(x) ((x) << 26) 142*7ccd5a2cSjsg # define DISP2_GAP_MCHG_MASK (3 << 26) 143*7ccd5a2cSjsg 144*7ccd5a2cSjsg #define CG_THERMAL_CTRL 0x7f0 145*7ccd5a2cSjsg # define DPM_EVENT_SRC(x) ((x) << 0) 146*7ccd5a2cSjsg # define DPM_EVENT_SRC_MASK (7 << 0) 147*7ccd5a2cSjsg # define THERM_INC_CLK (1 << 3) 148*7ccd5a2cSjsg # define TOFFSET(x) ((x) << 4) 149*7ccd5a2cSjsg # define TOFFSET_MASK (0xff << 4) 150*7ccd5a2cSjsg # define DIG_THERM_DPM(x) ((x) << 12) 151*7ccd5a2cSjsg # define DIG_THERM_DPM_MASK (0xff << 12) 152*7ccd5a2cSjsg # define CTF_SEL(x) ((x) << 20) 153*7ccd5a2cSjsg # define CTF_SEL_MASK (7 << 20) 154*7ccd5a2cSjsg # define CTF_PAD_POLARITY (1 << 23) 155*7ccd5a2cSjsg # define CTF_PAD_EN (1 << 24) 156*7ccd5a2cSjsg 157*7ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM_LOW 0x820 158*7ccd5a2cSjsg # define SSEN (1 << 0) 159*7ccd5a2cSjsg # define CLKS(x) ((x) << 3) 160*7ccd5a2cSjsg # define CLKS_MASK (0xff << 3) 161*7ccd5a2cSjsg # define CLKS_SHIFT 3 162*7ccd5a2cSjsg # define CLKV(x) ((x) << 11) 163*7ccd5a2cSjsg # define CLKV_MASK (0x7ff << 11) 164*7ccd5a2cSjsg # define CLKV_SHIFT 11 165*7ccd5a2cSjsg #define CG_MPLL_SPREAD_SPECTRUM 0x830 166*7ccd5a2cSjsg 167*7ccd5a2cSjsg #define CITF_CNTL 0x200c 168*7ccd5a2cSjsg # define BLACKOUT_RD (1 << 0) 169*7ccd5a2cSjsg # define BLACKOUT_WR (1 << 1) 170*7ccd5a2cSjsg 171*7ccd5a2cSjsg #define RAMCFG 0x2408 172*7ccd5a2cSjsg #define NOOFBANK_SHIFT 0 173*7ccd5a2cSjsg #define NOOFBANK_MASK 0x00000001 174*7ccd5a2cSjsg #define NOOFRANK_SHIFT 1 175*7ccd5a2cSjsg #define NOOFRANK_MASK 0x00000002 176*7ccd5a2cSjsg #define NOOFROWS_SHIFT 2 177*7ccd5a2cSjsg #define NOOFROWS_MASK 0x0000001C 178*7ccd5a2cSjsg #define NOOFCOLS_SHIFT 5 179*7ccd5a2cSjsg #define NOOFCOLS_MASK 0x00000060 180*7ccd5a2cSjsg #define CHANSIZE_SHIFT 7 181*7ccd5a2cSjsg #define CHANSIZE_MASK 0x00000080 182*7ccd5a2cSjsg #define BURSTLENGTH_SHIFT 8 183*7ccd5a2cSjsg #define BURSTLENGTH_MASK 0x00000100 184*7ccd5a2cSjsg #define CHANSIZE_OVERRIDE (1 << 10) 185*7ccd5a2cSjsg 186*7ccd5a2cSjsg #define SQM_RATIO 0x2424 187*7ccd5a2cSjsg # define STATE0(x) ((x) << 0) 188*7ccd5a2cSjsg # define STATE0_MASK (0xff << 0) 189*7ccd5a2cSjsg # define STATE1(x) ((x) << 8) 190*7ccd5a2cSjsg # define STATE1_MASK (0xff << 8) 191*7ccd5a2cSjsg # define STATE2(x) ((x) << 16) 192*7ccd5a2cSjsg # define STATE2_MASK (0xff << 16) 193*7ccd5a2cSjsg # define STATE3(x) ((x) << 24) 194*7ccd5a2cSjsg # define STATE3_MASK (0xff << 24) 195*7ccd5a2cSjsg 196*7ccd5a2cSjsg #define ARB_RFSH_CNTL 0x2460 197*7ccd5a2cSjsg # define ENABLE (1 << 0) 198*7ccd5a2cSjsg #define ARB_RFSH_RATE 0x2464 199*7ccd5a2cSjsg # define POWERMODE0(x) ((x) << 0) 200*7ccd5a2cSjsg # define POWERMODE0_MASK (0xff << 0) 201*7ccd5a2cSjsg # define POWERMODE1(x) ((x) << 8) 202*7ccd5a2cSjsg # define POWERMODE1_MASK (0xff << 8) 203*7ccd5a2cSjsg # define POWERMODE2(x) ((x) << 16) 204*7ccd5a2cSjsg # define POWERMODE2_MASK (0xff << 16) 205*7ccd5a2cSjsg # define POWERMODE3(x) ((x) << 24) 206*7ccd5a2cSjsg # define POWERMODE3_MASK (0xff << 24) 207*7ccd5a2cSjsg 208*7ccd5a2cSjsg #define MC_SEQ_DRAM 0x2608 209*7ccd5a2cSjsg # define CKE_DYN (1 << 12) 210*7ccd5a2cSjsg 211*7ccd5a2cSjsg #define MC_SEQ_CMD 0x26c4 212*7ccd5a2cSjsg 213*7ccd5a2cSjsg #define MC_SEQ_RESERVE_S 0x2890 214*7ccd5a2cSjsg #define MC_SEQ_RESERVE_M 0x2894 215*7ccd5a2cSjsg 216*7ccd5a2cSjsg #define LVTMA_DATA_SYNCHRONIZATION 0x7adc 217*7ccd5a2cSjsg # define LVTMA_PFREQCHG (1 << 8) 218*7ccd5a2cSjsg #define DCE3_LVTMA_DATA_SYNCHRONIZATION 0x7f98 219*7ccd5a2cSjsg 220*7ccd5a2cSjsg /* PCIE indirect regs */ 221*7ccd5a2cSjsg #define PCIE_P_CNTL 0x40 222*7ccd5a2cSjsg # define P_PLL_PWRDN_IN_L1L23 (1 << 3) 223*7ccd5a2cSjsg # define P_PLL_BUF_PDNB (1 << 4) 224*7ccd5a2cSjsg # define P_PLL_PDNB (1 << 9) 225*7ccd5a2cSjsg # define P_ALLOW_PRX_FRONTEND_SHUTOFF (1 << 12) 226*7ccd5a2cSjsg /* PCIE PORT indirect regs */ 227*7ccd5a2cSjsg #define PCIE_LC_CNTL 0xa0 228*7ccd5a2cSjsg # define LC_L0S_INACTIVITY(x) ((x) << 8) 229*7ccd5a2cSjsg # define LC_L0S_INACTIVITY_MASK (0xf << 8) 230*7ccd5a2cSjsg # define LC_L0S_INACTIVITY_SHIFT 8 231*7ccd5a2cSjsg # define LC_L1_INACTIVITY(x) ((x) << 12) 232*7ccd5a2cSjsg # define LC_L1_INACTIVITY_MASK (0xf << 12) 233*7ccd5a2cSjsg # define LC_L1_INACTIVITY_SHIFT 12 234*7ccd5a2cSjsg # define LC_PMI_TO_L1_DIS (1 << 16) 235*7ccd5a2cSjsg # define LC_ASPM_TO_L1_DIS (1 << 24) 236*7ccd5a2cSjsg #define PCIE_LC_SPEED_CNTL 0xa4 237*7ccd5a2cSjsg # define LC_GEN2_EN (1 << 0) 238*7ccd5a2cSjsg # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 7) 239*7ccd5a2cSjsg # define LC_CURRENT_DATA_RATE (1 << 11) 240*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 241*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 242*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 243*7ccd5a2cSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 244*7ccd5a2cSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 245*7ccd5a2cSjsg 246*7ccd5a2cSjsg #endif 247