11099013bSjsg /*
21099013bSjsg * Copyright 2008 Jerome Glisse.
31099013bSjsg * All Rights Reserved.
41099013bSjsg *
51099013bSjsg * Permission is hereby granted, free of charge, to any person obtaining a
61099013bSjsg * copy of this software and associated documentation files (the "Software"),
71099013bSjsg * to deal in the Software without restriction, including without limitation
81099013bSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
91099013bSjsg * and/or sell copies of the Software, and to permit persons to whom the
101099013bSjsg * Software is furnished to do so, subject to the following conditions:
111099013bSjsg *
121099013bSjsg * The above copyright notice and this permission notice (including the next
131099013bSjsg * paragraph) shall be included in all copies or substantial portions of the
141099013bSjsg * Software.
151099013bSjsg *
161099013bSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171099013bSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181099013bSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
191099013bSjsg * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
201099013bSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
211099013bSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
221099013bSjsg * DEALINGS IN THE SOFTWARE.
231099013bSjsg *
241099013bSjsg * Authors:
251099013bSjsg * Jerome Glisse <glisse@freedesktop.org>
261099013bSjsg */
27c349dbc7Sjsg
287f4dd379Sjsg #include <linux/list_sort.h>
29c349dbc7Sjsg #include <linux/pci.h>
30c349dbc7Sjsg #include <linux/uaccess.h>
31c349dbc7Sjsg
32c349dbc7Sjsg #include <drm/drm_device.h>
33c349dbc7Sjsg #include <drm/drm_file.h>
347f4dd379Sjsg #include <drm/radeon_drm.h>
35c349dbc7Sjsg
361099013bSjsg #include "radeon.h"
37c349dbc7Sjsg #include "radeon_reg.h"
387ccd5a2cSjsg #include "radeon_trace.h"
391099013bSjsg
407ccd5a2cSjsg #define RADEON_CS_MAX_PRIORITY 32u
417ccd5a2cSjsg #define RADEON_CS_NUM_BUCKETS (RADEON_CS_MAX_PRIORITY + 1)
427ccd5a2cSjsg
437ccd5a2cSjsg /* This is based on the bucket sort with O(n) time complexity.
447ccd5a2cSjsg * An item with priority "i" is added to bucket[i]. The lists are then
457ccd5a2cSjsg * concatenated in descending order.
467ccd5a2cSjsg */
477ccd5a2cSjsg struct radeon_cs_buckets {
487ccd5a2cSjsg struct list_head bucket[RADEON_CS_NUM_BUCKETS];
497ccd5a2cSjsg };
507ccd5a2cSjsg
radeon_cs_buckets_init(struct radeon_cs_buckets * b)517ccd5a2cSjsg static void radeon_cs_buckets_init(struct radeon_cs_buckets *b)
527ccd5a2cSjsg {
537ccd5a2cSjsg unsigned i;
547ccd5a2cSjsg
557ccd5a2cSjsg for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++)
567ccd5a2cSjsg INIT_LIST_HEAD(&b->bucket[i]);
577ccd5a2cSjsg }
587ccd5a2cSjsg
radeon_cs_buckets_add(struct radeon_cs_buckets * b,struct list_head * item,unsigned priority)597ccd5a2cSjsg static void radeon_cs_buckets_add(struct radeon_cs_buckets *b,
607ccd5a2cSjsg struct list_head *item, unsigned priority)
617ccd5a2cSjsg {
627ccd5a2cSjsg /* Since buffers which appear sooner in the relocation list are
637ccd5a2cSjsg * likely to be used more often than buffers which appear later
647ccd5a2cSjsg * in the list, the sort mustn't change the ordering of buffers
657ccd5a2cSjsg * with the same priority, i.e. it must be stable.
667ccd5a2cSjsg */
677ccd5a2cSjsg list_add_tail(item, &b->bucket[min(priority, RADEON_CS_MAX_PRIORITY)]);
687ccd5a2cSjsg }
697ccd5a2cSjsg
radeon_cs_buckets_get_list(struct radeon_cs_buckets * b,struct list_head * out_list)707ccd5a2cSjsg static void radeon_cs_buckets_get_list(struct radeon_cs_buckets *b,
717ccd5a2cSjsg struct list_head *out_list)
727ccd5a2cSjsg {
737ccd5a2cSjsg unsigned i;
747ccd5a2cSjsg
757ccd5a2cSjsg /* Connect the sorted buckets in the output list. */
767ccd5a2cSjsg for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++) {
777ccd5a2cSjsg list_splice(&b->bucket[i], out_list);
787ccd5a2cSjsg }
797ccd5a2cSjsg }
801099013bSjsg
radeon_cs_parser_relocs(struct radeon_cs_parser * p)811099013bSjsg static int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
821099013bSjsg {
831099013bSjsg struct radeon_cs_chunk *chunk;
847ccd5a2cSjsg struct radeon_cs_buckets buckets;
857ccd5a2cSjsg unsigned i;
867ccd5a2cSjsg bool need_mmap_lock = false;
877ccd5a2cSjsg int r;
881099013bSjsg
897ccd5a2cSjsg if (p->chunk_relocs == NULL) {
901099013bSjsg return 0;
911099013bSjsg }
927ccd5a2cSjsg chunk = p->chunk_relocs;
931099013bSjsg p->dma_reloc_idx = 0;
941099013bSjsg /* FIXME: we assume that each relocs use 4 dwords */
951099013bSjsg p->nrelocs = chunk->length_dw / 4;
965ca02815Sjsg p->relocs = kvcalloc(p->nrelocs, sizeof(struct radeon_bo_list),
975ca02815Sjsg GFP_KERNEL);
981099013bSjsg if (p->relocs == NULL) {
991099013bSjsg return -ENOMEM;
1001099013bSjsg }
1017ccd5a2cSjsg
1027ccd5a2cSjsg radeon_cs_buckets_init(&buckets);
1037ccd5a2cSjsg
1041099013bSjsg for (i = 0; i < p->nrelocs; i++) {
1051099013bSjsg struct drm_radeon_cs_reloc *r;
1067ccd5a2cSjsg struct drm_gem_object *gobj;
1077ccd5a2cSjsg unsigned priority;
1081099013bSjsg
1091099013bSjsg r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
1107f4dd379Sjsg gobj = drm_gem_object_lookup(p->filp, r->handle);
1117ccd5a2cSjsg if (gobj == NULL) {
1121099013bSjsg DRM_ERROR("gem object lookup failed 0x%x\n",
1131099013bSjsg r->handle);
1141099013bSjsg return -ENOENT;
1151099013bSjsg }
1167ccd5a2cSjsg p->relocs[i].robj = gem_to_radeon_bo(gobj);
11739214a00Sderaadt
1187ccd5a2cSjsg /* The userspace buffer priorities are from 0 to 15. A higher
1197ccd5a2cSjsg * number means the buffer is more important.
1207ccd5a2cSjsg * Also, the buffers used for write have a higher priority than
1217ccd5a2cSjsg * the buffers used for read only, which doubles the range
1227ccd5a2cSjsg * to 0 to 31. 32 is reserved for the kernel driver.
1237ccd5a2cSjsg */
1247ccd5a2cSjsg priority = (r->flags & RADEON_RELOC_PRIO_MASK) * 2
1257ccd5a2cSjsg + !!r->write_domain;
1267ccd5a2cSjsg
1277f4dd379Sjsg /* The first reloc of an UVD job is the msg and that must be in
1287f4dd379Sjsg * VRAM, the second reloc is the DPB and for WMV that must be in
1297f4dd379Sjsg * VRAM as well. Also put everything into VRAM on AGP cards and older
1307f4dd379Sjsg * IGP chips to avoid image corruptions
1317f4dd379Sjsg */
1327ccd5a2cSjsg if (p->ring == R600_RING_TYPE_UVD_INDEX &&
1337f4dd379Sjsg (i <= 0 || (p->rdev->flags & RADEON_IS_AGP) ||
1347ccd5a2cSjsg p->rdev->family == CHIP_RS780 ||
1357ccd5a2cSjsg p->rdev->family == CHIP_RS880)) {
1367ccd5a2cSjsg
1377ccd5a2cSjsg /* TODO: is this still needed for NI+ ? */
1387f4dd379Sjsg p->relocs[i].preferred_domains =
1397ccd5a2cSjsg RADEON_GEM_DOMAIN_VRAM;
1407ccd5a2cSjsg
1417ccd5a2cSjsg p->relocs[i].allowed_domains =
1427ccd5a2cSjsg RADEON_GEM_DOMAIN_VRAM;
1437ccd5a2cSjsg
1447ccd5a2cSjsg /* prioritize this over any other relocation */
1457ccd5a2cSjsg priority = RADEON_CS_MAX_PRIORITY;
1467ccd5a2cSjsg } else {
1477ccd5a2cSjsg uint32_t domain = r->write_domain ?
1487ccd5a2cSjsg r->write_domain : r->read_domains;
1497ccd5a2cSjsg
1507ccd5a2cSjsg if (domain & RADEON_GEM_DOMAIN_CPU) {
1517ccd5a2cSjsg DRM_ERROR("RADEON_GEM_DOMAIN_CPU is not valid "
1527ccd5a2cSjsg "for command submission\n");
1537ccd5a2cSjsg return -EINVAL;
154f3eef2b6Sderaadt }
1557ccd5a2cSjsg
1567f4dd379Sjsg p->relocs[i].preferred_domains = domain;
1577ccd5a2cSjsg if (domain == RADEON_GEM_DOMAIN_VRAM)
1587ccd5a2cSjsg domain |= RADEON_GEM_DOMAIN_GTT;
1597ccd5a2cSjsg p->relocs[i].allowed_domains = domain;
1607ccd5a2cSjsg }
1617ccd5a2cSjsg
162ad8b1aafSjsg if (radeon_ttm_tt_has_userptr(p->rdev, p->relocs[i].robj->tbo.ttm)) {
1637f4dd379Sjsg uint32_t domain = p->relocs[i].preferred_domains;
1647ccd5a2cSjsg if (!(domain & RADEON_GEM_DOMAIN_GTT)) {
1657ccd5a2cSjsg DRM_ERROR("Only RADEON_GEM_DOMAIN_GTT is "
1667ccd5a2cSjsg "allowed for userptr BOs\n");
1677ccd5a2cSjsg return -EINVAL;
1687ccd5a2cSjsg }
1697ccd5a2cSjsg need_mmap_lock = true;
1707ccd5a2cSjsg domain = RADEON_GEM_DOMAIN_GTT;
1717f4dd379Sjsg p->relocs[i].preferred_domains = domain;
1727ccd5a2cSjsg p->relocs[i].allowed_domains = domain;
1737ccd5a2cSjsg }
1747ccd5a2cSjsg
1757f4dd379Sjsg /* Objects shared as dma-bufs cannot be moved to VRAM */
1767f4dd379Sjsg if (p->relocs[i].robj->prime_shared_count) {
1777f4dd379Sjsg p->relocs[i].allowed_domains &= ~RADEON_GEM_DOMAIN_VRAM;
1787f4dd379Sjsg if (!p->relocs[i].allowed_domains) {
1797f4dd379Sjsg DRM_ERROR("BO associated with dma-buf cannot "
1807f4dd379Sjsg "be moved to VRAM\n");
1817f4dd379Sjsg return -EINVAL;
1827f4dd379Sjsg }
1837f4dd379Sjsg }
1847f4dd379Sjsg
1857ccd5a2cSjsg p->relocs[i].tv.bo = &p->relocs[i].robj->tbo;
186c349dbc7Sjsg p->relocs[i].tv.num_shared = !r->write_domain;
1877ccd5a2cSjsg
1887ccd5a2cSjsg radeon_cs_buckets_add(&buckets, &p->relocs[i].tv.head,
1897ccd5a2cSjsg priority);
1907ccd5a2cSjsg }
1917ccd5a2cSjsg
1927ccd5a2cSjsg radeon_cs_buckets_get_list(&buckets, &p->validated);
1937ccd5a2cSjsg
1947ccd5a2cSjsg if (p->cs_flags & RADEON_CS_USE_VM)
1957ccd5a2cSjsg p->vm_bos = radeon_vm_get_bos(p->rdev, p->ib.vm,
1967ccd5a2cSjsg &p->validated);
1977ccd5a2cSjsg #ifdef notyet
1987ccd5a2cSjsg if (need_mmap_lock)
199ad8b1aafSjsg mmap_read_lock(current->mm);
2007ccd5a2cSjsg #endif
2017ccd5a2cSjsg
2027ccd5a2cSjsg r = radeon_bo_list_validate(p->rdev, &p->ticket, &p->validated, p->ring);
2037ccd5a2cSjsg
2047ccd5a2cSjsg #ifdef notyet
2057ccd5a2cSjsg if (need_mmap_lock)
206ad8b1aafSjsg mmap_read_unlock(current->mm);
2077ccd5a2cSjsg #endif
2087ccd5a2cSjsg
2097ccd5a2cSjsg return r;
2101099013bSjsg }
2111099013bSjsg
radeon_cs_get_ring(struct radeon_cs_parser * p,u32 ring,s32 priority)2121099013bSjsg static int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
2131099013bSjsg {
2141099013bSjsg p->priority = priority;
2151099013bSjsg
2161099013bSjsg switch (ring) {
2171099013bSjsg default:
2181099013bSjsg DRM_ERROR("unknown ring id: %d\n", ring);
2191099013bSjsg return -EINVAL;
2201099013bSjsg case RADEON_CS_RING_GFX:
2211099013bSjsg p->ring = RADEON_RING_TYPE_GFX_INDEX;
2221099013bSjsg break;
2231099013bSjsg case RADEON_CS_RING_COMPUTE:
2241099013bSjsg if (p->rdev->family >= CHIP_TAHITI) {
2251099013bSjsg if (p->priority > 0)
2261099013bSjsg p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
2271099013bSjsg else
2281099013bSjsg p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
2291099013bSjsg } else
2301099013bSjsg p->ring = RADEON_RING_TYPE_GFX_INDEX;
2311099013bSjsg break;
2321099013bSjsg case RADEON_CS_RING_DMA:
2331099013bSjsg if (p->rdev->family >= CHIP_CAYMAN) {
2341099013bSjsg if (p->priority > 0)
2351099013bSjsg p->ring = R600_RING_TYPE_DMA_INDEX;
2361099013bSjsg else
2371099013bSjsg p->ring = CAYMAN_RING_TYPE_DMA1_INDEX;
2387ccd5a2cSjsg } else if (p->rdev->family >= CHIP_RV770) {
2391099013bSjsg p->ring = R600_RING_TYPE_DMA_INDEX;
2401099013bSjsg } else {
2411099013bSjsg return -EINVAL;
2421099013bSjsg }
2431099013bSjsg break;
2447ccd5a2cSjsg case RADEON_CS_RING_UVD:
2457ccd5a2cSjsg p->ring = R600_RING_TYPE_UVD_INDEX;
2467ccd5a2cSjsg break;
2477ccd5a2cSjsg case RADEON_CS_RING_VCE:
2487ccd5a2cSjsg /* TODO: only use the low priority ring for now */
2497ccd5a2cSjsg p->ring = TN_RING_TYPE_VCE1_INDEX;
2507ccd5a2cSjsg break;
2511099013bSjsg }
2521099013bSjsg return 0;
2531099013bSjsg }
2541099013bSjsg
radeon_cs_sync_rings(struct radeon_cs_parser * p)2557ccd5a2cSjsg static int radeon_cs_sync_rings(struct radeon_cs_parser *p)
2561099013bSjsg {
2577ccd5a2cSjsg struct radeon_bo_list *reloc;
2587ccd5a2cSjsg int r;
2591099013bSjsg
2607ccd5a2cSjsg list_for_each_entry(reloc, &p->validated, tv.head) {
261c349dbc7Sjsg struct dma_resv *resv;
2621099013bSjsg
263c349dbc7Sjsg resv = reloc->robj->tbo.base.resv;
2647ccd5a2cSjsg r = radeon_sync_resv(p->rdev, &p->ib.sync, resv,
265c349dbc7Sjsg reloc->tv.num_shared);
2667ccd5a2cSjsg if (r)
2677ccd5a2cSjsg return r;
2681099013bSjsg }
2697ccd5a2cSjsg return 0;
2701099013bSjsg }
2711099013bSjsg
2721099013bSjsg /* XXX: note that this is called from the legacy UMS CS ioctl as well */
radeon_cs_parser_init(struct radeon_cs_parser * p,void * data)2731099013bSjsg int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
2741099013bSjsg {
2751099013bSjsg struct drm_radeon_cs *cs = data;
2761099013bSjsg uint64_t *chunk_array_ptr;
2775cc96e76Sjsg u64 size;
2785cc96e76Sjsg unsigned i;
2791099013bSjsg u32 ring = RADEON_CS_RING_GFX;
2801099013bSjsg s32 priority = 0;
2811099013bSjsg
2827ccd5a2cSjsg INIT_LIST_HEAD(&p->validated);
2837ccd5a2cSjsg
2841099013bSjsg if (!cs->num_chunks) {
2851099013bSjsg return 0;
2861099013bSjsg }
2877ccd5a2cSjsg
2881099013bSjsg /* get chunks */
2891099013bSjsg p->idx = 0;
2901099013bSjsg p->ib.sa_bo = NULL;
2911099013bSjsg p->const_ib.sa_bo = NULL;
2927ccd5a2cSjsg p->chunk_ib = NULL;
2937ccd5a2cSjsg p->chunk_relocs = NULL;
2947ccd5a2cSjsg p->chunk_flags = NULL;
2957ccd5a2cSjsg p->chunk_const_ib = NULL;
2965ca02815Sjsg p->chunks_array = kvmalloc_array(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
2971099013bSjsg if (p->chunks_array == NULL) {
2981099013bSjsg return -ENOMEM;
2991099013bSjsg }
3001099013bSjsg chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
3017ccd5a2cSjsg if (copy_from_user(p->chunks_array, chunk_array_ptr,
3021099013bSjsg sizeof(uint64_t)*cs->num_chunks)) {
3031099013bSjsg return -EFAULT;
3041099013bSjsg }
3051099013bSjsg p->cs_flags = 0;
3061099013bSjsg p->nchunks = cs->num_chunks;
3075ca02815Sjsg p->chunks = kvcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
3081099013bSjsg if (p->chunks == NULL) {
3091099013bSjsg return -ENOMEM;
3101099013bSjsg }
3111099013bSjsg for (i = 0; i < p->nchunks; i++) {
3121099013bSjsg struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
3131099013bSjsg struct drm_radeon_cs_chunk user_chunk;
3141099013bSjsg uint32_t __user *cdata;
3151099013bSjsg
3161099013bSjsg chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
3177ccd5a2cSjsg if (copy_from_user(&user_chunk, chunk_ptr,
3181099013bSjsg sizeof(struct drm_radeon_cs_chunk))) {
3191099013bSjsg return -EFAULT;
3201099013bSjsg }
3211099013bSjsg p->chunks[i].length_dw = user_chunk.length_dw;
3227ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_RELOCS) {
3237ccd5a2cSjsg p->chunk_relocs = &p->chunks[i];
3241099013bSjsg }
3257ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
3267ccd5a2cSjsg p->chunk_ib = &p->chunks[i];
3271099013bSjsg /* zero length IB isn't useful */
3281099013bSjsg if (p->chunks[i].length_dw == 0)
3291099013bSjsg return -EINVAL;
3301099013bSjsg }
3317ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB) {
3327ccd5a2cSjsg p->chunk_const_ib = &p->chunks[i];
3331099013bSjsg /* zero length CONST IB isn't useful */
3341099013bSjsg if (p->chunks[i].length_dw == 0)
3351099013bSjsg return -EINVAL;
3361099013bSjsg }
3377ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
3387ccd5a2cSjsg p->chunk_flags = &p->chunks[i];
3391099013bSjsg /* zero length flags aren't useful */
3401099013bSjsg if (p->chunks[i].length_dw == 0)
3411099013bSjsg return -EINVAL;
3421099013bSjsg }
3431099013bSjsg
3447ccd5a2cSjsg size = p->chunks[i].length_dw;
3457ccd5a2cSjsg cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
3467ccd5a2cSjsg p->chunks[i].user_ptr = cdata;
3477ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB)
3487ccd5a2cSjsg continue;
3491099013bSjsg
3507ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
3517ccd5a2cSjsg if (!p->rdev || !(p->rdev->flags & RADEON_IS_AGP))
3527ccd5a2cSjsg continue;
3537ccd5a2cSjsg }
3547ccd5a2cSjsg
3557f4dd379Sjsg p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
3567ccd5a2cSjsg size *= sizeof(uint32_t);
3571099013bSjsg if (p->chunks[i].kdata == NULL) {
3581099013bSjsg return -ENOMEM;
3591099013bSjsg }
3607ccd5a2cSjsg if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
3611099013bSjsg return -EFAULT;
3621099013bSjsg }
3637ccd5a2cSjsg if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
3641099013bSjsg p->cs_flags = p->chunks[i].kdata[0];
3651099013bSjsg if (p->chunks[i].length_dw > 1)
3661099013bSjsg ring = p->chunks[i].kdata[1];
3671099013bSjsg if (p->chunks[i].length_dw > 2)
3681099013bSjsg priority = (s32)p->chunks[i].kdata[2];
3691099013bSjsg }
3701099013bSjsg }
3711099013bSjsg
3721099013bSjsg /* these are KMS only */
3731099013bSjsg if (p->rdev) {
3741099013bSjsg if ((p->cs_flags & RADEON_CS_USE_VM) &&
3751099013bSjsg !p->rdev->vm_manager.enabled) {
3761099013bSjsg DRM_ERROR("VM not active on asic!\n");
3771099013bSjsg return -EINVAL;
3781099013bSjsg }
3791099013bSjsg
3801099013bSjsg if (radeon_cs_get_ring(p, ring, priority))
3811099013bSjsg return -EINVAL;
3821099013bSjsg
3837ccd5a2cSjsg /* we only support VM on some SI+ rings */
3847ccd5a2cSjsg if ((p->cs_flags & RADEON_CS_USE_VM) == 0) {
3857ccd5a2cSjsg if (p->rdev->asic->ring[p->ring]->cs_parse == NULL) {
3867ccd5a2cSjsg DRM_ERROR("Ring %d requires VM!\n", p->ring);
3871099013bSjsg return -EINVAL;
3881099013bSjsg }
3897ccd5a2cSjsg } else {
3907ccd5a2cSjsg if (p->rdev->asic->ring[p->ring]->ib_parse == NULL) {
3917ccd5a2cSjsg DRM_ERROR("VM not supported on ring %d!\n",
3927ccd5a2cSjsg p->ring);
3937ccd5a2cSjsg return -EINVAL;
3941099013bSjsg }
3951099013bSjsg }
3961099013bSjsg }
3971099013bSjsg
3981099013bSjsg return 0;
3991099013bSjsg }
4001099013bSjsg
cmp_size_smaller_first(void * priv,const struct list_head * a,const struct list_head * b)4016dafb210Sjsg static int cmp_size_smaller_first(void *priv, const struct list_head *a,
4026dafb210Sjsg const struct list_head *b)
4037ccd5a2cSjsg {
4047ccd5a2cSjsg struct radeon_bo_list *la = list_entry(a, struct radeon_bo_list, tv.head);
4057ccd5a2cSjsg struct radeon_bo_list *lb = list_entry(b, struct radeon_bo_list, tv.head);
4067ccd5a2cSjsg
4077ccd5a2cSjsg /* Sort A before B if A is smaller. */
408*f005ef32Sjsg if (la->robj->tbo.base.size > lb->robj->tbo.base.size)
409*f005ef32Sjsg return 1;
410*f005ef32Sjsg if (la->robj->tbo.base.size < lb->robj->tbo.base.size)
411*f005ef32Sjsg return -1;
412*f005ef32Sjsg return 0;
4137ccd5a2cSjsg }
4147ccd5a2cSjsg
4151099013bSjsg /**
4165ca02815Sjsg * radeon_cs_parser_fini() - clean parser states
4171099013bSjsg * @parser: parser structure holding parsing context.
4181099013bSjsg * @error: error number
4195ca02815Sjsg * @backoff: indicator to backoff the reservation
4201099013bSjsg *
4211099013bSjsg * If error is set than unvalidate buffer, otherwise just free memory
4221099013bSjsg * used by parsing context.
4231099013bSjsg **/
radeon_cs_parser_fini(struct radeon_cs_parser * parser,int error,bool backoff)4247ccd5a2cSjsg static void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error, bool backoff)
4251099013bSjsg {
4261099013bSjsg unsigned i;
4271099013bSjsg
4281099013bSjsg if (!error) {
4297ccd5a2cSjsg /* Sort the buffer list from the smallest to largest buffer,
4307ccd5a2cSjsg * which affects the order of buffers in the LRU list.
4317ccd5a2cSjsg * This assures that the smallest buffers are added first
4327ccd5a2cSjsg * to the LRU list, so they are likely to be later evicted
4337ccd5a2cSjsg * first, instead of large buffers whose eviction is more
4347ccd5a2cSjsg * expensive.
4357ccd5a2cSjsg *
4367ccd5a2cSjsg * This slightly lowers the number of bytes moved by TTM
4377ccd5a2cSjsg * per frame under memory pressure.
4387ccd5a2cSjsg */
4397ccd5a2cSjsg list_sort(NULL, &parser->validated, cmp_size_smaller_first);
4407ccd5a2cSjsg
4417ccd5a2cSjsg ttm_eu_fence_buffer_objects(&parser->ticket,
4427ccd5a2cSjsg &parser->validated,
4437ccd5a2cSjsg &parser->ib.fence->base);
4447ccd5a2cSjsg } else if (backoff) {
4457ccd5a2cSjsg ttm_eu_backoff_reservation(&parser->ticket,
4467ccd5a2cSjsg &parser->validated);
4471099013bSjsg }
4481099013bSjsg
4491099013bSjsg if (parser->relocs != NULL) {
4501099013bSjsg for (i = 0; i < parser->nrelocs; i++) {
4517ccd5a2cSjsg struct radeon_bo *bo = parser->relocs[i].robj;
4527ccd5a2cSjsg if (bo == NULL)
4537ccd5a2cSjsg continue;
4547ccd5a2cSjsg
455ad8b1aafSjsg drm_gem_object_put(&bo->tbo.base);
4561099013bSjsg }
4571099013bSjsg }
458de5631a0Sjsg kfree(parser->track);
4597f4dd379Sjsg kvfree(parser->relocs);
4607f4dd379Sjsg kvfree(parser->vm_bos);
4617ccd5a2cSjsg for (i = 0; i < parser->nchunks; i++)
4627f4dd379Sjsg kvfree(parser->chunks[i].kdata);
4635ca02815Sjsg kvfree(parser->chunks);
4645ca02815Sjsg kvfree(parser->chunks_array);
4651099013bSjsg radeon_ib_free(parser->rdev, &parser->ib);
4661099013bSjsg radeon_ib_free(parser->rdev, &parser->const_ib);
4671099013bSjsg }
4681099013bSjsg
radeon_cs_ib_chunk(struct radeon_device * rdev,struct radeon_cs_parser * parser)4691099013bSjsg static int radeon_cs_ib_chunk(struct radeon_device *rdev,
4701099013bSjsg struct radeon_cs_parser *parser)
4711099013bSjsg {
4721099013bSjsg int r;
4731099013bSjsg
4747ccd5a2cSjsg if (parser->chunk_ib == NULL)
4751099013bSjsg return 0;
4761099013bSjsg
4771099013bSjsg if (parser->cs_flags & RADEON_CS_USE_VM)
4781099013bSjsg return 0;
4791099013bSjsg
4801099013bSjsg r = radeon_cs_parse(rdev, parser->ring, parser);
4811099013bSjsg if (r || parser->parser_error) {
4821099013bSjsg DRM_ERROR("Invalid command stream !\n");
4831099013bSjsg return r;
4841099013bSjsg }
4857ccd5a2cSjsg
4867ccd5a2cSjsg r = radeon_cs_sync_rings(parser);
4871099013bSjsg if (r) {
4887ccd5a2cSjsg if (r != -ERESTARTSYS)
4897ccd5a2cSjsg DRM_ERROR("Failed to sync rings: %i\n", r);
4901099013bSjsg return r;
4911099013bSjsg }
4927ccd5a2cSjsg
4937ccd5a2cSjsg if (parser->ring == R600_RING_TYPE_UVD_INDEX)
4947ccd5a2cSjsg radeon_uvd_note_usage(rdev);
4957ccd5a2cSjsg else if ((parser->ring == TN_RING_TYPE_VCE1_INDEX) ||
4967ccd5a2cSjsg (parser->ring == TN_RING_TYPE_VCE2_INDEX))
4977ccd5a2cSjsg radeon_vce_note_usage(rdev);
4987ccd5a2cSjsg
4997ccd5a2cSjsg r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
5001099013bSjsg if (r) {
5011099013bSjsg DRM_ERROR("Failed to schedule IB !\n");
5021099013bSjsg }
5031099013bSjsg return r;
5041099013bSjsg }
5051099013bSjsg
radeon_bo_vm_update_pte(struct radeon_cs_parser * p,struct radeon_vm * vm)5067ccd5a2cSjsg static int radeon_bo_vm_update_pte(struct radeon_cs_parser *p,
5071099013bSjsg struct radeon_vm *vm)
5081099013bSjsg {
5097ccd5a2cSjsg struct radeon_device *rdev = p->rdev;
5107ccd5a2cSjsg struct radeon_bo_va *bo_va;
5117ccd5a2cSjsg int i, r;
51239214a00Sderaadt
5137ccd5a2cSjsg r = radeon_vm_update_page_directory(rdev, vm);
5147ccd5a2cSjsg if (r)
51539214a00Sderaadt return r;
5167ccd5a2cSjsg
5177ccd5a2cSjsg r = radeon_vm_clear_freed(rdev, vm);
5187ccd5a2cSjsg if (r)
519f3eef2b6Sderaadt return r;
5207ccd5a2cSjsg
5217ccd5a2cSjsg if (vm->ib_bo_va == NULL) {
5227ccd5a2cSjsg DRM_ERROR("Tmp BO not in VM!\n");
5237ccd5a2cSjsg return -EINVAL;
524f3eef2b6Sderaadt }
5257ccd5a2cSjsg
5267ccd5a2cSjsg r = radeon_vm_bo_update(rdev, vm->ib_bo_va,
5275ca02815Sjsg rdev->ring_tmp_bo.bo->tbo.resource);
5287ccd5a2cSjsg if (r)
5297ccd5a2cSjsg return r;
5307ccd5a2cSjsg
5317ccd5a2cSjsg for (i = 0; i < p->nrelocs; i++) {
5327ccd5a2cSjsg struct radeon_bo *bo;
5337ccd5a2cSjsg
5347ccd5a2cSjsg bo = p->relocs[i].robj;
5357ccd5a2cSjsg bo_va = radeon_vm_bo_find(vm, bo);
5367ccd5a2cSjsg if (bo_va == NULL) {
5377ccd5a2cSjsg dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
5387ccd5a2cSjsg return -EINVAL;
539f3eef2b6Sderaadt }
5407ccd5a2cSjsg
5415ca02815Sjsg r = radeon_vm_bo_update(rdev, bo_va, bo->tbo.resource);
5427ccd5a2cSjsg if (r)
5437ccd5a2cSjsg return r;
5447ccd5a2cSjsg
5457ccd5a2cSjsg radeon_sync_fence(&p->ib.sync, bo_va->last_pt_update);
5461bb76ff1Sjsg
5471bb76ff1Sjsg r = dma_resv_reserve_fences(bo->tbo.base.resv, 1);
5481bb76ff1Sjsg if (r)
5491bb76ff1Sjsg return r;
5507ccd5a2cSjsg }
5517ccd5a2cSjsg
5527ccd5a2cSjsg return radeon_vm_clear_invalids(rdev, vm);
5531099013bSjsg }
5541099013bSjsg
radeon_cs_ib_vm_chunk(struct radeon_device * rdev,struct radeon_cs_parser * parser)5551099013bSjsg static int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
5561099013bSjsg struct radeon_cs_parser *parser)
5571099013bSjsg {
5581099013bSjsg struct radeon_fpriv *fpriv = parser->filp->driver_priv;
5591099013bSjsg struct radeon_vm *vm = &fpriv->vm;
5601099013bSjsg int r;
5611099013bSjsg
5627ccd5a2cSjsg if (parser->chunk_ib == NULL)
5631099013bSjsg return 0;
5641099013bSjsg if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
5651099013bSjsg return 0;
5661099013bSjsg
5677ccd5a2cSjsg if (parser->const_ib.length_dw) {
5681099013bSjsg r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
5691099013bSjsg if (r) {
5701099013bSjsg return r;
5711099013bSjsg }
5721099013bSjsg }
5731099013bSjsg
5741099013bSjsg r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
5751099013bSjsg if (r) {
5761099013bSjsg return r;
5771099013bSjsg }
5781099013bSjsg
5797ccd5a2cSjsg if (parser->ring == R600_RING_TYPE_UVD_INDEX)
5807ccd5a2cSjsg radeon_uvd_note_usage(rdev);
5817ccd5a2cSjsg
582528273cbSjsg mutex_lock(&vm->mutex);
5831099013bSjsg r = radeon_bo_vm_update_pte(parser, vm);
5841099013bSjsg if (r) {
5851099013bSjsg goto out;
5861099013bSjsg }
5871099013bSjsg
5887ccd5a2cSjsg r = radeon_cs_sync_rings(parser);
5897ccd5a2cSjsg if (r) {
5907ccd5a2cSjsg if (r != -ERESTARTSYS)
5917ccd5a2cSjsg DRM_ERROR("Failed to sync rings: %i\n", r);
5927ccd5a2cSjsg goto out;
593f3eef2b6Sderaadt }
594f3eef2b6Sderaadt
5957ccd5a2cSjsg if ((rdev->family >= CHIP_TAHITI) &&
5967ccd5a2cSjsg (parser->chunk_const_ib != NULL)) {
5977ccd5a2cSjsg r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib, true);
5987ccd5a2cSjsg } else {
5997ccd5a2cSjsg r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
6001099013bSjsg }
6011099013bSjsg
6021099013bSjsg out:
603528273cbSjsg mutex_unlock(&vm->mutex);
6041099013bSjsg return r;
6051099013bSjsg }
6061099013bSjsg
radeon_cs_handle_lockup(struct radeon_device * rdev,int r)6071099013bSjsg static int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
6081099013bSjsg {
6091099013bSjsg if (r == -EDEADLK) {
6101099013bSjsg r = radeon_gpu_reset(rdev);
6111099013bSjsg if (!r)
6121099013bSjsg r = -EAGAIN;
6131099013bSjsg }
6141099013bSjsg return r;
6151099013bSjsg }
6161099013bSjsg
radeon_cs_ib_fill(struct radeon_device * rdev,struct radeon_cs_parser * parser)6177ccd5a2cSjsg static int radeon_cs_ib_fill(struct radeon_device *rdev, struct radeon_cs_parser *parser)
6187ccd5a2cSjsg {
6197ccd5a2cSjsg struct radeon_cs_chunk *ib_chunk;
6207ccd5a2cSjsg struct radeon_vm *vm = NULL;
6217ccd5a2cSjsg int r;
6227ccd5a2cSjsg
6237ccd5a2cSjsg if (parser->chunk_ib == NULL)
6247ccd5a2cSjsg return 0;
6257ccd5a2cSjsg
6267ccd5a2cSjsg if (parser->cs_flags & RADEON_CS_USE_VM) {
6277ccd5a2cSjsg struct radeon_fpriv *fpriv = parser->filp->driver_priv;
6287ccd5a2cSjsg vm = &fpriv->vm;
6297ccd5a2cSjsg
6307ccd5a2cSjsg if ((rdev->family >= CHIP_TAHITI) &&
6317ccd5a2cSjsg (parser->chunk_const_ib != NULL)) {
6327ccd5a2cSjsg ib_chunk = parser->chunk_const_ib;
6337ccd5a2cSjsg if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
6347ccd5a2cSjsg DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
6357ccd5a2cSjsg return -EINVAL;
6367ccd5a2cSjsg }
6377ccd5a2cSjsg r = radeon_ib_get(rdev, parser->ring, &parser->const_ib,
6387ccd5a2cSjsg vm, ib_chunk->length_dw * 4);
6397ccd5a2cSjsg if (r) {
6407ccd5a2cSjsg DRM_ERROR("Failed to get const ib !\n");
6417ccd5a2cSjsg return r;
6427ccd5a2cSjsg }
6437ccd5a2cSjsg parser->const_ib.is_const_ib = true;
6447ccd5a2cSjsg parser->const_ib.length_dw = ib_chunk->length_dw;
6457ccd5a2cSjsg if (copy_from_user(parser->const_ib.ptr,
6467ccd5a2cSjsg ib_chunk->user_ptr,
6477ccd5a2cSjsg ib_chunk->length_dw * 4))
6487ccd5a2cSjsg return -EFAULT;
6497ccd5a2cSjsg }
6507ccd5a2cSjsg
6517ccd5a2cSjsg ib_chunk = parser->chunk_ib;
6527ccd5a2cSjsg if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
6537ccd5a2cSjsg DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
6547ccd5a2cSjsg return -EINVAL;
6557ccd5a2cSjsg }
6567ccd5a2cSjsg }
6577ccd5a2cSjsg ib_chunk = parser->chunk_ib;
6587ccd5a2cSjsg
6597ccd5a2cSjsg r = radeon_ib_get(rdev, parser->ring, &parser->ib,
6607ccd5a2cSjsg vm, ib_chunk->length_dw * 4);
6617ccd5a2cSjsg if (r) {
6627ccd5a2cSjsg DRM_ERROR("Failed to get ib !\n");
6637ccd5a2cSjsg return r;
6647ccd5a2cSjsg }
6657ccd5a2cSjsg parser->ib.length_dw = ib_chunk->length_dw;
6667ccd5a2cSjsg if (ib_chunk->kdata)
6677ccd5a2cSjsg memcpy(parser->ib.ptr, ib_chunk->kdata, ib_chunk->length_dw * 4);
6687ccd5a2cSjsg else if (copy_from_user(parser->ib.ptr, ib_chunk->user_ptr, ib_chunk->length_dw * 4))
6697ccd5a2cSjsg return -EFAULT;
6707ccd5a2cSjsg return 0;
6717ccd5a2cSjsg }
6727ccd5a2cSjsg
radeon_cs_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)6731099013bSjsg int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
6741099013bSjsg {
6751099013bSjsg struct radeon_device *rdev = dev->dev_private;
6761099013bSjsg struct radeon_cs_parser parser;
6771099013bSjsg int r;
6781099013bSjsg
679528273cbSjsg down_read(&rdev->exclusive_lock);
6801099013bSjsg if (!rdev->accel_working) {
681528273cbSjsg up_read(&rdev->exclusive_lock);
6821099013bSjsg return -EBUSY;
6831099013bSjsg }
6847ccd5a2cSjsg if (rdev->in_reset) {
6857ccd5a2cSjsg up_read(&rdev->exclusive_lock);
6867ccd5a2cSjsg r = radeon_gpu_reset(rdev);
6877ccd5a2cSjsg if (!r)
6887ccd5a2cSjsg r = -EAGAIN;
6897ccd5a2cSjsg return r;
6907ccd5a2cSjsg }
6911099013bSjsg /* initialize parser */
6921099013bSjsg memset(&parser, 0, sizeof(struct radeon_cs_parser));
6931099013bSjsg parser.filp = filp;
6941099013bSjsg parser.rdev = rdev;
6951099013bSjsg parser.dev = rdev->dev;
6961099013bSjsg parser.family = rdev->family;
6971099013bSjsg r = radeon_cs_parser_init(&parser, data);
6981099013bSjsg if (r) {
6991099013bSjsg DRM_ERROR("Failed to initialize parser !\n");
7007ccd5a2cSjsg radeon_cs_parser_fini(&parser, r, false);
701528273cbSjsg up_read(&rdev->exclusive_lock);
7021099013bSjsg r = radeon_cs_handle_lockup(rdev, r);
7031099013bSjsg return r;
7041099013bSjsg }
7057ccd5a2cSjsg
7067ccd5a2cSjsg r = radeon_cs_ib_fill(rdev, &parser);
7077ccd5a2cSjsg if (!r) {
7081099013bSjsg r = radeon_cs_parser_relocs(&parser);
7097ccd5a2cSjsg if (r && r != -ERESTARTSYS)
710f3eef2b6Sderaadt DRM_ERROR("Failed to parse relocation %d!\n", r);
7117ccd5a2cSjsg }
7127ccd5a2cSjsg
7137ccd5a2cSjsg if (r) {
7147ccd5a2cSjsg radeon_cs_parser_fini(&parser, r, false);
715528273cbSjsg up_read(&rdev->exclusive_lock);
7161099013bSjsg r = radeon_cs_handle_lockup(rdev, r);
7171099013bSjsg return r;
7181099013bSjsg }
7197ccd5a2cSjsg
7207ccd5a2cSjsg trace_radeon_cs(&parser);
7217ccd5a2cSjsg
7221099013bSjsg r = radeon_cs_ib_chunk(rdev, &parser);
7231099013bSjsg if (r) {
7241099013bSjsg goto out;
7251099013bSjsg }
7261099013bSjsg r = radeon_cs_ib_vm_chunk(rdev, &parser);
7271099013bSjsg if (r) {
7281099013bSjsg goto out;
7291099013bSjsg }
7301099013bSjsg out:
7317ccd5a2cSjsg radeon_cs_parser_fini(&parser, r, true);
732528273cbSjsg up_read(&rdev->exclusive_lock);
7331099013bSjsg r = radeon_cs_handle_lockup(rdev, r);
7341099013bSjsg return r;
7351099013bSjsg }
7361099013bSjsg
7377ccd5a2cSjsg /**
7387ccd5a2cSjsg * radeon_cs_packet_parse() - parse cp packet and point ib index to next packet
7395ca02815Sjsg * @p: parser structure holding parsing context.
7407ccd5a2cSjsg * @pkt: where to store packet information
7415ca02815Sjsg * @idx: packet index
7427ccd5a2cSjsg *
7437ccd5a2cSjsg * Assume that chunk_ib_index is properly set. Will return -EINVAL
7447ccd5a2cSjsg * if packet is bigger than remaining ib size. or if packets is unknown.
7457ccd5a2cSjsg **/
radeon_cs_packet_parse(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx)7467ccd5a2cSjsg int radeon_cs_packet_parse(struct radeon_cs_parser *p,
7477ccd5a2cSjsg struct radeon_cs_packet *pkt,
7487ccd5a2cSjsg unsigned idx)
7491099013bSjsg {
7507ccd5a2cSjsg struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
7517ccd5a2cSjsg struct radeon_device *rdev = p->rdev;
7527ccd5a2cSjsg uint32_t header;
7537ccd5a2cSjsg int ret = 0, i;
7541099013bSjsg
7557ccd5a2cSjsg if (idx >= ib_chunk->length_dw) {
7567ccd5a2cSjsg DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
7577ccd5a2cSjsg idx, ib_chunk->length_dw);
7587ccd5a2cSjsg return -EINVAL;
7591099013bSjsg }
7607ccd5a2cSjsg header = radeon_get_ib_value(p, idx);
7617ccd5a2cSjsg pkt->idx = idx;
7627ccd5a2cSjsg pkt->type = RADEON_CP_PACKET_GET_TYPE(header);
7637ccd5a2cSjsg pkt->count = RADEON_CP_PACKET_GET_COUNT(header);
7647ccd5a2cSjsg pkt->one_reg_wr = 0;
7657ccd5a2cSjsg switch (pkt->type) {
7667ccd5a2cSjsg case RADEON_PACKET_TYPE0:
7677ccd5a2cSjsg if (rdev->family < CHIP_R600) {
7687ccd5a2cSjsg pkt->reg = R100_CP_PACKET0_GET_REG(header);
7697ccd5a2cSjsg pkt->one_reg_wr =
7707ccd5a2cSjsg RADEON_CP_PACKET0_GET_ONE_REG_WR(header);
7717ccd5a2cSjsg } else
7727ccd5a2cSjsg pkt->reg = R600_CP_PACKET0_GET_REG(header);
7737ccd5a2cSjsg break;
7747ccd5a2cSjsg case RADEON_PACKET_TYPE3:
7757ccd5a2cSjsg pkt->opcode = RADEON_CP_PACKET3_GET_OPCODE(header);
7767ccd5a2cSjsg break;
7777ccd5a2cSjsg case RADEON_PACKET_TYPE2:
7787ccd5a2cSjsg pkt->count = -1;
7797ccd5a2cSjsg break;
7807ccd5a2cSjsg default:
7817ccd5a2cSjsg DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
7827ccd5a2cSjsg ret = -EINVAL;
7837ccd5a2cSjsg goto dump_ib;
7847ccd5a2cSjsg }
7857ccd5a2cSjsg if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
7867ccd5a2cSjsg DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
7877ccd5a2cSjsg pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
7887ccd5a2cSjsg ret = -EINVAL;
7897ccd5a2cSjsg goto dump_ib;
7901099013bSjsg }
7911099013bSjsg return 0;
7927ccd5a2cSjsg
7937ccd5a2cSjsg dump_ib:
7947ccd5a2cSjsg for (i = 0; i < ib_chunk->length_dw; i++) {
7957ccd5a2cSjsg if (i == idx)
7967ccd5a2cSjsg printk("\t0x%08x <---\n", radeon_get_ib_value(p, i));
7977ccd5a2cSjsg else
7987ccd5a2cSjsg printk("\t0x%08x\n", radeon_get_ib_value(p, i));
7997ccd5a2cSjsg }
8007ccd5a2cSjsg return ret;
8011099013bSjsg }
8021099013bSjsg
8037ccd5a2cSjsg /**
8047ccd5a2cSjsg * radeon_cs_packet_next_is_pkt3_nop() - test if the next packet is P3 NOP
8057ccd5a2cSjsg * @p: structure holding the parser context.
8067ccd5a2cSjsg *
8077ccd5a2cSjsg * Check if the next packet is NOP relocation packet3.
8087ccd5a2cSjsg **/
radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser * p)8097ccd5a2cSjsg bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
8101099013bSjsg {
8117ccd5a2cSjsg struct radeon_cs_packet p3reloc;
8127ccd5a2cSjsg int r;
8131099013bSjsg
8147ccd5a2cSjsg r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
8157ccd5a2cSjsg if (r)
8167ccd5a2cSjsg return false;
8177ccd5a2cSjsg if (p3reloc.type != RADEON_PACKET_TYPE3)
8187ccd5a2cSjsg return false;
8197ccd5a2cSjsg if (p3reloc.opcode != RADEON_PACKET3_NOP)
8207ccd5a2cSjsg return false;
8217ccd5a2cSjsg return true;
822f3eef2b6Sderaadt }
823f3eef2b6Sderaadt
8247ccd5a2cSjsg /**
8257ccd5a2cSjsg * radeon_cs_dump_packet() - dump raw packet context
8267ccd5a2cSjsg * @p: structure holding the parser context.
8277ccd5a2cSjsg * @pkt: structure holding the packet.
8287ccd5a2cSjsg *
8297ccd5a2cSjsg * Used mostly for debugging and error reporting.
8307ccd5a2cSjsg **/
radeon_cs_dump_packet(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)8317ccd5a2cSjsg void radeon_cs_dump_packet(struct radeon_cs_parser *p,
8327ccd5a2cSjsg struct radeon_cs_packet *pkt)
833f3eef2b6Sderaadt {
8347ccd5a2cSjsg volatile uint32_t *ib;
8357ccd5a2cSjsg unsigned i;
8367ccd5a2cSjsg unsigned idx;
837f3eef2b6Sderaadt
8387ccd5a2cSjsg ib = p->ib.ptr;
8397ccd5a2cSjsg idx = pkt->idx;
8407ccd5a2cSjsg for (i = 0; i <= (pkt->count + 1); i++, idx++)
8417ccd5a2cSjsg DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
842f3eef2b6Sderaadt }
843f3eef2b6Sderaadt
8447ccd5a2cSjsg /**
8457ccd5a2cSjsg * radeon_cs_packet_next_reloc() - parse next (should be reloc) packet
8465ca02815Sjsg * @p: parser structure holding parsing context.
8475ca02815Sjsg * @cs_reloc: reloc informations
8485ca02815Sjsg * @nomm: no memory management for debugging
8497ccd5a2cSjsg *
8507ccd5a2cSjsg * Check if next packet is relocation packet3, do bo validation and compute
8517ccd5a2cSjsg * GPU offset using the provided start.
8527ccd5a2cSjsg **/
radeon_cs_packet_next_reloc(struct radeon_cs_parser * p,struct radeon_bo_list ** cs_reloc,int nomm)8537ccd5a2cSjsg int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
8547ccd5a2cSjsg struct radeon_bo_list **cs_reloc,
8557ccd5a2cSjsg int nomm)
8567ccd5a2cSjsg {
8577ccd5a2cSjsg struct radeon_cs_chunk *relocs_chunk;
8587ccd5a2cSjsg struct radeon_cs_packet p3reloc;
8597ccd5a2cSjsg unsigned idx;
8607ccd5a2cSjsg int r;
8617ccd5a2cSjsg
8627ccd5a2cSjsg if (p->chunk_relocs == NULL) {
8637ccd5a2cSjsg DRM_ERROR("No relocation chunk !\n");
8647ccd5a2cSjsg return -EINVAL;
8657ccd5a2cSjsg }
8667ccd5a2cSjsg *cs_reloc = NULL;
8677ccd5a2cSjsg relocs_chunk = p->chunk_relocs;
8687ccd5a2cSjsg r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
8697ccd5a2cSjsg if (r)
8707ccd5a2cSjsg return r;
8717ccd5a2cSjsg p->idx += p3reloc.count + 2;
8727ccd5a2cSjsg if (p3reloc.type != RADEON_PACKET_TYPE3 ||
8737ccd5a2cSjsg p3reloc.opcode != RADEON_PACKET3_NOP) {
8747ccd5a2cSjsg DRM_ERROR("No packet3 for relocation for packet at %d.\n",
8757ccd5a2cSjsg p3reloc.idx);
8767ccd5a2cSjsg radeon_cs_dump_packet(p, &p3reloc);
8777ccd5a2cSjsg return -EINVAL;
8787ccd5a2cSjsg }
8797ccd5a2cSjsg idx = radeon_get_ib_value(p, p3reloc.idx + 1);
8807ccd5a2cSjsg if (idx >= relocs_chunk->length_dw) {
8817ccd5a2cSjsg DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
8827ccd5a2cSjsg idx, relocs_chunk->length_dw);
8837ccd5a2cSjsg radeon_cs_dump_packet(p, &p3reloc);
8847ccd5a2cSjsg return -EINVAL;
8857ccd5a2cSjsg }
8867ccd5a2cSjsg /* FIXME: we assume reloc size is 4 dwords */
8877ccd5a2cSjsg if (nomm) {
8887ccd5a2cSjsg *cs_reloc = p->relocs;
8897ccd5a2cSjsg (*cs_reloc)->gpu_offset =
8907ccd5a2cSjsg (u64)relocs_chunk->kdata[idx + 3] << 32;
8917ccd5a2cSjsg (*cs_reloc)->gpu_offset |= relocs_chunk->kdata[idx + 0];
8927ccd5a2cSjsg } else
8937ccd5a2cSjsg *cs_reloc = &p->relocs[(idx / 4)];
8947ccd5a2cSjsg return 0;
895f3eef2b6Sderaadt }
896