11099013bSjsg /* 21099013bSjsg * Copyright 2009 Advanced Micro Devices, Inc. 31099013bSjsg * Copyright 2009 Red Hat Inc. 41099013bSjsg * 51099013bSjsg * Permission is hereby granted, free of charge, to any person obtaining a 61099013bSjsg * copy of this software and associated documentation files (the "Software"), 71099013bSjsg * to deal in the Software without restriction, including without limitation 81099013bSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 91099013bSjsg * and/or sell copies of the Software, and to permit persons to whom the 101099013bSjsg * Software is furnished to do so, subject to the following conditions: 111099013bSjsg * 121099013bSjsg * The above copyright notice and this permission notice shall be included in 131099013bSjsg * all copies or substantial portions of the Software. 141099013bSjsg * 151099013bSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 161099013bSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 171099013bSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 181099013bSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 191099013bSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 201099013bSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 211099013bSjsg * OTHER DEALINGS IN THE SOFTWARE. 221099013bSjsg * 231099013bSjsg * Authors: Dave Airlie 241099013bSjsg * Alex Deucher 251099013bSjsg * Jerome Glisse 261099013bSjsg */ 271099013bSjsg #ifndef R600D_H 281099013bSjsg #define R600D_H 291099013bSjsg 301099013bSjsg #define CP_PACKET2 0x80000000 311099013bSjsg #define PACKET2_PAD_SHIFT 0 321099013bSjsg #define PACKET2_PAD_MASK (0x3fffffff << 0) 331099013bSjsg 341099013bSjsg #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 351099013bSjsg 361099013bSjsg #define R6XX_MAX_SH_GPRS 256 371099013bSjsg #define R6XX_MAX_TEMP_GPRS 16 381099013bSjsg #define R6XX_MAX_SH_THREADS 256 391099013bSjsg #define R6XX_MAX_SH_STACK_ENTRIES 4096 401099013bSjsg #define R6XX_MAX_BACKENDS 8 411099013bSjsg #define R6XX_MAX_BACKENDS_MASK 0xff 421099013bSjsg #define R6XX_MAX_SIMDS 8 431099013bSjsg #define R6XX_MAX_SIMDS_MASK 0xff 441099013bSjsg #define R6XX_MAX_PIPES 8 451099013bSjsg #define R6XX_MAX_PIPES_MASK 0xff 461099013bSjsg 471099013bSjsg /* tiling bits */ 481099013bSjsg #define ARRAY_LINEAR_GENERAL 0x00000000 491099013bSjsg #define ARRAY_LINEAR_ALIGNED 0x00000001 501099013bSjsg #define ARRAY_1D_TILED_THIN1 0x00000002 511099013bSjsg #define ARRAY_2D_TILED_THIN1 0x00000004 521099013bSjsg 531099013bSjsg /* Registers */ 541099013bSjsg #define ARB_POP 0x2418 551099013bSjsg #define ENABLE_TC128 (1 << 30) 561099013bSjsg #define ARB_GDEC_RD_CNTL 0x246C 571099013bSjsg 581099013bSjsg #define CC_GC_SHADER_PIPE_CONFIG 0x8950 591099013bSjsg #define CC_RB_BACKEND_DISABLE 0x98F4 601099013bSjsg #define BACKEND_DISABLE(x) ((x) << 16) 611099013bSjsg 621099013bSjsg #define R_028808_CB_COLOR_CONTROL 0x28808 631099013bSjsg #define S_028808_SPECIAL_OP(x) (((x) & 0x7) << 4) 641099013bSjsg #define G_028808_SPECIAL_OP(x) (((x) >> 4) & 0x7) 651099013bSjsg #define C_028808_SPECIAL_OP 0xFFFFFF8F 661099013bSjsg #define V_028808_SPECIAL_NORMAL 0x00 671099013bSjsg #define V_028808_SPECIAL_DISABLE 0x01 681099013bSjsg #define V_028808_SPECIAL_RESOLVE_BOX 0x07 691099013bSjsg 701099013bSjsg #define CB_COLOR0_BASE 0x28040 711099013bSjsg #define CB_COLOR1_BASE 0x28044 721099013bSjsg #define CB_COLOR2_BASE 0x28048 731099013bSjsg #define CB_COLOR3_BASE 0x2804C 741099013bSjsg #define CB_COLOR4_BASE 0x28050 751099013bSjsg #define CB_COLOR5_BASE 0x28054 761099013bSjsg #define CB_COLOR6_BASE 0x28058 771099013bSjsg #define CB_COLOR7_BASE 0x2805C 781099013bSjsg #define CB_COLOR7_FRAG 0x280FC 791099013bSjsg 801099013bSjsg #define CB_COLOR0_SIZE 0x28060 811099013bSjsg #define CB_COLOR0_VIEW 0x28080 821099013bSjsg #define R_028080_CB_COLOR0_VIEW 0x028080 831099013bSjsg #define S_028080_SLICE_START(x) (((x) & 0x7FF) << 0) 841099013bSjsg #define G_028080_SLICE_START(x) (((x) >> 0) & 0x7FF) 851099013bSjsg #define C_028080_SLICE_START 0xFFFFF800 861099013bSjsg #define S_028080_SLICE_MAX(x) (((x) & 0x7FF) << 13) 871099013bSjsg #define G_028080_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 881099013bSjsg #define C_028080_SLICE_MAX 0xFF001FFF 891099013bSjsg #define R_028084_CB_COLOR1_VIEW 0x028084 901099013bSjsg #define R_028088_CB_COLOR2_VIEW 0x028088 911099013bSjsg #define R_02808C_CB_COLOR3_VIEW 0x02808C 921099013bSjsg #define R_028090_CB_COLOR4_VIEW 0x028090 931099013bSjsg #define R_028094_CB_COLOR5_VIEW 0x028094 941099013bSjsg #define R_028098_CB_COLOR6_VIEW 0x028098 951099013bSjsg #define R_02809C_CB_COLOR7_VIEW 0x02809C 961099013bSjsg #define R_028100_CB_COLOR0_MASK 0x028100 971099013bSjsg #define S_028100_CMASK_BLOCK_MAX(x) (((x) & 0xFFF) << 0) 981099013bSjsg #define G_028100_CMASK_BLOCK_MAX(x) (((x) >> 0) & 0xFFF) 991099013bSjsg #define C_028100_CMASK_BLOCK_MAX 0xFFFFF000 1001099013bSjsg #define S_028100_FMASK_TILE_MAX(x) (((x) & 0xFFFFF) << 12) 1011099013bSjsg #define G_028100_FMASK_TILE_MAX(x) (((x) >> 12) & 0xFFFFF) 1021099013bSjsg #define C_028100_FMASK_TILE_MAX 0x00000FFF 1031099013bSjsg #define R_028104_CB_COLOR1_MASK 0x028104 1041099013bSjsg #define R_028108_CB_COLOR2_MASK 0x028108 1051099013bSjsg #define R_02810C_CB_COLOR3_MASK 0x02810C 1061099013bSjsg #define R_028110_CB_COLOR4_MASK 0x028110 1071099013bSjsg #define R_028114_CB_COLOR5_MASK 0x028114 1081099013bSjsg #define R_028118_CB_COLOR6_MASK 0x028118 1091099013bSjsg #define R_02811C_CB_COLOR7_MASK 0x02811C 1101099013bSjsg #define CB_COLOR0_INFO 0x280a0 1111099013bSjsg # define CB_FORMAT(x) ((x) << 2) 1121099013bSjsg # define CB_ARRAY_MODE(x) ((x) << 8) 1131099013bSjsg # define CB_SOURCE_FORMAT(x) ((x) << 27) 1141099013bSjsg # define CB_SF_EXPORT_FULL 0 1151099013bSjsg # define CB_SF_EXPORT_NORM 1 1161099013bSjsg #define CB_COLOR0_TILE 0x280c0 1171099013bSjsg #define CB_COLOR0_FRAG 0x280e0 1181099013bSjsg #define CB_COLOR0_MASK 0x28100 1191099013bSjsg 1201099013bSjsg #define SQ_ALU_CONST_CACHE_PS_0 0x28940 1211099013bSjsg #define SQ_ALU_CONST_CACHE_PS_1 0x28944 1221099013bSjsg #define SQ_ALU_CONST_CACHE_PS_2 0x28948 1231099013bSjsg #define SQ_ALU_CONST_CACHE_PS_3 0x2894c 1241099013bSjsg #define SQ_ALU_CONST_CACHE_PS_4 0x28950 1251099013bSjsg #define SQ_ALU_CONST_CACHE_PS_5 0x28954 1261099013bSjsg #define SQ_ALU_CONST_CACHE_PS_6 0x28958 1271099013bSjsg #define SQ_ALU_CONST_CACHE_PS_7 0x2895c 1281099013bSjsg #define SQ_ALU_CONST_CACHE_PS_8 0x28960 1291099013bSjsg #define SQ_ALU_CONST_CACHE_PS_9 0x28964 1301099013bSjsg #define SQ_ALU_CONST_CACHE_PS_10 0x28968 1311099013bSjsg #define SQ_ALU_CONST_CACHE_PS_11 0x2896c 1321099013bSjsg #define SQ_ALU_CONST_CACHE_PS_12 0x28970 1331099013bSjsg #define SQ_ALU_CONST_CACHE_PS_13 0x28974 1341099013bSjsg #define SQ_ALU_CONST_CACHE_PS_14 0x28978 1351099013bSjsg #define SQ_ALU_CONST_CACHE_PS_15 0x2897c 1361099013bSjsg #define SQ_ALU_CONST_CACHE_VS_0 0x28980 1371099013bSjsg #define SQ_ALU_CONST_CACHE_VS_1 0x28984 1381099013bSjsg #define SQ_ALU_CONST_CACHE_VS_2 0x28988 1391099013bSjsg #define SQ_ALU_CONST_CACHE_VS_3 0x2898c 1401099013bSjsg #define SQ_ALU_CONST_CACHE_VS_4 0x28990 1411099013bSjsg #define SQ_ALU_CONST_CACHE_VS_5 0x28994 1421099013bSjsg #define SQ_ALU_CONST_CACHE_VS_6 0x28998 1431099013bSjsg #define SQ_ALU_CONST_CACHE_VS_7 0x2899c 1441099013bSjsg #define SQ_ALU_CONST_CACHE_VS_8 0x289a0 1451099013bSjsg #define SQ_ALU_CONST_CACHE_VS_9 0x289a4 1461099013bSjsg #define SQ_ALU_CONST_CACHE_VS_10 0x289a8 1471099013bSjsg #define SQ_ALU_CONST_CACHE_VS_11 0x289ac 1481099013bSjsg #define SQ_ALU_CONST_CACHE_VS_12 0x289b0 1491099013bSjsg #define SQ_ALU_CONST_CACHE_VS_13 0x289b4 1501099013bSjsg #define SQ_ALU_CONST_CACHE_VS_14 0x289b8 1511099013bSjsg #define SQ_ALU_CONST_CACHE_VS_15 0x289bc 1521099013bSjsg #define SQ_ALU_CONST_CACHE_GS_0 0x289c0 1531099013bSjsg #define SQ_ALU_CONST_CACHE_GS_1 0x289c4 1541099013bSjsg #define SQ_ALU_CONST_CACHE_GS_2 0x289c8 1551099013bSjsg #define SQ_ALU_CONST_CACHE_GS_3 0x289cc 1561099013bSjsg #define SQ_ALU_CONST_CACHE_GS_4 0x289d0 1571099013bSjsg #define SQ_ALU_CONST_CACHE_GS_5 0x289d4 1581099013bSjsg #define SQ_ALU_CONST_CACHE_GS_6 0x289d8 1591099013bSjsg #define SQ_ALU_CONST_CACHE_GS_7 0x289dc 1601099013bSjsg #define SQ_ALU_CONST_CACHE_GS_8 0x289e0 1611099013bSjsg #define SQ_ALU_CONST_CACHE_GS_9 0x289e4 1621099013bSjsg #define SQ_ALU_CONST_CACHE_GS_10 0x289e8 1631099013bSjsg #define SQ_ALU_CONST_CACHE_GS_11 0x289ec 1641099013bSjsg #define SQ_ALU_CONST_CACHE_GS_12 0x289f0 1651099013bSjsg #define SQ_ALU_CONST_CACHE_GS_13 0x289f4 1661099013bSjsg #define SQ_ALU_CONST_CACHE_GS_14 0x289f8 1671099013bSjsg #define SQ_ALU_CONST_CACHE_GS_15 0x289fc 1681099013bSjsg 1691099013bSjsg #define CONFIG_MEMSIZE 0x5428 1701099013bSjsg #define CONFIG_CNTL 0x5424 1711099013bSjsg #define CP_STALLED_STAT1 0x8674 1721099013bSjsg #define CP_STALLED_STAT2 0x8678 1731099013bSjsg #define CP_BUSY_STAT 0x867C 1741099013bSjsg #define CP_STAT 0x8680 1751099013bSjsg #define CP_COHER_BASE 0x85F8 1761099013bSjsg #define CP_DEBUG 0xC1FC 1771099013bSjsg #define R_0086D8_CP_ME_CNTL 0x86D8 1787ccd5a2cSjsg #define S_0086D8_CP_PFP_HALT(x) (((x) & 1)<<26) 1797ccd5a2cSjsg #define C_0086D8_CP_PFP_HALT(x) ((x) & 0xFBFFFFFF) 1801099013bSjsg #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28) 1811099013bSjsg #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF) 1821099013bSjsg #define CP_ME_RAM_DATA 0xC160 1831099013bSjsg #define CP_ME_RAM_RADDR 0xC158 1841099013bSjsg #define CP_ME_RAM_WADDR 0xC15C 1851099013bSjsg #define CP_MEQ_THRESHOLDS 0x8764 1861099013bSjsg #define MEQ_END(x) ((x) << 16) 1871099013bSjsg #define ROQ_END(x) ((x) << 24) 1881099013bSjsg #define CP_PERFMON_CNTL 0x87FC 1891099013bSjsg #define CP_PFP_UCODE_ADDR 0xC150 1901099013bSjsg #define CP_PFP_UCODE_DATA 0xC154 1911099013bSjsg #define CP_QUEUE_THRESHOLDS 0x8760 1921099013bSjsg #define ROQ_IB1_START(x) ((x) << 0) 1931099013bSjsg #define ROQ_IB2_START(x) ((x) << 8) 1941099013bSjsg #define CP_RB_BASE 0xC100 1951099013bSjsg #define CP_RB_CNTL 0xC104 1961099013bSjsg #define RB_BUFSZ(x) ((x) << 0) 1971099013bSjsg #define RB_BLKSZ(x) ((x) << 8) 1981099013bSjsg #define RB_NO_UPDATE (1 << 27) 1991099013bSjsg #define RB_RPTR_WR_ENA (1 << 31) 2001099013bSjsg #define BUF_SWAP_32BIT (2 << 16) 2011099013bSjsg #define CP_RB_RPTR 0x8700 2021099013bSjsg #define CP_RB_RPTR_ADDR 0xC10C 2031099013bSjsg #define RB_RPTR_SWAP(x) ((x) << 0) 2041099013bSjsg #define CP_RB_RPTR_ADDR_HI 0xC110 2051099013bSjsg #define CP_RB_RPTR_WR 0xC108 2061099013bSjsg #define CP_RB_WPTR 0xC114 2071099013bSjsg #define CP_RB_WPTR_ADDR 0xC118 2081099013bSjsg #define CP_RB_WPTR_ADDR_HI 0xC11C 2091099013bSjsg #define CP_RB_WPTR_DELAY 0x8704 2101099013bSjsg #define CP_ROQ_IB1_STAT 0x8784 2111099013bSjsg #define CP_ROQ_IB2_STAT 0x8788 2121099013bSjsg #define CP_SEM_WAIT_TIMER 0x85BC 2131099013bSjsg 2141099013bSjsg #define DB_DEBUG 0x9830 2151099013bSjsg #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31) 2161099013bSjsg #define DB_DEPTH_BASE 0x2800C 2171099013bSjsg #define DB_HTILE_DATA_BASE 0x28014 2181099013bSjsg #define DB_HTILE_SURFACE 0x28D24 2191099013bSjsg #define S_028D24_HTILE_WIDTH(x) (((x) & 0x1) << 0) 2201099013bSjsg #define G_028D24_HTILE_WIDTH(x) (((x) >> 0) & 0x1) 2211099013bSjsg #define C_028D24_HTILE_WIDTH 0xFFFFFFFE 2221099013bSjsg #define S_028D24_HTILE_HEIGHT(x) (((x) & 0x1) << 1) 2231099013bSjsg #define G_028D24_HTILE_HEIGHT(x) (((x) >> 1) & 0x1) 2241099013bSjsg #define C_028D24_HTILE_HEIGHT 0xFFFFFFFD 2251099013bSjsg #define G_028D24_LINEAR(x) (((x) >> 2) & 0x1) 2261099013bSjsg #define DB_WATERMARKS 0x9838 2271099013bSjsg #define DEPTH_FREE(x) ((x) << 0) 2281099013bSjsg #define DEPTH_FLUSH(x) ((x) << 5) 2291099013bSjsg #define DEPTH_PENDING_FREE(x) ((x) << 15) 2301099013bSjsg #define DEPTH_CACHELINE_FREE(x) ((x) << 20) 2311099013bSjsg 2321099013bSjsg #define DCP_TILING_CONFIG 0x6CA0 2331099013bSjsg #define PIPE_TILING(x) ((x) << 1) 2341099013bSjsg #define BANK_TILING(x) ((x) << 4) 2351099013bSjsg #define GROUP_SIZE(x) ((x) << 6) 2361099013bSjsg #define ROW_TILING(x) ((x) << 8) 2371099013bSjsg #define BANK_SWAPS(x) ((x) << 11) 2381099013bSjsg #define SAMPLE_SPLIT(x) ((x) << 14) 2391099013bSjsg #define BACKEND_MAP(x) ((x) << 16) 2401099013bSjsg 2411099013bSjsg #define GB_TILING_CONFIG 0x98F0 2421099013bSjsg #define PIPE_TILING__SHIFT 1 2431099013bSjsg #define PIPE_TILING__MASK 0x0000000e 2441099013bSjsg 2451099013bSjsg #define GC_USER_SHADER_PIPE_CONFIG 0x8954 2461099013bSjsg #define INACTIVE_QD_PIPES(x) ((x) << 8) 2471099013bSjsg #define INACTIVE_QD_PIPES_MASK 0x0000FF00 2481099013bSjsg #define INACTIVE_SIMDS(x) ((x) << 16) 2491099013bSjsg #define INACTIVE_SIMDS_MASK 0x00FF0000 2501099013bSjsg 2511099013bSjsg #define SQ_CONFIG 0x8c00 2521099013bSjsg # define VC_ENABLE (1 << 0) 2531099013bSjsg # define EXPORT_SRC_C (1 << 1) 2541099013bSjsg # define DX9_CONSTS (1 << 2) 2551099013bSjsg # define ALU_INST_PREFER_VECTOR (1 << 3) 2561099013bSjsg # define DX10_CLAMP (1 << 4) 2571099013bSjsg # define CLAUSE_SEQ_PRIO(x) ((x) << 8) 2581099013bSjsg # define PS_PRIO(x) ((x) << 24) 2591099013bSjsg # define VS_PRIO(x) ((x) << 26) 2601099013bSjsg # define GS_PRIO(x) ((x) << 28) 2611099013bSjsg # define ES_PRIO(x) ((x) << 30) 2621099013bSjsg #define SQ_GPR_RESOURCE_MGMT_1 0x8c04 2631099013bSjsg # define NUM_PS_GPRS(x) ((x) << 0) 2641099013bSjsg # define NUM_VS_GPRS(x) ((x) << 16) 2651099013bSjsg # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 2661099013bSjsg #define SQ_GPR_RESOURCE_MGMT_2 0x8c08 2671099013bSjsg # define NUM_GS_GPRS(x) ((x) << 0) 2681099013bSjsg # define NUM_ES_GPRS(x) ((x) << 16) 2691099013bSjsg #define SQ_THREAD_RESOURCE_MGMT 0x8c0c 2701099013bSjsg # define NUM_PS_THREADS(x) ((x) << 0) 2711099013bSjsg # define NUM_VS_THREADS(x) ((x) << 8) 2721099013bSjsg # define NUM_GS_THREADS(x) ((x) << 16) 2731099013bSjsg # define NUM_ES_THREADS(x) ((x) << 24) 2741099013bSjsg #define SQ_STACK_RESOURCE_MGMT_1 0x8c10 2751099013bSjsg # define NUM_PS_STACK_ENTRIES(x) ((x) << 0) 2761099013bSjsg # define NUM_VS_STACK_ENTRIES(x) ((x) << 16) 2771099013bSjsg #define SQ_STACK_RESOURCE_MGMT_2 0x8c14 2781099013bSjsg # define NUM_GS_STACK_ENTRIES(x) ((x) << 0) 2791099013bSjsg # define NUM_ES_STACK_ENTRIES(x) ((x) << 16) 2801099013bSjsg #define SQ_ESGS_RING_BASE 0x8c40 2811099013bSjsg #define SQ_GSVS_RING_BASE 0x8c48 2821099013bSjsg #define SQ_ESTMP_RING_BASE 0x8c50 2831099013bSjsg #define SQ_GSTMP_RING_BASE 0x8c58 2841099013bSjsg #define SQ_VSTMP_RING_BASE 0x8c60 2851099013bSjsg #define SQ_PSTMP_RING_BASE 0x8c68 2861099013bSjsg #define SQ_FBUF_RING_BASE 0x8c70 2871099013bSjsg #define SQ_REDUC_RING_BASE 0x8c78 2881099013bSjsg 2891099013bSjsg #define GRBM_CNTL 0x8000 2901099013bSjsg # define GRBM_READ_TIMEOUT(x) ((x) << 0) 2911099013bSjsg #define GRBM_STATUS 0x8010 2921099013bSjsg #define CMDFIFO_AVAIL_MASK 0x0000001F 2931099013bSjsg #define GUI_ACTIVE (1<<31) 2941099013bSjsg #define GRBM_STATUS2 0x8014 2951099013bSjsg #define GRBM_SOFT_RESET 0x8020 2961099013bSjsg #define SOFT_RESET_CP (1<<0) 2971099013bSjsg 2987ccd5a2cSjsg #define CG_THERMAL_CTRL 0x7F0 2997ccd5a2cSjsg #define DIG_THERM_DPM(x) ((x) << 12) 3007ccd5a2cSjsg #define DIG_THERM_DPM_MASK 0x000FF000 3017ccd5a2cSjsg #define DIG_THERM_DPM_SHIFT 12 3021099013bSjsg #define CG_THERMAL_STATUS 0x7F4 3031099013bSjsg #define ASIC_T(x) ((x) << 0) 3041099013bSjsg #define ASIC_T_MASK 0x1FF 3051099013bSjsg #define ASIC_T_SHIFT 0 3067ccd5a2cSjsg #define CG_THERMAL_INT 0x7F8 3077ccd5a2cSjsg #define DIG_THERM_INTH(x) ((x) << 8) 3087ccd5a2cSjsg #define DIG_THERM_INTH_MASK 0x0000FF00 3097ccd5a2cSjsg #define DIG_THERM_INTH_SHIFT 8 3107ccd5a2cSjsg #define DIG_THERM_INTL(x) ((x) << 16) 3117ccd5a2cSjsg #define DIG_THERM_INTL_MASK 0x00FF0000 3127ccd5a2cSjsg #define DIG_THERM_INTL_SHIFT 16 3137ccd5a2cSjsg #define THERM_INT_MASK_HIGH (1 << 24) 3147ccd5a2cSjsg #define THERM_INT_MASK_LOW (1 << 25) 3157ccd5a2cSjsg 3167ccd5a2cSjsg #define RV770_CG_THERMAL_INT 0x734 3171099013bSjsg 3181099013bSjsg #define HDP_HOST_PATH_CNTL 0x2C00 3191099013bSjsg #define HDP_NONSURFACE_BASE 0x2C04 3201099013bSjsg #define HDP_NONSURFACE_INFO 0x2C08 3211099013bSjsg #define HDP_NONSURFACE_SIZE 0x2C0C 3221099013bSjsg #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 3231099013bSjsg #define HDP_TILING_CONFIG 0x2F3C 3241099013bSjsg #define HDP_DEBUG1 0x2F34 3251099013bSjsg 3267ccd5a2cSjsg #define MC_CONFIG 0x2000 3271099013bSjsg #define MC_VM_AGP_TOP 0x2184 3281099013bSjsg #define MC_VM_AGP_BOT 0x2188 3291099013bSjsg #define MC_VM_AGP_BASE 0x218C 3301099013bSjsg #define MC_VM_FB_LOCATION 0x2180 3317ccd5a2cSjsg #define MC_VM_L1_TLB_MCB_RD_UVD_CNTL 0x2124 3321099013bSjsg #define ENABLE_L1_TLB (1 << 0) 3331099013bSjsg #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 3341099013bSjsg #define ENABLE_L1_STRICT_ORDERING (1 << 2) 3351099013bSjsg #define SYSTEM_ACCESS_MODE_MASK 0x000000C0 3361099013bSjsg #define SYSTEM_ACCESS_MODE_SHIFT 6 3371099013bSjsg #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6) 3381099013bSjsg #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6) 3391099013bSjsg #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6) 3401099013bSjsg #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6) 3411099013bSjsg #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8) 3421099013bSjsg #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8) 3431099013bSjsg #define ENABLE_SEMAPHORE_MODE (1 << 10) 3441099013bSjsg #define ENABLE_WAIT_L2_QUERY (1 << 11) 3451099013bSjsg #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12) 3461099013bSjsg #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000 3471099013bSjsg #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12 3481099013bSjsg #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15) 3491099013bSjsg #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000 3501099013bSjsg #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15 3517ccd5a2cSjsg #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C 3521099013bSjsg #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0 3531099013bSjsg #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC 3541099013bSjsg #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204 3551099013bSjsg #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208 3561099013bSjsg #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C 3571099013bSjsg #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200 3587ccd5a2cSjsg #define MC_VM_L1_TLB_MCB_WR_UVD_CNTL 0x212c 3591099013bSjsg #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4 3601099013bSjsg #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8 3611099013bSjsg #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210 3621099013bSjsg #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218 3631099013bSjsg #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C 3641099013bSjsg #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220 3651099013bSjsg #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214 3661099013bSjsg #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190 3671099013bSjsg #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF 3681099013bSjsg #define LOGICAL_PAGE_NUMBER_SHIFT 0 3691099013bSjsg #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194 3701099013bSjsg #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198 3711099013bSjsg 3727ccd5a2cSjsg #define RS_DQ_RD_RET_CONF 0x2348 3737ccd5a2cSjsg 3741099013bSjsg #define PA_CL_ENHANCE 0x8A14 3751099013bSjsg #define CLIP_VTX_REORDER_ENA (1 << 0) 3761099013bSjsg #define NUM_CLIP_SEQ(x) ((x) << 1) 3771099013bSjsg #define PA_SC_AA_CONFIG 0x28C04 3781099013bSjsg #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40 3791099013bSjsg #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44 3801099013bSjsg #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48 3811099013bSjsg #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C 3821099013bSjsg #define S0_X(x) ((x) << 0) 3831099013bSjsg #define S0_Y(x) ((x) << 4) 3841099013bSjsg #define S1_X(x) ((x) << 8) 3851099013bSjsg #define S1_Y(x) ((x) << 12) 3861099013bSjsg #define S2_X(x) ((x) << 16) 3871099013bSjsg #define S2_Y(x) ((x) << 20) 3881099013bSjsg #define S3_X(x) ((x) << 24) 3891099013bSjsg #define S3_Y(x) ((x) << 28) 3901099013bSjsg #define S4_X(x) ((x) << 0) 3911099013bSjsg #define S4_Y(x) ((x) << 4) 3921099013bSjsg #define S5_X(x) ((x) << 8) 3931099013bSjsg #define S5_Y(x) ((x) << 12) 3941099013bSjsg #define S6_X(x) ((x) << 16) 3951099013bSjsg #define S6_Y(x) ((x) << 20) 3961099013bSjsg #define S7_X(x) ((x) << 24) 3971099013bSjsg #define S7_Y(x) ((x) << 28) 3981099013bSjsg #define PA_SC_CLIPRECT_RULE 0x2820c 3991099013bSjsg #define PA_SC_ENHANCE 0x8BF0 4001099013bSjsg #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 4011099013bSjsg #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12) 4021099013bSjsg #define PA_SC_LINE_STIPPLE 0x28A0C 4031099013bSjsg #define PA_SC_LINE_STIPPLE_STATE 0x8B10 4041099013bSjsg #define PA_SC_MODE_CNTL 0x28A4C 4051099013bSjsg #define PA_SC_MULTI_CHIP_CNTL 0x8B20 4061099013bSjsg 4071099013bSjsg #define PA_SC_SCREEN_SCISSOR_TL 0x28030 4081099013bSjsg #define PA_SC_GENERIC_SCISSOR_TL 0x28240 4091099013bSjsg #define PA_SC_WINDOW_SCISSOR_TL 0x28204 4101099013bSjsg 4111099013bSjsg #define PCIE_PORT_INDEX 0x0038 4121099013bSjsg #define PCIE_PORT_DATA 0x003C 4131099013bSjsg 4141099013bSjsg #define CHMAP 0x2004 4151099013bSjsg #define NOOFCHAN_SHIFT 12 4161099013bSjsg #define NOOFCHAN_MASK 0x00003000 4171099013bSjsg 4181099013bSjsg #define RAMCFG 0x2408 4191099013bSjsg #define NOOFBANK_SHIFT 0 4201099013bSjsg #define NOOFBANK_MASK 0x00000001 4211099013bSjsg #define NOOFRANK_SHIFT 1 4221099013bSjsg #define NOOFRANK_MASK 0x00000002 4231099013bSjsg #define NOOFROWS_SHIFT 2 4241099013bSjsg #define NOOFROWS_MASK 0x0000001C 4251099013bSjsg #define NOOFCOLS_SHIFT 5 4261099013bSjsg #define NOOFCOLS_MASK 0x00000060 4271099013bSjsg #define CHANSIZE_SHIFT 7 4281099013bSjsg #define CHANSIZE_MASK 0x00000080 4291099013bSjsg #define BURSTLENGTH_SHIFT 8 4301099013bSjsg #define BURSTLENGTH_MASK 0x00000100 4311099013bSjsg #define CHANSIZE_OVERRIDE (1 << 10) 4321099013bSjsg 4331099013bSjsg #define SCRATCH_REG0 0x8500 4341099013bSjsg #define SCRATCH_REG1 0x8504 4351099013bSjsg #define SCRATCH_REG2 0x8508 4361099013bSjsg #define SCRATCH_REG3 0x850C 4371099013bSjsg #define SCRATCH_REG4 0x8510 4381099013bSjsg #define SCRATCH_REG5 0x8514 4391099013bSjsg #define SCRATCH_REG6 0x8518 4401099013bSjsg #define SCRATCH_REG7 0x851C 4411099013bSjsg #define SCRATCH_UMSK 0x8540 4421099013bSjsg #define SCRATCH_ADDR 0x8544 4431099013bSjsg 4441099013bSjsg #define SPI_CONFIG_CNTL 0x9100 4451099013bSjsg #define GPR_WRITE_PRIORITY(x) ((x) << 0) 4461099013bSjsg #define DISABLE_INTERP_1 (1 << 5) 4471099013bSjsg #define SPI_CONFIG_CNTL_1 0x913C 4481099013bSjsg #define VTX_DONE_DELAY(x) ((x) << 0) 4491099013bSjsg #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 4501099013bSjsg #define SPI_INPUT_Z 0x286D8 4511099013bSjsg #define SPI_PS_IN_CONTROL_0 0x286CC 4521099013bSjsg #define NUM_INTERP(x) ((x)<<0) 4531099013bSjsg #define POSITION_ENA (1<<8) 4541099013bSjsg #define POSITION_CENTROID (1<<9) 4551099013bSjsg #define POSITION_ADDR(x) ((x)<<10) 4561099013bSjsg #define PARAM_GEN(x) ((x)<<15) 4571099013bSjsg #define PARAM_GEN_ADDR(x) ((x)<<19) 4581099013bSjsg #define BARYC_SAMPLE_CNTL(x) ((x)<<26) 4591099013bSjsg #define PERSP_GRADIENT_ENA (1<<28) 4601099013bSjsg #define LINEAR_GRADIENT_ENA (1<<29) 4611099013bSjsg #define POSITION_SAMPLE (1<<30) 4621099013bSjsg #define BARYC_AT_SAMPLE_ENA (1<<31) 4631099013bSjsg #define SPI_PS_IN_CONTROL_1 0x286D0 4641099013bSjsg #define GEN_INDEX_PIX (1<<0) 4651099013bSjsg #define GEN_INDEX_PIX_ADDR(x) ((x)<<1) 4661099013bSjsg #define FRONT_FACE_ENA (1<<8) 4671099013bSjsg #define FRONT_FACE_CHAN(x) ((x)<<9) 4681099013bSjsg #define FRONT_FACE_ALL_BITS (1<<11) 4691099013bSjsg #define FRONT_FACE_ADDR(x) ((x)<<12) 4701099013bSjsg #define FOG_ADDR(x) ((x)<<17) 4711099013bSjsg #define FIXED_PT_POSITION_ENA (1<<24) 4721099013bSjsg #define FIXED_PT_POSITION_ADDR(x) ((x)<<25) 4731099013bSjsg 4741099013bSjsg #define SQ_MS_FIFO_SIZES 0x8CF0 4751099013bSjsg #define CACHE_FIFO_SIZE(x) ((x) << 0) 4761099013bSjsg #define FETCH_FIFO_HIWATER(x) ((x) << 8) 4771099013bSjsg #define DONE_FIFO_HIWATER(x) ((x) << 16) 4781099013bSjsg #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 4791099013bSjsg #define SQ_PGM_START_ES 0x28880 4801099013bSjsg #define SQ_PGM_START_FS 0x28894 4811099013bSjsg #define SQ_PGM_START_GS 0x2886C 4821099013bSjsg #define SQ_PGM_START_PS 0x28840 4831099013bSjsg #define SQ_PGM_RESOURCES_PS 0x28850 4841099013bSjsg #define SQ_PGM_EXPORTS_PS 0x28854 4851099013bSjsg #define SQ_PGM_CF_OFFSET_PS 0x288cc 4861099013bSjsg #define SQ_PGM_START_VS 0x28858 4871099013bSjsg #define SQ_PGM_RESOURCES_VS 0x28868 4881099013bSjsg #define SQ_PGM_CF_OFFSET_VS 0x288d0 4891099013bSjsg 4901099013bSjsg #define SQ_VTX_CONSTANT_WORD0_0 0x30000 4911099013bSjsg #define SQ_VTX_CONSTANT_WORD1_0 0x30004 4921099013bSjsg #define SQ_VTX_CONSTANT_WORD2_0 0x30008 4931099013bSjsg # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0) 4941099013bSjsg # define SQ_VTXC_STRIDE(x) ((x) << 8) 4951099013bSjsg # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30) 4961099013bSjsg # define SQ_ENDIAN_NONE 0 4971099013bSjsg # define SQ_ENDIAN_8IN16 1 4981099013bSjsg # define SQ_ENDIAN_8IN32 2 4991099013bSjsg #define SQ_VTX_CONSTANT_WORD3_0 0x3000c 5001099013bSjsg #define SQ_VTX_CONSTANT_WORD6_0 0x38018 5011099013bSjsg #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30) 5021099013bSjsg #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3) 5031099013bSjsg #define SQ_TEX_VTX_INVALID_TEXTURE 0x0 5041099013bSjsg #define SQ_TEX_VTX_INVALID_BUFFER 0x1 5051099013bSjsg #define SQ_TEX_VTX_VALID_TEXTURE 0x2 5061099013bSjsg #define SQ_TEX_VTX_VALID_BUFFER 0x3 5071099013bSjsg 5081099013bSjsg 5091099013bSjsg #define SX_MISC 0x28350 5101099013bSjsg #define SX_MEMORY_EXPORT_BASE 0x9010 5111099013bSjsg #define SX_DEBUG_1 0x9054 5121099013bSjsg #define SMX_EVENT_RELEASE (1 << 0) 5131099013bSjsg #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 5141099013bSjsg 5151099013bSjsg #define TA_CNTL_AUX 0x9508 5161099013bSjsg #define DISABLE_CUBE_WRAP (1 << 0) 5171099013bSjsg #define DISABLE_CUBE_ANISO (1 << 1) 5181099013bSjsg #define SYNC_GRADIENT (1 << 24) 5191099013bSjsg #define SYNC_WALKER (1 << 25) 5201099013bSjsg #define SYNC_ALIGNER (1 << 26) 5211099013bSjsg #define BILINEAR_PRECISION_6_BIT (0 << 31) 5221099013bSjsg #define BILINEAR_PRECISION_8_BIT (1 << 31) 5231099013bSjsg 5241099013bSjsg #define TC_CNTL 0x9608 5251099013bSjsg #define TC_L2_SIZE(x) ((x)<<5) 5261099013bSjsg #define L2_DISABLE_LATE_HIT (1<<9) 5271099013bSjsg 5281099013bSjsg #define VC_ENHANCE 0x9714 5291099013bSjsg 5301099013bSjsg #define VGT_CACHE_INVALIDATION 0x88C4 5311099013bSjsg #define CACHE_INVALIDATION(x) ((x)<<0) 5321099013bSjsg #define VC_ONLY 0 5331099013bSjsg #define TC_ONLY 1 5341099013bSjsg #define VC_AND_TC 2 5351099013bSjsg #define VGT_DMA_BASE 0x287E8 5361099013bSjsg #define VGT_DMA_BASE_HI 0x287E4 5371099013bSjsg #define VGT_ES_PER_GS 0x88CC 5381099013bSjsg #define VGT_GS_PER_ES 0x88C8 5391099013bSjsg #define VGT_GS_PER_VS 0x88E8 5401099013bSjsg #define VGT_GS_VERTEX_REUSE 0x88D4 5411099013bSjsg #define VGT_PRIMITIVE_TYPE 0x8958 5421099013bSjsg #define VGT_NUM_INSTANCES 0x8974 5431099013bSjsg #define VGT_OUT_DEALLOC_CNTL 0x28C5C 5441099013bSjsg #define DEALLOC_DIST_MASK 0x0000007F 5451099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10 5461099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14 5471099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18 5481099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c 5491099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44 5501099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48 5511099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c 5521099013bSjsg #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50 5531099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8 5541099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8 5551099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8 5561099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08 5571099013bSjsg #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC 5581099013bSjsg #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC 5591099013bSjsg #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC 5601099013bSjsg #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C 5611099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0 5621099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0 5631099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0 5641099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00 5651099013bSjsg 5661099013bSjsg #define VGT_STRMOUT_EN 0x28AB0 5671099013bSjsg #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 5681099013bSjsg #define VTX_REUSE_DEPTH_MASK 0x000000FF 5691099013bSjsg #define VGT_EVENT_INITIATOR 0x28a90 5701099013bSjsg # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0) 5711099013bSjsg # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0) 5721099013bSjsg 5731099013bSjsg #define VM_CONTEXT0_CNTL 0x1410 5741099013bSjsg #define ENABLE_CONTEXT (1 << 0) 5751099013bSjsg #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 5761099013bSjsg #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 5771099013bSjsg #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490 5781099013bSjsg #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0 5791099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574 5801099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594 5811099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4 5821099013bSjsg #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554 5831099013bSjsg #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 5841099013bSjsg #define REQUEST_TYPE(x) (((x) & 0xf) << 0) 5851099013bSjsg #define RESPONSE_TYPE_MASK 0x000000F0 5861099013bSjsg #define RESPONSE_TYPE_SHIFT 4 5871099013bSjsg #define VM_L2_CNTL 0x1400 5881099013bSjsg #define ENABLE_L2_CACHE (1 << 0) 5891099013bSjsg #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 5901099013bSjsg #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 5911099013bSjsg #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13) 5921099013bSjsg #define VM_L2_CNTL2 0x1404 5931099013bSjsg #define INVALIDATE_ALL_L1_TLBS (1 << 0) 5941099013bSjsg #define INVALIDATE_L2_CACHE (1 << 1) 5951099013bSjsg #define VM_L2_CNTL3 0x1408 5961099013bSjsg #define BANK_SELECT_0(x) (((x) & 0x1f) << 0) 5971099013bSjsg #define BANK_SELECT_1(x) (((x) & 0x1f) << 5) 5981099013bSjsg #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10) 5991099013bSjsg #define VM_L2_STATUS 0x140C 6001099013bSjsg #define L2_BUSY (1 << 0) 6011099013bSjsg 6021099013bSjsg #define WAIT_UNTIL 0x8040 6037ccd5a2cSjsg #define WAIT_CP_DMA_IDLE_bit (1 << 8) 6041099013bSjsg #define WAIT_2D_IDLE_bit (1 << 14) 6051099013bSjsg #define WAIT_3D_IDLE_bit (1 << 15) 6061099013bSjsg #define WAIT_2D_IDLECLEAN_bit (1 << 16) 6071099013bSjsg #define WAIT_3D_IDLECLEAN_bit (1 << 17) 6081099013bSjsg 6091099013bSjsg /* async DMA */ 6101099013bSjsg #define DMA_TILING_CONFIG 0x3ec4 6111099013bSjsg #define DMA_CONFIG 0x3e4c 6121099013bSjsg 6131099013bSjsg #define DMA_RB_CNTL 0xd000 6141099013bSjsg # define DMA_RB_ENABLE (1 << 0) 6151099013bSjsg # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 6161099013bSjsg # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 6171099013bSjsg # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 6181099013bSjsg # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 6191099013bSjsg # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 6201099013bSjsg #define DMA_RB_BASE 0xd004 6211099013bSjsg #define DMA_RB_RPTR 0xd008 6221099013bSjsg #define DMA_RB_WPTR 0xd00c 6231099013bSjsg 6241099013bSjsg #define DMA_RB_RPTR_ADDR_HI 0xd01c 6251099013bSjsg #define DMA_RB_RPTR_ADDR_LO 0xd020 6261099013bSjsg 6271099013bSjsg #define DMA_IB_CNTL 0xd024 6281099013bSjsg # define DMA_IB_ENABLE (1 << 0) 6291099013bSjsg # define DMA_IB_SWAP_ENABLE (1 << 4) 6301099013bSjsg #define DMA_IB_RPTR 0xd028 6311099013bSjsg #define DMA_CNTL 0xd02c 6321099013bSjsg # define TRAP_ENABLE (1 << 0) 6331099013bSjsg # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 6341099013bSjsg # define SEM_WAIT_INT_ENABLE (1 << 2) 6351099013bSjsg # define DATA_SWAP_ENABLE (1 << 3) 6361099013bSjsg # define FENCE_SWAP_ENABLE (1 << 4) 6371099013bSjsg # define CTXEMPTY_INT_ENABLE (1 << 28) 6381099013bSjsg #define DMA_STATUS_REG 0xd034 6391099013bSjsg # define DMA_IDLE (1 << 0) 6401099013bSjsg #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044 6411099013bSjsg #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048 6421099013bSjsg #define DMA_MODE 0xd0bc 6431099013bSjsg 6441099013bSjsg /* async DMA packets */ 6451099013bSjsg #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \ 6461099013bSjsg (((t) & 0x1) << 23) | \ 6471099013bSjsg (((s) & 0x1) << 22) | \ 6481099013bSjsg (((n) & 0xFFFF) << 0)) 6491099013bSjsg /* async DMA Packet types */ 6501099013bSjsg #define DMA_PACKET_WRITE 0x2 6511099013bSjsg #define DMA_PACKET_COPY 0x3 6521099013bSjsg #define DMA_PACKET_INDIRECT_BUFFER 0x4 6531099013bSjsg #define DMA_PACKET_SEMAPHORE 0x5 6541099013bSjsg #define DMA_PACKET_FENCE 0x6 6551099013bSjsg #define DMA_PACKET_TRAP 0x7 6561099013bSjsg #define DMA_PACKET_CONSTANT_FILL 0xd /* 7xx only */ 6571099013bSjsg #define DMA_PACKET_NOP 0xf 6581099013bSjsg 6591099013bSjsg #define IH_RB_CNTL 0x3e00 6601099013bSjsg # define IH_RB_ENABLE (1 << 0) 6611099013bSjsg # define IH_RB_SIZE(x) ((x) << 1) /* log2 */ 6621099013bSjsg # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 6631099013bSjsg # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 6641099013bSjsg # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 6651099013bSjsg # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 6661099013bSjsg # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 6671099013bSjsg #define IH_RB_BASE 0x3e04 6681099013bSjsg #define IH_RB_RPTR 0x3e08 6691099013bSjsg #define IH_RB_WPTR 0x3e0c 6701099013bSjsg # define RB_OVERFLOW (1 << 0) 6711099013bSjsg # define WPTR_OFFSET_MASK 0x3fffc 6721099013bSjsg #define IH_RB_WPTR_ADDR_HI 0x3e10 6731099013bSjsg #define IH_RB_WPTR_ADDR_LO 0x3e14 6741099013bSjsg #define IH_CNTL 0x3e18 6751099013bSjsg # define ENABLE_INTR (1 << 0) 6761099013bSjsg # define IH_MC_SWAP(x) ((x) << 1) 6771099013bSjsg # define IH_MC_SWAP_NONE 0 6781099013bSjsg # define IH_MC_SWAP_16BIT 1 6791099013bSjsg # define IH_MC_SWAP_32BIT 2 6801099013bSjsg # define IH_MC_SWAP_64BIT 3 6811099013bSjsg # define RPTR_REARM (1 << 4) 6821099013bSjsg # define MC_WRREQ_CREDIT(x) ((x) << 15) 6831099013bSjsg # define MC_WR_CLEAN_CNT(x) ((x) << 20) 6841099013bSjsg 6851099013bSjsg #define RLC_CNTL 0x3f00 6861099013bSjsg # define RLC_ENABLE (1 << 0) 6871099013bSjsg #define RLC_HB_BASE 0x3f10 6881099013bSjsg #define RLC_HB_CNTL 0x3f0c 6891099013bSjsg #define RLC_HB_RPTR 0x3f20 6901099013bSjsg #define RLC_HB_WPTR 0x3f1c 6911099013bSjsg #define RLC_HB_WPTR_LSB_ADDR 0x3f14 6921099013bSjsg #define RLC_HB_WPTR_MSB_ADDR 0x3f18 6931099013bSjsg #define RLC_GPU_CLOCK_COUNT_LSB 0x3f38 6941099013bSjsg #define RLC_GPU_CLOCK_COUNT_MSB 0x3f3c 6951099013bSjsg #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x3f40 6961099013bSjsg #define RLC_MC_CNTL 0x3f44 6971099013bSjsg #define RLC_UCODE_CNTL 0x3f48 6981099013bSjsg #define RLC_UCODE_ADDR 0x3f2c 6991099013bSjsg #define RLC_UCODE_DATA 0x3f30 7001099013bSjsg 7011099013bSjsg #define SRBM_SOFT_RESET 0xe60 7027ccd5a2cSjsg # define SOFT_RESET_BIF (1 << 1) 7031099013bSjsg # define SOFT_RESET_DMA (1 << 12) 7041099013bSjsg # define SOFT_RESET_RLC (1 << 13) 7057ccd5a2cSjsg # define SOFT_RESET_UVD (1 << 18) 7061099013bSjsg # define RV770_SOFT_RESET_DMA (1 << 20) 7071099013bSjsg 7087ccd5a2cSjsg #define BIF_SCRATCH0 0x5438 7097ccd5a2cSjsg 7107ccd5a2cSjsg #define BUS_CNTL 0x5420 7117ccd5a2cSjsg # define BIOS_ROM_DIS (1 << 1) 7127ccd5a2cSjsg # define VGA_COHE_SPEC_TIMER_DIS (1 << 9) 7137ccd5a2cSjsg 7141099013bSjsg #define CP_INT_CNTL 0xc124 7151099013bSjsg # define CNTX_BUSY_INT_ENABLE (1 << 19) 7161099013bSjsg # define CNTX_EMPTY_INT_ENABLE (1 << 20) 7171099013bSjsg # define SCRATCH_INT_ENABLE (1 << 25) 7181099013bSjsg # define TIME_STAMP_INT_ENABLE (1 << 26) 7191099013bSjsg # define IB2_INT_ENABLE (1 << 29) 7201099013bSjsg # define IB1_INT_ENABLE (1 << 30) 7211099013bSjsg # define RB_INT_ENABLE (1 << 31) 7221099013bSjsg #define CP_INT_STATUS 0xc128 7231099013bSjsg # define SCRATCH_INT_STAT (1 << 25) 7241099013bSjsg # define TIME_STAMP_INT_STAT (1 << 26) 7251099013bSjsg # define IB2_INT_STAT (1 << 29) 7261099013bSjsg # define IB1_INT_STAT (1 << 30) 7271099013bSjsg # define RB_INT_STAT (1 << 31) 7281099013bSjsg 7291099013bSjsg #define GRBM_INT_CNTL 0x8060 7301099013bSjsg # define RDERR_INT_ENABLE (1 << 0) 7311099013bSjsg # define WAIT_COUNT_TIMEOUT_INT_ENABLE (1 << 1) 7321099013bSjsg # define GUI_IDLE_INT_ENABLE (1 << 19) 7331099013bSjsg 7341099013bSjsg #define INTERRUPT_CNTL 0x5468 7351099013bSjsg # define IH_DUMMY_RD_OVERRIDE (1 << 0) 7361099013bSjsg # define IH_DUMMY_RD_EN (1 << 1) 7371099013bSjsg # define IH_REQ_NONSNOOP_EN (1 << 3) 7381099013bSjsg # define GEN_IH_INT_EN (1 << 8) 7391099013bSjsg #define INTERRUPT_CNTL2 0x546c 7401099013bSjsg 7411099013bSjsg #define D1MODE_VBLANK_STATUS 0x6534 7421099013bSjsg #define D2MODE_VBLANK_STATUS 0x6d34 7431099013bSjsg # define DxMODE_VBLANK_OCCURRED (1 << 0) 7441099013bSjsg # define DxMODE_VBLANK_ACK (1 << 4) 7451099013bSjsg # define DxMODE_VBLANK_STAT (1 << 12) 7461099013bSjsg # define DxMODE_VBLANK_INTERRUPT (1 << 16) 7471099013bSjsg # define DxMODE_VBLANK_INTERRUPT_TYPE (1 << 17) 7481099013bSjsg #define D1MODE_VLINE_STATUS 0x653c 7491099013bSjsg #define D2MODE_VLINE_STATUS 0x6d3c 7501099013bSjsg # define DxMODE_VLINE_OCCURRED (1 << 0) 7511099013bSjsg # define DxMODE_VLINE_ACK (1 << 4) 7521099013bSjsg # define DxMODE_VLINE_STAT (1 << 12) 7531099013bSjsg # define DxMODE_VLINE_INTERRUPT (1 << 16) 7541099013bSjsg # define DxMODE_VLINE_INTERRUPT_TYPE (1 << 17) 7551099013bSjsg #define DxMODE_INT_MASK 0x6540 7561099013bSjsg # define D1MODE_VBLANK_INT_MASK (1 << 0) 7571099013bSjsg # define D1MODE_VLINE_INT_MASK (1 << 4) 7581099013bSjsg # define D2MODE_VBLANK_INT_MASK (1 << 8) 7591099013bSjsg # define D2MODE_VLINE_INT_MASK (1 << 12) 7601099013bSjsg #define DCE3_DISP_INTERRUPT_STATUS 0x7ddc 7611099013bSjsg # define DC_HPD1_INTERRUPT (1 << 18) 7621099013bSjsg # define DC_HPD2_INTERRUPT (1 << 19) 7631099013bSjsg #define DISP_INTERRUPT_STATUS 0x7edc 7641099013bSjsg # define LB_D1_VLINE_INTERRUPT (1 << 2) 7651099013bSjsg # define LB_D2_VLINE_INTERRUPT (1 << 3) 7661099013bSjsg # define LB_D1_VBLANK_INTERRUPT (1 << 4) 7671099013bSjsg # define LB_D2_VBLANK_INTERRUPT (1 << 5) 7681099013bSjsg # define DACA_AUTODETECT_INTERRUPT (1 << 16) 7691099013bSjsg # define DACB_AUTODETECT_INTERRUPT (1 << 17) 7701099013bSjsg # define DC_HOT_PLUG_DETECT1_INTERRUPT (1 << 18) 7711099013bSjsg # define DC_HOT_PLUG_DETECT2_INTERRUPT (1 << 19) 7721099013bSjsg # define DC_I2C_SW_DONE_INTERRUPT (1 << 20) 7731099013bSjsg # define DC_I2C_HW_DONE_INTERRUPT (1 << 21) 7741099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE 0x7ee8 7751099013bSjsg #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE 0x7de8 7761099013bSjsg # define DC_HPD4_INTERRUPT (1 << 14) 7771099013bSjsg # define DC_HPD4_RX_INTERRUPT (1 << 15) 7781099013bSjsg # define DC_HPD3_INTERRUPT (1 << 28) 7791099013bSjsg # define DC_HPD1_RX_INTERRUPT (1 << 29) 7801099013bSjsg # define DC_HPD2_RX_INTERRUPT (1 << 30) 7811099013bSjsg #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE2 0x7dec 7821099013bSjsg # define DC_HPD3_RX_INTERRUPT (1 << 0) 7831099013bSjsg # define DIGA_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 1) 7841099013bSjsg # define DIGA_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 2) 7851099013bSjsg # define DIGB_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 3) 7861099013bSjsg # define DIGB_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 4) 7871099013bSjsg # define AUX1_SW_DONE_INTERRUPT (1 << 5) 7881099013bSjsg # define AUX1_LS_DONE_INTERRUPT (1 << 6) 7891099013bSjsg # define AUX2_SW_DONE_INTERRUPT (1 << 7) 7901099013bSjsg # define AUX2_LS_DONE_INTERRUPT (1 << 8) 7911099013bSjsg # define AUX3_SW_DONE_INTERRUPT (1 << 9) 7921099013bSjsg # define AUX3_LS_DONE_INTERRUPT (1 << 10) 7931099013bSjsg # define AUX4_SW_DONE_INTERRUPT (1 << 11) 7941099013bSjsg # define AUX4_LS_DONE_INTERRUPT (1 << 12) 7951099013bSjsg # define DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 13) 7961099013bSjsg # define DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 14) 7971099013bSjsg /* DCE 3.2 */ 7981099013bSjsg # define AUX5_SW_DONE_INTERRUPT (1 << 15) 7991099013bSjsg # define AUX5_LS_DONE_INTERRUPT (1 << 16) 8001099013bSjsg # define AUX6_SW_DONE_INTERRUPT (1 << 17) 8011099013bSjsg # define AUX6_LS_DONE_INTERRUPT (1 << 18) 8021099013bSjsg # define DC_HPD5_INTERRUPT (1 << 19) 8031099013bSjsg # define DC_HPD5_RX_INTERRUPT (1 << 20) 8041099013bSjsg # define DC_HPD6_INTERRUPT (1 << 21) 8051099013bSjsg # define DC_HPD6_RX_INTERRUPT (1 << 22) 8061099013bSjsg 8071099013bSjsg #define DACA_AUTO_DETECT_CONTROL 0x7828 8081099013bSjsg #define DACB_AUTO_DETECT_CONTROL 0x7a28 8091099013bSjsg #define DCE3_DACA_AUTO_DETECT_CONTROL 0x7028 8101099013bSjsg #define DCE3_DACB_AUTO_DETECT_CONTROL 0x7128 8111099013bSjsg # define DACx_AUTODETECT_MODE(x) ((x) << 0) 8121099013bSjsg # define DACx_AUTODETECT_MODE_NONE 0 8131099013bSjsg # define DACx_AUTODETECT_MODE_CONNECT 1 8141099013bSjsg # define DACx_AUTODETECT_MODE_DISCONNECT 2 8151099013bSjsg # define DACx_AUTODETECT_FRAME_TIME_COUNTER(x) ((x) << 8) 8161099013bSjsg /* bit 18 = R/C, 17 = G/Y, 16 = B/Comp */ 8171099013bSjsg # define DACx_AUTODETECT_CHECK_MASK(x) ((x) << 16) 8181099013bSjsg 8191099013bSjsg #define DCE3_DACA_AUTODETECT_INT_CONTROL 0x7038 8201099013bSjsg #define DCE3_DACB_AUTODETECT_INT_CONTROL 0x7138 8211099013bSjsg #define DACA_AUTODETECT_INT_CONTROL 0x7838 8221099013bSjsg #define DACB_AUTODETECT_INT_CONTROL 0x7a38 8231099013bSjsg # define DACx_AUTODETECT_ACK (1 << 0) 8241099013bSjsg # define DACx_AUTODETECT_INT_ENABLE (1 << 16) 8251099013bSjsg 8261099013bSjsg #define DC_HOT_PLUG_DETECT1_CONTROL 0x7d00 8271099013bSjsg #define DC_HOT_PLUG_DETECT2_CONTROL 0x7d10 8281099013bSjsg #define DC_HOT_PLUG_DETECT3_CONTROL 0x7d24 8291099013bSjsg # define DC_HOT_PLUG_DETECTx_EN (1 << 0) 8301099013bSjsg 8311099013bSjsg #define DC_HOT_PLUG_DETECT1_INT_STATUS 0x7d04 8321099013bSjsg #define DC_HOT_PLUG_DETECT2_INT_STATUS 0x7d14 8331099013bSjsg #define DC_HOT_PLUG_DETECT3_INT_STATUS 0x7d28 8341099013bSjsg # define DC_HOT_PLUG_DETECTx_INT_STATUS (1 << 0) 8351099013bSjsg # define DC_HOT_PLUG_DETECTx_SENSE (1 << 1) 8361099013bSjsg 8371099013bSjsg /* DCE 3.0 */ 8381099013bSjsg #define DC_HPD1_INT_STATUS 0x7d00 8391099013bSjsg #define DC_HPD2_INT_STATUS 0x7d0c 8401099013bSjsg #define DC_HPD3_INT_STATUS 0x7d18 8411099013bSjsg #define DC_HPD4_INT_STATUS 0x7d24 8421099013bSjsg /* DCE 3.2 */ 8431099013bSjsg #define DC_HPD5_INT_STATUS 0x7dc0 8441099013bSjsg #define DC_HPD6_INT_STATUS 0x7df4 8451099013bSjsg # define DC_HPDx_INT_STATUS (1 << 0) 8461099013bSjsg # define DC_HPDx_SENSE (1 << 1) 8471099013bSjsg # define DC_HPDx_RX_INT_STATUS (1 << 8) 8481099013bSjsg 8491099013bSjsg #define DC_HOT_PLUG_DETECT1_INT_CONTROL 0x7d08 8501099013bSjsg #define DC_HOT_PLUG_DETECT2_INT_CONTROL 0x7d18 8511099013bSjsg #define DC_HOT_PLUG_DETECT3_INT_CONTROL 0x7d2c 8521099013bSjsg # define DC_HOT_PLUG_DETECTx_INT_ACK (1 << 0) 8531099013bSjsg # define DC_HOT_PLUG_DETECTx_INT_POLARITY (1 << 8) 8541099013bSjsg # define DC_HOT_PLUG_DETECTx_INT_EN (1 << 16) 8551099013bSjsg /* DCE 3.0 */ 8561099013bSjsg #define DC_HPD1_INT_CONTROL 0x7d04 8571099013bSjsg #define DC_HPD2_INT_CONTROL 0x7d10 8581099013bSjsg #define DC_HPD3_INT_CONTROL 0x7d1c 8591099013bSjsg #define DC_HPD4_INT_CONTROL 0x7d28 8601099013bSjsg /* DCE 3.2 */ 8611099013bSjsg #define DC_HPD5_INT_CONTROL 0x7dc4 8621099013bSjsg #define DC_HPD6_INT_CONTROL 0x7df8 8631099013bSjsg # define DC_HPDx_INT_ACK (1 << 0) 8641099013bSjsg # define DC_HPDx_INT_POLARITY (1 << 8) 8651099013bSjsg # define DC_HPDx_INT_EN (1 << 16) 8661099013bSjsg # define DC_HPDx_RX_INT_ACK (1 << 20) 8671099013bSjsg # define DC_HPDx_RX_INT_EN (1 << 24) 8681099013bSjsg 8691099013bSjsg /* DCE 3.0 */ 8701099013bSjsg #define DC_HPD1_CONTROL 0x7d08 8711099013bSjsg #define DC_HPD2_CONTROL 0x7d14 8721099013bSjsg #define DC_HPD3_CONTROL 0x7d20 8731099013bSjsg #define DC_HPD4_CONTROL 0x7d2c 8741099013bSjsg /* DCE 3.2 */ 8751099013bSjsg #define DC_HPD5_CONTROL 0x7dc8 8761099013bSjsg #define DC_HPD6_CONTROL 0x7dfc 8771099013bSjsg # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 8781099013bSjsg # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 8791099013bSjsg /* DCE 3.2 */ 8801099013bSjsg # define DC_HPDx_EN (1 << 28) 8811099013bSjsg 8821099013bSjsg #define D1GRPH_INTERRUPT_STATUS 0x6158 8831099013bSjsg #define D2GRPH_INTERRUPT_STATUS 0x6958 8841099013bSjsg # define DxGRPH_PFLIP_INT_OCCURRED (1 << 0) 8851099013bSjsg # define DxGRPH_PFLIP_INT_CLEAR (1 << 8) 8861099013bSjsg #define D1GRPH_INTERRUPT_CONTROL 0x615c 8871099013bSjsg #define D2GRPH_INTERRUPT_CONTROL 0x695c 8881099013bSjsg # define DxGRPH_PFLIP_INT_MASK (1 << 0) 8891099013bSjsg # define DxGRPH_PFLIP_INT_TYPE (1 << 8) 8901099013bSjsg 8911099013bSjsg /* PCIE link stuff */ 8921099013bSjsg #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ 8931099013bSjsg # define LC_POINT_7_PLUS_EN (1 << 6) 8941099013bSjsg #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 8951099013bSjsg # define LC_LINK_WIDTH_SHIFT 0 8961099013bSjsg # define LC_LINK_WIDTH_MASK 0x7 8971099013bSjsg # define LC_LINK_WIDTH_X0 0 8981099013bSjsg # define LC_LINK_WIDTH_X1 1 8991099013bSjsg # define LC_LINK_WIDTH_X2 2 9001099013bSjsg # define LC_LINK_WIDTH_X4 3 9011099013bSjsg # define LC_LINK_WIDTH_X8 4 9021099013bSjsg # define LC_LINK_WIDTH_X16 6 9031099013bSjsg # define LC_LINK_WIDTH_RD_SHIFT 4 9041099013bSjsg # define LC_LINK_WIDTH_RD_MASK 0x70 9051099013bSjsg # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 9061099013bSjsg # define LC_RECONFIG_NOW (1 << 8) 9071099013bSjsg # define LC_RENEGOTIATION_SUPPORT (1 << 9) 9081099013bSjsg # define LC_RENEGOTIATE_EN (1 << 10) 9091099013bSjsg # define LC_SHORT_RECONFIG_EN (1 << 11) 9101099013bSjsg # define LC_UPCONFIGURE_SUPPORT (1 << 12) 9111099013bSjsg # define LC_UPCONFIGURE_DIS (1 << 13) 9121099013bSjsg #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 9131099013bSjsg # define LC_GEN2_EN_STRAP (1 << 0) 9141099013bSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 9151099013bSjsg # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 9161099013bSjsg # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 9171099013bSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 9181099013bSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 9191099013bSjsg # define LC_CURRENT_DATA_RATE (1 << 11) 9201099013bSjsg # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 9211099013bSjsg # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 9221099013bSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 9231099013bSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 9241099013bSjsg #define MM_CFGREGS_CNTL 0x544c 9251099013bSjsg # define MM_WR_TO_CFG_EN (1 << 3) 9261099013bSjsg #define LINK_CNTL2 0x88 /* F0 */ 9271099013bSjsg # define TARGET_LINK_SPEED_MASK (0xf << 0) 9281099013bSjsg # define SELECTABLE_DEEMPHASIS (1 << 6) 9291099013bSjsg 9307ccd5a2cSjsg /* Audio */ 9317ccd5a2cSjsg #define AZ_HOT_PLUG_CONTROL 0x7300 9327ccd5a2cSjsg # define AZ_FORCE_CODEC_WAKE (1 << 0) 9337ccd5a2cSjsg # define JACK_DETECTION_ENABLE (1 << 4) 9347ccd5a2cSjsg # define UNSOLICITED_RESPONSE_ENABLE (1 << 8) 9357ccd5a2cSjsg # define CODEC_HOT_PLUG_ENABLE (1 << 12) 9367ccd5a2cSjsg # define AUDIO_ENABLED (1 << 31) 9377ccd5a2cSjsg /* DCE3 adds */ 9387ccd5a2cSjsg # define PIN0_JACK_DETECTION_ENABLE (1 << 4) 9397ccd5a2cSjsg # define PIN1_JACK_DETECTION_ENABLE (1 << 5) 9407ccd5a2cSjsg # define PIN2_JACK_DETECTION_ENABLE (1 << 6) 9417ccd5a2cSjsg # define PIN3_JACK_DETECTION_ENABLE (1 << 7) 9427ccd5a2cSjsg # define PIN0_AUDIO_ENABLED (1 << 24) 9437ccd5a2cSjsg # define PIN1_AUDIO_ENABLED (1 << 25) 9447ccd5a2cSjsg # define PIN2_AUDIO_ENABLED (1 << 26) 9457ccd5a2cSjsg # define PIN3_AUDIO_ENABLED (1 << 27) 9467ccd5a2cSjsg 9477ccd5a2cSjsg /* Audio clocks DCE 2.0/3.0 */ 9487ccd5a2cSjsg #define AUDIO_DTO 0x7340 9497ccd5a2cSjsg # define AUDIO_DTO_PHASE(x) (((x) & 0xffff) << 0) 9507ccd5a2cSjsg # define AUDIO_DTO_MODULE(x) (((x) & 0xffff) << 16) 9517ccd5a2cSjsg 9527ccd5a2cSjsg /* Audio clocks DCE 3.2 */ 9531099013bSjsg #define DCCG_AUDIO_DTO0_PHASE 0x0514 9541099013bSjsg #define DCCG_AUDIO_DTO0_MODULE 0x0518 9551099013bSjsg #define DCCG_AUDIO_DTO0_LOAD 0x051c 9561099013bSjsg # define DTO_LOAD (1 << 31) 9571099013bSjsg #define DCCG_AUDIO_DTO0_CNTL 0x0520 9587ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0) 9597ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7 9607ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0 9611099013bSjsg 9621099013bSjsg #define DCCG_AUDIO_DTO1_PHASE 0x0524 9631099013bSjsg #define DCCG_AUDIO_DTO1_MODULE 0x0528 9641099013bSjsg #define DCCG_AUDIO_DTO1_LOAD 0x052c 9651099013bSjsg #define DCCG_AUDIO_DTO1_CNTL 0x0530 9661099013bSjsg 9671099013bSjsg #define DCCG_AUDIO_DTO_SELECT 0x0534 9681099013bSjsg 9691099013bSjsg /* digital blocks */ 9701099013bSjsg #define TMDSA_CNTL 0x7880 9711099013bSjsg # define TMDSA_HDMI_EN (1 << 2) 9721099013bSjsg #define LVTMA_CNTL 0x7a80 9731099013bSjsg # define LVTMA_HDMI_EN (1 << 2) 9741099013bSjsg #define DDIA_CNTL 0x7200 9751099013bSjsg # define DDIA_HDMI_EN (1 << 2) 9761099013bSjsg #define DIG0_CNTL 0x75a0 9771099013bSjsg # define DIG_MODE(x) (((x) & 7) << 8) 9781099013bSjsg # define DIG_MODE_DP 0 9791099013bSjsg # define DIG_MODE_LVDS 1 9801099013bSjsg # define DIG_MODE_TMDS_DVI 2 9811099013bSjsg # define DIG_MODE_TMDS_HDMI 3 9821099013bSjsg # define DIG_MODE_SDVO 4 9831099013bSjsg #define DIG1_CNTL 0x79a0 9841099013bSjsg 9857ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x71bc 9867ccd5a2cSjsg #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 9877ccd5a2cSjsg #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 9887ccd5a2cSjsg #define SPEAKER_ALLOCATION_SHIFT 0 9897ccd5a2cSjsg #define HDMI_CONNECTION (1 << 16) 9907ccd5a2cSjsg #define DP_CONNECTION (1 << 17) 9917ccd5a2cSjsg 9927ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */ 9937ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */ 9947ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */ 9957ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */ 9967ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */ 9977ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */ 9987ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */ 9997ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */ 10007ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */ 10017ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */ 10027ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */ 10037ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */ 10047ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */ 10057ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */ 10067ccd5a2cSjsg # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 10077ccd5a2cSjsg /* max channels minus one. 7 = 8 channels */ 10087ccd5a2cSjsg # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 10097ccd5a2cSjsg # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 10107ccd5a2cSjsg # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 10117ccd5a2cSjsg /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 10127ccd5a2cSjsg * bit0 = 32 kHz 10137ccd5a2cSjsg * bit1 = 44.1 kHz 10147ccd5a2cSjsg * bit2 = 48 kHz 10157ccd5a2cSjsg * bit3 = 88.2 kHz 10167ccd5a2cSjsg * bit4 = 96 kHz 10177ccd5a2cSjsg * bit5 = 176.4 kHz 10187ccd5a2cSjsg * bit6 = 192 kHz 10197ccd5a2cSjsg */ 10207ccd5a2cSjsg 10211099013bSjsg /* rs6xx/rs740 and r6xx share the same HDMI blocks, however, rs6xx has only one 10221099013bSjsg * instance of the blocks while r6xx has 2. DCE 3.0 cards are slightly 10231099013bSjsg * different due to the new DIG blocks, but also have 2 instances. 10241099013bSjsg * DCE 3.0 HDMI blocks are part of each DIG encoder. 10251099013bSjsg */ 10261099013bSjsg 10271099013bSjsg /* rs6xx/rs740/r6xx/dce3 */ 10281099013bSjsg #define HDMI0_CONTROL 0x7400 10291099013bSjsg /* rs6xx/rs740/r6xx */ 10301099013bSjsg # define HDMI0_ENABLE (1 << 0) 10311099013bSjsg # define HDMI0_STREAM(x) (((x) & 3) << 2) 10321099013bSjsg # define HDMI0_STREAM_TMDSA 0 10331099013bSjsg # define HDMI0_STREAM_LVTMA 1 10341099013bSjsg # define HDMI0_STREAM_DVOA 2 10351099013bSjsg # define HDMI0_STREAM_DDIA 3 10361099013bSjsg /* rs6xx/r6xx/dce3 */ 10371099013bSjsg # define HDMI0_ERROR_ACK (1 << 8) 10381099013bSjsg # define HDMI0_ERROR_MASK (1 << 9) 10391099013bSjsg #define HDMI0_STATUS 0x7404 10401099013bSjsg # define HDMI0_ACTIVE_AVMUTE (1 << 0) 10411099013bSjsg # define HDMI0_AUDIO_ENABLE (1 << 4) 10421099013bSjsg # define HDMI0_AZ_FORMAT_WTRIG (1 << 28) 10431099013bSjsg # define HDMI0_AZ_FORMAT_WTRIG_INT (1 << 29) 10441099013bSjsg #define HDMI0_AUDIO_PACKET_CONTROL 0x7408 10451099013bSjsg # define HDMI0_AUDIO_SAMPLE_SEND (1 << 0) 10461099013bSjsg # define HDMI0_AUDIO_DELAY_EN(x) (((x) & 3) << 4) 10477ccd5a2cSjsg # define HDMI0_AUDIO_DELAY_EN_MASK (3 << 4) 10481099013bSjsg # define HDMI0_AUDIO_SEND_MAX_PACKETS (1 << 8) 10491099013bSjsg # define HDMI0_AUDIO_TEST_EN (1 << 12) 10501099013bSjsg # define HDMI0_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16) 10517ccd5a2cSjsg # define HDMI0_AUDIO_PACKETS_PER_LINE_MASK (0x1f << 16) 10521099013bSjsg # define HDMI0_AUDIO_CHANNEL_SWAP (1 << 24) 10531099013bSjsg # define HDMI0_60958_CS_UPDATE (1 << 26) 10541099013bSjsg # define HDMI0_AZ_FORMAT_WTRIG_MASK (1 << 28) 10551099013bSjsg # define HDMI0_AZ_FORMAT_WTRIG_ACK (1 << 29) 10561099013bSjsg #define HDMI0_AUDIO_CRC_CONTROL 0x740c 10571099013bSjsg # define HDMI0_AUDIO_CRC_EN (1 << 0) 10587ccd5a2cSjsg #define DCE3_HDMI0_ACR_PACKET_CONTROL 0x740c 10591099013bSjsg #define HDMI0_VBI_PACKET_CONTROL 0x7410 10601099013bSjsg # define HDMI0_NULL_SEND (1 << 0) 10611099013bSjsg # define HDMI0_GC_SEND (1 << 4) 10621099013bSjsg # define HDMI0_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */ 10631099013bSjsg #define HDMI0_INFOFRAME_CONTROL0 0x7414 10641099013bSjsg # define HDMI0_AVI_INFO_SEND (1 << 0) 10651099013bSjsg # define HDMI0_AVI_INFO_CONT (1 << 1) 10661099013bSjsg # define HDMI0_AUDIO_INFO_SEND (1 << 4) 10671099013bSjsg # define HDMI0_AUDIO_INFO_CONT (1 << 5) 10687ccd5a2cSjsg # define HDMI0_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hdmi regs */ 10691099013bSjsg # define HDMI0_AUDIO_INFO_UPDATE (1 << 7) 10701099013bSjsg # define HDMI0_MPEG_INFO_SEND (1 << 8) 10711099013bSjsg # define HDMI0_MPEG_INFO_CONT (1 << 9) 10721099013bSjsg # define HDMI0_MPEG_INFO_UPDATE (1 << 10) 10731099013bSjsg #define HDMI0_INFOFRAME_CONTROL1 0x7418 10741099013bSjsg # define HDMI0_AVI_INFO_LINE(x) (((x) & 0x3f) << 0) 10757ccd5a2cSjsg # define HDMI0_AVI_INFO_LINE_MASK (0x3f << 0) 10761099013bSjsg # define HDMI0_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8) 10777ccd5a2cSjsg # define HDMI0_AUDIO_INFO_LINE_MASK (0x3f << 8) 10781099013bSjsg # define HDMI0_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16) 10791099013bSjsg #define HDMI0_GENERIC_PACKET_CONTROL 0x741c 10801099013bSjsg # define HDMI0_GENERIC0_SEND (1 << 0) 10811099013bSjsg # define HDMI0_GENERIC0_CONT (1 << 1) 10821099013bSjsg # define HDMI0_GENERIC0_UPDATE (1 << 2) 10831099013bSjsg # define HDMI0_GENERIC1_SEND (1 << 4) 10841099013bSjsg # define HDMI0_GENERIC1_CONT (1 << 5) 10851099013bSjsg # define HDMI0_GENERIC0_LINE(x) (((x) & 0x3f) << 16) 10867ccd5a2cSjsg # define HDMI0_GENERIC0_LINE_MASK (0x3f << 16) 10871099013bSjsg # define HDMI0_GENERIC1_LINE(x) (((x) & 0x3f) << 24) 10887ccd5a2cSjsg # define HDMI0_GENERIC1_LINE_MASK (0x3f << 24) 10891099013bSjsg #define HDMI0_GC 0x7428 10901099013bSjsg # define HDMI0_GC_AVMUTE (1 << 0) 10911099013bSjsg #define HDMI0_AVI_INFO0 0x7454 10921099013bSjsg # define HDMI0_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 10931099013bSjsg # define HDMI0_AVI_INFO_S(x) (((x) & 3) << 8) 10941099013bSjsg # define HDMI0_AVI_INFO_B(x) (((x) & 3) << 10) 10951099013bSjsg # define HDMI0_AVI_INFO_A(x) (((x) & 1) << 12) 10961099013bSjsg # define HDMI0_AVI_INFO_Y(x) (((x) & 3) << 13) 10971099013bSjsg # define HDMI0_AVI_INFO_Y_RGB 0 10981099013bSjsg # define HDMI0_AVI_INFO_Y_YCBCR422 1 10991099013bSjsg # define HDMI0_AVI_INFO_Y_YCBCR444 2 11001099013bSjsg # define HDMI0_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8) 11011099013bSjsg # define HDMI0_AVI_INFO_R(x) (((x) & 0xf) << 16) 11021099013bSjsg # define HDMI0_AVI_INFO_M(x) (((x) & 0x3) << 20) 11031099013bSjsg # define HDMI0_AVI_INFO_C(x) (((x) & 0x3) << 22) 11041099013bSjsg # define HDMI0_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16) 11051099013bSjsg # define HDMI0_AVI_INFO_SC(x) (((x) & 0x3) << 24) 11061099013bSjsg # define HDMI0_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24) 11071099013bSjsg #define HDMI0_AVI_INFO1 0x7458 11081099013bSjsg # define HDMI0_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */ 11091099013bSjsg # define HDMI0_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */ 11101099013bSjsg # define HDMI0_AVI_INFO_TOP(x) (((x) & 0xffff) << 16) 11111099013bSjsg #define HDMI0_AVI_INFO2 0x745c 11121099013bSjsg # define HDMI0_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0) 11131099013bSjsg # define HDMI0_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16) 11141099013bSjsg #define HDMI0_AVI_INFO3 0x7460 11151099013bSjsg # define HDMI0_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0) 11161099013bSjsg # define HDMI0_AVI_INFO_VERSION(x) (((x) & 3) << 24) 11171099013bSjsg #define HDMI0_MPEG_INFO0 0x7464 11181099013bSjsg # define HDMI0_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 11191099013bSjsg # define HDMI0_MPEG_INFO_MB0(x) (((x) & 0xff) << 8) 11201099013bSjsg # define HDMI0_MPEG_INFO_MB1(x) (((x) & 0xff) << 16) 11211099013bSjsg # define HDMI0_MPEG_INFO_MB2(x) (((x) & 0xff) << 24) 11221099013bSjsg #define HDMI0_MPEG_INFO1 0x7468 11231099013bSjsg # define HDMI0_MPEG_INFO_MB3(x) (((x) & 0xff) << 0) 11241099013bSjsg # define HDMI0_MPEG_INFO_MF(x) (((x) & 3) << 8) 11251099013bSjsg # define HDMI0_MPEG_INFO_FR(x) (((x) & 1) << 12) 11261099013bSjsg #define HDMI0_GENERIC0_HDR 0x746c 11271099013bSjsg #define HDMI0_GENERIC0_0 0x7470 11281099013bSjsg #define HDMI0_GENERIC0_1 0x7474 11291099013bSjsg #define HDMI0_GENERIC0_2 0x7478 11301099013bSjsg #define HDMI0_GENERIC0_3 0x747c 11311099013bSjsg #define HDMI0_GENERIC0_4 0x7480 11321099013bSjsg #define HDMI0_GENERIC0_5 0x7484 11331099013bSjsg #define HDMI0_GENERIC0_6 0x7488 11341099013bSjsg #define HDMI0_GENERIC1_HDR 0x748c 11351099013bSjsg #define HDMI0_GENERIC1_0 0x7490 11361099013bSjsg #define HDMI0_GENERIC1_1 0x7494 11371099013bSjsg #define HDMI0_GENERIC1_2 0x7498 11381099013bSjsg #define HDMI0_GENERIC1_3 0x749c 11391099013bSjsg #define HDMI0_GENERIC1_4 0x74a0 11401099013bSjsg #define HDMI0_GENERIC1_5 0x74a4 11411099013bSjsg #define HDMI0_GENERIC1_6 0x74a8 11421099013bSjsg #define HDMI0_ACR_32_0 0x74ac 11431099013bSjsg # define HDMI0_ACR_CTS_32(x) (((x) & 0xfffff) << 12) 11447ccd5a2cSjsg # define HDMI0_ACR_CTS_32_MASK (0xfffff << 12) 11451099013bSjsg #define HDMI0_ACR_32_1 0x74b0 11461099013bSjsg # define HDMI0_ACR_N_32(x) (((x) & 0xfffff) << 0) 11477ccd5a2cSjsg # define HDMI0_ACR_N_32_MASK (0xfffff << 0) 11481099013bSjsg #define HDMI0_ACR_44_0 0x74b4 11491099013bSjsg # define HDMI0_ACR_CTS_44(x) (((x) & 0xfffff) << 12) 11507ccd5a2cSjsg # define HDMI0_ACR_CTS_44_MASK (0xfffff << 12) 11511099013bSjsg #define HDMI0_ACR_44_1 0x74b8 11521099013bSjsg # define HDMI0_ACR_N_44(x) (((x) & 0xfffff) << 0) 11537ccd5a2cSjsg # define HDMI0_ACR_N_44_MASK (0xfffff << 0) 11541099013bSjsg #define HDMI0_ACR_48_0 0x74bc 11551099013bSjsg # define HDMI0_ACR_CTS_48(x) (((x) & 0xfffff) << 12) 11567ccd5a2cSjsg # define HDMI0_ACR_CTS_48_MASK (0xfffff << 12) 11571099013bSjsg #define HDMI0_ACR_48_1 0x74c0 11581099013bSjsg # define HDMI0_ACR_N_48(x) (((x) & 0xfffff) << 0) 11597ccd5a2cSjsg # define HDMI0_ACR_N_48_MASK (0xfffff << 0) 11601099013bSjsg #define HDMI0_ACR_STATUS_0 0x74c4 11611099013bSjsg #define HDMI0_ACR_STATUS_1 0x74c8 11621099013bSjsg #define HDMI0_AUDIO_INFO0 0x74cc 11631099013bSjsg # define HDMI0_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 11641099013bSjsg # define HDMI0_AUDIO_INFO_CC(x) (((x) & 7) << 8) 11651099013bSjsg #define HDMI0_AUDIO_INFO1 0x74d0 11661099013bSjsg # define HDMI0_AUDIO_INFO_CA(x) (((x) & 0xff) << 0) 11671099013bSjsg # define HDMI0_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11) 11681099013bSjsg # define HDMI0_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15) 11691099013bSjsg # define HDMI0_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8) 11701099013bSjsg #define HDMI0_60958_0 0x74d4 11711099013bSjsg # define HDMI0_60958_CS_A(x) (((x) & 1) << 0) 11721099013bSjsg # define HDMI0_60958_CS_B(x) (((x) & 1) << 1) 11731099013bSjsg # define HDMI0_60958_CS_C(x) (((x) & 1) << 2) 11741099013bSjsg # define HDMI0_60958_CS_D(x) (((x) & 3) << 3) 11751099013bSjsg # define HDMI0_60958_CS_MODE(x) (((x) & 3) << 6) 11761099013bSjsg # define HDMI0_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8) 11771099013bSjsg # define HDMI0_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16) 11781099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20) 11797ccd5a2cSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK (0xf << 20) 11801099013bSjsg # define HDMI0_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24) 11811099013bSjsg # define HDMI0_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28) 11827ccd5a2cSjsg # define HDMI0_60958_CS_CLOCK_ACCURACY_MASK (3 << 28) 11831099013bSjsg #define HDMI0_60958_1 0x74d8 11841099013bSjsg # define HDMI0_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0) 11851099013bSjsg # define HDMI0_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4) 11861099013bSjsg # define HDMI0_60958_CS_VALID_L(x) (((x) & 1) << 16) 11871099013bSjsg # define HDMI0_60958_CS_VALID_R(x) (((x) & 1) << 18) 11881099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20) 11897ccd5a2cSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK (0xf << 20) 11901099013bSjsg #define HDMI0_ACR_PACKET_CONTROL 0x74dc 11911099013bSjsg # define HDMI0_ACR_SEND (1 << 0) 11921099013bSjsg # define HDMI0_ACR_CONT (1 << 1) 11931099013bSjsg # define HDMI0_ACR_SELECT(x) (((x) & 3) << 4) 11941099013bSjsg # define HDMI0_ACR_HW 0 11951099013bSjsg # define HDMI0_ACR_32 1 11961099013bSjsg # define HDMI0_ACR_44 2 11971099013bSjsg # define HDMI0_ACR_48 3 11981099013bSjsg # define HDMI0_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */ 11991099013bSjsg # define HDMI0_ACR_AUTO_SEND (1 << 12) 12007ccd5a2cSjsg #define DCE3_HDMI0_AUDIO_CRC_CONTROL 0x74dc 12011099013bSjsg #define HDMI0_RAMP_CONTROL0 0x74e0 12021099013bSjsg # define HDMI0_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0) 12031099013bSjsg #define HDMI0_RAMP_CONTROL1 0x74e4 12041099013bSjsg # define HDMI0_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0) 12051099013bSjsg #define HDMI0_RAMP_CONTROL2 0x74e8 12061099013bSjsg # define HDMI0_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0) 12071099013bSjsg #define HDMI0_RAMP_CONTROL3 0x74ec 12081099013bSjsg # define HDMI0_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0) 12091099013bSjsg /* HDMI0_60958_2 is r7xx only */ 12101099013bSjsg #define HDMI0_60958_2 0x74f0 12111099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0) 12121099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4) 12131099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8) 12141099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12) 12151099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16) 12161099013bSjsg # define HDMI0_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20) 12171099013bSjsg /* r6xx only; second instance starts at 0x7700 */ 12181099013bSjsg #define HDMI1_CONTROL 0x7700 12191099013bSjsg #define HDMI1_STATUS 0x7704 12201099013bSjsg #define HDMI1_AUDIO_PACKET_CONTROL 0x7708 12211099013bSjsg /* DCE3; second instance starts at 0x7800 NOT 0x7700 */ 12221099013bSjsg #define DCE3_HDMI1_CONTROL 0x7800 12231099013bSjsg #define DCE3_HDMI1_STATUS 0x7804 12241099013bSjsg #define DCE3_HDMI1_AUDIO_PACKET_CONTROL 0x7808 12251099013bSjsg /* DCE3.2 (for interrupts) */ 12261099013bSjsg #define AFMT_STATUS 0x7600 12271099013bSjsg # define AFMT_AUDIO_ENABLE (1 << 4) 12281099013bSjsg # define AFMT_AZ_FORMAT_WTRIG (1 << 28) 12291099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29) 12301099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30) 12311099013bSjsg #define AFMT_AUDIO_PACKET_CONTROL 0x7604 12321099013bSjsg # define AFMT_AUDIO_SAMPLE_SEND (1 << 0) 12331099013bSjsg # define AFMT_AUDIO_TEST_EN (1 << 12) 12341099013bSjsg # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24) 12351099013bSjsg # define AFMT_60958_CS_UPDATE (1 << 26) 12361099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27) 12371099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28) 12381099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29) 12391099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30) 12401099013bSjsg 12417ccd5a2cSjsg /* DCE3 FMT blocks */ 12427ccd5a2cSjsg #define FMT_CONTROL 0x6700 12437ccd5a2cSjsg # define FMT_PIXEL_ENCODING (1 << 16) 12447ccd5a2cSjsg /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */ 12457ccd5a2cSjsg #define FMT_BIT_DEPTH_CONTROL 0x6710 12467ccd5a2cSjsg # define FMT_TRUNCATE_EN (1 << 0) 12477ccd5a2cSjsg # define FMT_TRUNCATE_DEPTH (1 << 4) 12487ccd5a2cSjsg # define FMT_SPATIAL_DITHER_EN (1 << 8) 12497ccd5a2cSjsg # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 12507ccd5a2cSjsg # define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 12517ccd5a2cSjsg # define FMT_FRAME_RANDOM_ENABLE (1 << 13) 12527ccd5a2cSjsg # define FMT_RGB_RANDOM_ENABLE (1 << 14) 12537ccd5a2cSjsg # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 12547ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_EN (1 << 16) 12557ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 12567ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 12577ccd5a2cSjsg # define FMT_TEMPORAL_LEVEL (1 << 24) 12587ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_RESET (1 << 25) 12597ccd5a2cSjsg # define FMT_25FRC_SEL(x) ((x) << 26) 12607ccd5a2cSjsg # define FMT_50FRC_SEL(x) ((x) << 28) 12617ccd5a2cSjsg # define FMT_75FRC_SEL(x) ((x) << 30) 12627ccd5a2cSjsg #define FMT_CLAMP_CONTROL 0x672c 12637ccd5a2cSjsg # define FMT_CLAMP_DATA_EN (1 << 0) 12647ccd5a2cSjsg # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16) 12657ccd5a2cSjsg # define FMT_CLAMP_6BPC 0 12667ccd5a2cSjsg # define FMT_CLAMP_8BPC 1 12677ccd5a2cSjsg # define FMT_CLAMP_10BPC 2 12687ccd5a2cSjsg 12697ccd5a2cSjsg /* Power management */ 12707ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL 0x600 12717ccd5a2cSjsg # define SPLL_RESET (1 << 0) 12727ccd5a2cSjsg # define SPLL_SLEEP (1 << 1) 12737ccd5a2cSjsg # define SPLL_REF_DIV(x) ((x) << 2) 12747ccd5a2cSjsg # define SPLL_REF_DIV_MASK (7 << 2) 12757ccd5a2cSjsg # define SPLL_FB_DIV(x) ((x) << 5) 12767ccd5a2cSjsg # define SPLL_FB_DIV_MASK (0xff << 5) 12777ccd5a2cSjsg # define SPLL_PULSEEN (1 << 13) 12787ccd5a2cSjsg # define SPLL_PULSENUM(x) ((x) << 14) 12797ccd5a2cSjsg # define SPLL_PULSENUM_MASK (3 << 14) 12807ccd5a2cSjsg # define SPLL_SW_HILEN(x) ((x) << 16) 12817ccd5a2cSjsg # define SPLL_SW_HILEN_MASK (0xf << 16) 12827ccd5a2cSjsg # define SPLL_SW_LOLEN(x) ((x) << 20) 12837ccd5a2cSjsg # define SPLL_SW_LOLEN_MASK (0xf << 20) 12847ccd5a2cSjsg # define SPLL_DIVEN (1 << 24) 12857ccd5a2cSjsg # define SPLL_BYPASS_EN (1 << 25) 12867ccd5a2cSjsg # define SPLL_CHG_STATUS (1 << 29) 12877ccd5a2cSjsg # define SPLL_CTLREQ (1 << 30) 12887ccd5a2cSjsg # define SPLL_CTLACK (1 << 31) 12897ccd5a2cSjsg 12907ccd5a2cSjsg #define GENERAL_PWRMGT 0x618 12917ccd5a2cSjsg # define GLOBAL_PWRMGT_EN (1 << 0) 12927ccd5a2cSjsg # define STATIC_PM_EN (1 << 1) 12937ccd5a2cSjsg # define MOBILE_SU (1 << 2) 12947ccd5a2cSjsg # define THERMAL_PROTECTION_DIS (1 << 3) 12957ccd5a2cSjsg # define THERMAL_PROTECTION_TYPE (1 << 4) 12967ccd5a2cSjsg # define ENABLE_GEN2PCIE (1 << 5) 12977ccd5a2cSjsg # define SW_GPIO_INDEX(x) ((x) << 6) 12987ccd5a2cSjsg # define SW_GPIO_INDEX_MASK (3 << 6) 12997ccd5a2cSjsg # define LOW_VOLT_D2_ACPI (1 << 8) 13007ccd5a2cSjsg # define LOW_VOLT_D3_ACPI (1 << 9) 13017ccd5a2cSjsg # define VOLT_PWRMGT_EN (1 << 10) 13027ccd5a2cSjsg #define CG_TPC 0x61c 13037ccd5a2cSjsg # define TPCC(x) ((x) << 0) 13047ccd5a2cSjsg # define TPCC_MASK (0x7fffff << 0) 13057ccd5a2cSjsg # define TPU(x) ((x) << 23) 13067ccd5a2cSjsg # define TPU_MASK (0x1f << 23) 13077ccd5a2cSjsg #define SCLK_PWRMGT_CNTL 0x620 13087ccd5a2cSjsg # define SCLK_PWRMGT_OFF (1 << 0) 13097ccd5a2cSjsg # define SCLK_TURNOFF (1 << 1) 13107ccd5a2cSjsg # define SPLL_TURNOFF (1 << 2) 13117ccd5a2cSjsg # define SU_SCLK_USE_BCLK (1 << 3) 13127ccd5a2cSjsg # define DYNAMIC_GFX_ISLAND_PWR_DOWN (1 << 4) 13137ccd5a2cSjsg # define DYNAMIC_GFX_ISLAND_PWR_LP (1 << 5) 13147ccd5a2cSjsg # define CLK_TURN_ON_STAGGER (1 << 6) 13157ccd5a2cSjsg # define CLK_TURN_OFF_STAGGER (1 << 7) 13167ccd5a2cSjsg # define FIR_FORCE_TREND_SEL (1 << 8) 13177ccd5a2cSjsg # define FIR_TREND_MODE (1 << 9) 13187ccd5a2cSjsg # define DYN_GFX_CLK_OFF_EN (1 << 10) 13197ccd5a2cSjsg # define VDDC3D_TURNOFF_D1 (1 << 11) 13207ccd5a2cSjsg # define VDDC3D_TURNOFF_D2 (1 << 12) 13217ccd5a2cSjsg # define VDDC3D_TURNOFF_D3 (1 << 13) 13227ccd5a2cSjsg # define SPLL_TURNOFF_D2 (1 << 14) 13237ccd5a2cSjsg # define SCLK_LOW_D1 (1 << 15) 13247ccd5a2cSjsg # define DYN_GFX_CLK_OFF_MC_EN (1 << 16) 13257ccd5a2cSjsg #define MCLK_PWRMGT_CNTL 0x624 13267ccd5a2cSjsg # define MPLL_PWRMGT_OFF (1 << 0) 13277ccd5a2cSjsg # define YCLK_TURNOFF (1 << 1) 13287ccd5a2cSjsg # define MPLL_TURNOFF (1 << 2) 13297ccd5a2cSjsg # define SU_MCLK_USE_BCLK (1 << 3) 13307ccd5a2cSjsg # define DLL_READY (1 << 4) 13317ccd5a2cSjsg # define MC_BUSY (1 << 5) 13327ccd5a2cSjsg # define MC_INT_CNTL (1 << 7) 13337ccd5a2cSjsg # define MRDCKA_SLEEP (1 << 8) 13347ccd5a2cSjsg # define MRDCKB_SLEEP (1 << 9) 13357ccd5a2cSjsg # define MRDCKC_SLEEP (1 << 10) 13367ccd5a2cSjsg # define MRDCKD_SLEEP (1 << 11) 13377ccd5a2cSjsg # define MRDCKE_SLEEP (1 << 12) 13387ccd5a2cSjsg # define MRDCKF_SLEEP (1 << 13) 13397ccd5a2cSjsg # define MRDCKG_SLEEP (1 << 14) 13407ccd5a2cSjsg # define MRDCKH_SLEEP (1 << 15) 13417ccd5a2cSjsg # define MRDCKA_RESET (1 << 16) 13427ccd5a2cSjsg # define MRDCKB_RESET (1 << 17) 13437ccd5a2cSjsg # define MRDCKC_RESET (1 << 18) 13447ccd5a2cSjsg # define MRDCKD_RESET (1 << 19) 13457ccd5a2cSjsg # define MRDCKE_RESET (1 << 20) 13467ccd5a2cSjsg # define MRDCKF_RESET (1 << 21) 13477ccd5a2cSjsg # define MRDCKG_RESET (1 << 22) 13487ccd5a2cSjsg # define MRDCKH_RESET (1 << 23) 13497ccd5a2cSjsg # define DLL_READY_READ (1 << 24) 13507ccd5a2cSjsg # define USE_DISPLAY_GAP (1 << 25) 13517ccd5a2cSjsg # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 13527ccd5a2cSjsg # define USE_DISPLAY_GAP_CTXSW (1 << 27) 13537ccd5a2cSjsg # define MPLL_TURNOFF_D2 (1 << 28) 13547ccd5a2cSjsg # define USE_DISPLAY_URGENT_CTXSW (1 << 29) 13557ccd5a2cSjsg 13567ccd5a2cSjsg #define MPLL_TIME 0x634 13577ccd5a2cSjsg # define MPLL_LOCK_TIME(x) ((x) << 0) 13587ccd5a2cSjsg # define MPLL_LOCK_TIME_MASK (0xffff << 0) 13597ccd5a2cSjsg # define MPLL_RESET_TIME(x) ((x) << 16) 13607ccd5a2cSjsg # define MPLL_RESET_TIME_MASK (0xffff << 16) 13617ccd5a2cSjsg 13627ccd5a2cSjsg #define SCLK_FREQ_SETTING_STEP_0_PART1 0x648 13637ccd5a2cSjsg # define STEP_0_SPLL_POST_DIV(x) ((x) << 0) 13647ccd5a2cSjsg # define STEP_0_SPLL_POST_DIV_MASK (0xff << 0) 13657ccd5a2cSjsg # define STEP_0_SPLL_FB_DIV(x) ((x) << 8) 13667ccd5a2cSjsg # define STEP_0_SPLL_FB_DIV_MASK (0xff << 8) 13677ccd5a2cSjsg # define STEP_0_SPLL_REF_DIV(x) ((x) << 16) 13687ccd5a2cSjsg # define STEP_0_SPLL_REF_DIV_MASK (7 << 16) 13697ccd5a2cSjsg # define STEP_0_SPLL_STEP_TIME(x) ((x) << 19) 13707ccd5a2cSjsg # define STEP_0_SPLL_STEP_TIME_MASK (0x1fff << 19) 13717ccd5a2cSjsg #define SCLK_FREQ_SETTING_STEP_0_PART2 0x64c 13727ccd5a2cSjsg # define STEP_0_PULSE_HIGH_CNT(x) ((x) << 0) 13737ccd5a2cSjsg # define STEP_0_PULSE_HIGH_CNT_MASK (0x1ff << 0) 13747ccd5a2cSjsg # define STEP_0_POST_DIV_EN (1 << 9) 13757ccd5a2cSjsg # define STEP_0_SPLL_STEP_ENABLE (1 << 30) 13767ccd5a2cSjsg # define STEP_0_SPLL_ENTRY_VALID (1 << 31) 13777ccd5a2cSjsg 13787ccd5a2cSjsg #define VID_RT 0x6f8 13797ccd5a2cSjsg # define VID_CRT(x) ((x) << 0) 13807ccd5a2cSjsg # define VID_CRT_MASK (0x1fff << 0) 13817ccd5a2cSjsg # define VID_CRTU(x) ((x) << 13) 13827ccd5a2cSjsg # define VID_CRTU_MASK (7 << 13) 13837ccd5a2cSjsg # define SSTU(x) ((x) << 16) 13847ccd5a2cSjsg # define SSTU_MASK (7 << 16) 13857ccd5a2cSjsg #define CTXSW_PROFILE_INDEX 0x6fc 13867ccd5a2cSjsg # define CTXSW_FREQ_VIDS_CFG_INDEX(x) ((x) << 0) 13877ccd5a2cSjsg # define CTXSW_FREQ_VIDS_CFG_INDEX_MASK (3 << 0) 13887ccd5a2cSjsg # define CTXSW_FREQ_VIDS_CFG_INDEX_SHIFT 0 13897ccd5a2cSjsg # define CTXSW_FREQ_MCLK_CFG_INDEX(x) ((x) << 2) 13907ccd5a2cSjsg # define CTXSW_FREQ_MCLK_CFG_INDEX_MASK (3 << 2) 13917ccd5a2cSjsg # define CTXSW_FREQ_MCLK_CFG_INDEX_SHIFT 2 13927ccd5a2cSjsg # define CTXSW_FREQ_SCLK_CFG_INDEX(x) ((x) << 4) 13937ccd5a2cSjsg # define CTXSW_FREQ_SCLK_CFG_INDEX_MASK (0x1f << 4) 13947ccd5a2cSjsg # define CTXSW_FREQ_SCLK_CFG_INDEX_SHIFT 4 13957ccd5a2cSjsg # define CTXSW_FREQ_STATE_SPLL_RESET_EN (1 << 9) 13967ccd5a2cSjsg # define CTXSW_FREQ_STATE_ENABLE (1 << 10) 13977ccd5a2cSjsg # define CTXSW_FREQ_DISPLAY_WATERMARK (1 << 11) 13987ccd5a2cSjsg # define CTXSW_FREQ_GEN2PCIE_VOLT (1 << 12) 13997ccd5a2cSjsg 14007ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX 0x70c 14017ccd5a2cSjsg # define TARGET_PROFILE_INDEX_MASK (3 << 0) 14027ccd5a2cSjsg # define TARGET_PROFILE_INDEX_SHIFT 0 14037ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_MASK (3 << 2) 14047ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_SHIFT 2 14057ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX(x) ((x) << 4) 14067ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX_MASK (3 << 4) 14077ccd5a2cSjsg # define DYN_PWR_ENTER_INDEX_SHIFT 4 14087ccd5a2cSjsg # define CURR_MCLK_INDEX_MASK (3 << 6) 14097ccd5a2cSjsg # define CURR_MCLK_INDEX_SHIFT 6 14107ccd5a2cSjsg # define CURR_SCLK_INDEX_MASK (0x1f << 8) 14117ccd5a2cSjsg # define CURR_SCLK_INDEX_SHIFT 8 14127ccd5a2cSjsg # define CURR_VID_INDEX_MASK (3 << 13) 14137ccd5a2cSjsg # define CURR_VID_INDEX_SHIFT 13 14147ccd5a2cSjsg 14157ccd5a2cSjsg #define LOWER_GPIO_ENABLE 0x710 14167ccd5a2cSjsg #define UPPER_GPIO_ENABLE 0x714 14177ccd5a2cSjsg #define CTXSW_VID_LOWER_GPIO_CNTL 0x718 14187ccd5a2cSjsg 14197ccd5a2cSjsg #define VID_UPPER_GPIO_CNTL 0x740 14207ccd5a2cSjsg #define CG_CTX_CGTT3D_R 0x744 14217ccd5a2cSjsg # define PHC(x) ((x) << 0) 14227ccd5a2cSjsg # define PHC_MASK (0x1ff << 0) 14237ccd5a2cSjsg # define SDC(x) ((x) << 9) 14247ccd5a2cSjsg # define SDC_MASK (0x3fff << 9) 14257ccd5a2cSjsg #define CG_VDDC3D_OOR 0x748 14267ccd5a2cSjsg # define SU(x) ((x) << 23) 14277ccd5a2cSjsg # define SU_MASK (0xf << 23) 14287ccd5a2cSjsg #define CG_FTV 0x74c 14297ccd5a2cSjsg #define CG_FFCT_0 0x750 14307ccd5a2cSjsg # define UTC_0(x) ((x) << 0) 14317ccd5a2cSjsg # define UTC_0_MASK (0x3ff << 0) 14327ccd5a2cSjsg # define DTC_0(x) ((x) << 10) 14337ccd5a2cSjsg # define DTC_0_MASK (0x3ff << 10) 14347ccd5a2cSjsg 14357ccd5a2cSjsg #define CG_BSP 0x78c 14367ccd5a2cSjsg # define BSP(x) ((x) << 0) 14377ccd5a2cSjsg # define BSP_MASK (0xffff << 0) 14387ccd5a2cSjsg # define BSU(x) ((x) << 16) 14397ccd5a2cSjsg # define BSU_MASK (0xf << 16) 14407ccd5a2cSjsg #define CG_RT 0x790 14417ccd5a2cSjsg # define FLS(x) ((x) << 0) 14427ccd5a2cSjsg # define FLS_MASK (0xffff << 0) 14437ccd5a2cSjsg # define FMS(x) ((x) << 16) 14447ccd5a2cSjsg # define FMS_MASK (0xffff << 16) 14457ccd5a2cSjsg #define CG_LT 0x794 14467ccd5a2cSjsg # define FHS(x) ((x) << 0) 14477ccd5a2cSjsg # define FHS_MASK (0xffff << 0) 14487ccd5a2cSjsg #define CG_GIT 0x798 14497ccd5a2cSjsg # define CG_GICST(x) ((x) << 0) 14507ccd5a2cSjsg # define CG_GICST_MASK (0xffff << 0) 14517ccd5a2cSjsg # define CG_GIPOT(x) ((x) << 16) 14527ccd5a2cSjsg # define CG_GIPOT_MASK (0xffff << 16) 14537ccd5a2cSjsg 14547ccd5a2cSjsg #define CG_SSP 0x7a8 14557ccd5a2cSjsg # define CG_SST(x) ((x) << 0) 14567ccd5a2cSjsg # define CG_SST_MASK (0xffff << 0) 14577ccd5a2cSjsg # define CG_SSTU(x) ((x) << 16) 14587ccd5a2cSjsg # define CG_SSTU_MASK (0xf << 16) 14597ccd5a2cSjsg 14607ccd5a2cSjsg #define CG_RLC_REQ_AND_RSP 0x7c4 14617ccd5a2cSjsg # define RLC_CG_REQ_TYPE_MASK 0xf 14627ccd5a2cSjsg # define RLC_CG_REQ_TYPE_SHIFT 0 14637ccd5a2cSjsg # define CG_RLC_RSP_TYPE_MASK 0xf0 14647ccd5a2cSjsg # define CG_RLC_RSP_TYPE_SHIFT 4 14657ccd5a2cSjsg 14667ccd5a2cSjsg #define CG_FC_T 0x7cc 14677ccd5a2cSjsg # define FC_T(x) ((x) << 0) 14687ccd5a2cSjsg # define FC_T_MASK (0xffff << 0) 14697ccd5a2cSjsg # define FC_TU(x) ((x) << 16) 14707ccd5a2cSjsg # define FC_TU_MASK (0x1f << 16) 14717ccd5a2cSjsg 14727ccd5a2cSjsg #define GPIOPAD_MASK 0x1798 14737ccd5a2cSjsg #define GPIOPAD_A 0x179c 14747ccd5a2cSjsg #define GPIOPAD_EN 0x17a0 14757ccd5a2cSjsg 14767ccd5a2cSjsg #define GRBM_PWR_CNTL 0x800c 14777ccd5a2cSjsg # define REQ_TYPE_MASK 0xf 14787ccd5a2cSjsg # define REQ_TYPE_SHIFT 0 14797ccd5a2cSjsg # define RSP_TYPE_MASK 0xf0 14807ccd5a2cSjsg # define RSP_TYPE_SHIFT 4 14817ccd5a2cSjsg 14827ccd5a2cSjsg /* 14837ccd5a2cSjsg * UVD 14847ccd5a2cSjsg */ 14857ccd5a2cSjsg #define UVD_SEMA_ADDR_LOW 0xef00 14867ccd5a2cSjsg #define UVD_SEMA_ADDR_HIGH 0xef04 14877ccd5a2cSjsg #define UVD_SEMA_CMD 0xef08 14887ccd5a2cSjsg 14897ccd5a2cSjsg #define UVD_GPCOM_VCPU_CMD 0xef0c 14907ccd5a2cSjsg #define UVD_GPCOM_VCPU_DATA0 0xef10 14917ccd5a2cSjsg #define UVD_GPCOM_VCPU_DATA1 0xef14 14927ccd5a2cSjsg #define UVD_ENGINE_CNTL 0xef18 1493*7f4dd379Sjsg #define UVD_NO_OP 0xeffc 14947ccd5a2cSjsg 14957ccd5a2cSjsg #define UVD_SEMA_CNTL 0xf400 14967ccd5a2cSjsg #define UVD_RB_ARB_CTRL 0xf480 14977ccd5a2cSjsg 14987ccd5a2cSjsg #define UVD_LMI_EXT40_ADDR 0xf498 14997ccd5a2cSjsg #define UVD_CGC_GATE 0xf4a8 15007ccd5a2cSjsg #define UVD_LMI_CTRL2 0xf4f4 15017ccd5a2cSjsg #define UVD_MASTINT_EN 0xf500 15027ccd5a2cSjsg #define UVD_FW_START 0xf51C 15037ccd5a2cSjsg #define UVD_LMI_ADDR_EXT 0xf594 15047ccd5a2cSjsg #define UVD_LMI_CTRL 0xf598 15057ccd5a2cSjsg #define UVD_LMI_SWAP_CNTL 0xf5b4 15067ccd5a2cSjsg #define UVD_MP_SWAP_CNTL 0xf5bC 15077ccd5a2cSjsg #define UVD_MPC_CNTL 0xf5dC 15087ccd5a2cSjsg #define UVD_MPC_SET_MUXA0 0xf5e4 15097ccd5a2cSjsg #define UVD_MPC_SET_MUXA1 0xf5e8 15107ccd5a2cSjsg #define UVD_MPC_SET_MUXB0 0xf5eC 15117ccd5a2cSjsg #define UVD_MPC_SET_MUXB1 0xf5f0 15127ccd5a2cSjsg #define UVD_MPC_SET_MUX 0xf5f4 15137ccd5a2cSjsg #define UVD_MPC_SET_ALU 0xf5f8 15147ccd5a2cSjsg 15157ccd5a2cSjsg #define UVD_VCPU_CACHE_OFFSET0 0xf608 15167ccd5a2cSjsg #define UVD_VCPU_CACHE_SIZE0 0xf60c 15177ccd5a2cSjsg #define UVD_VCPU_CACHE_OFFSET1 0xf610 15187ccd5a2cSjsg #define UVD_VCPU_CACHE_SIZE1 0xf614 15197ccd5a2cSjsg #define UVD_VCPU_CACHE_OFFSET2 0xf618 15207ccd5a2cSjsg #define UVD_VCPU_CACHE_SIZE2 0xf61c 15217ccd5a2cSjsg 15227ccd5a2cSjsg #define UVD_VCPU_CNTL 0xf660 15237ccd5a2cSjsg #define UVD_SOFT_RESET 0xf680 15247ccd5a2cSjsg #define RBC_SOFT_RESET (1<<0) 15257ccd5a2cSjsg #define LBSI_SOFT_RESET (1<<1) 15267ccd5a2cSjsg #define LMI_SOFT_RESET (1<<2) 15277ccd5a2cSjsg #define VCPU_SOFT_RESET (1<<3) 15287ccd5a2cSjsg #define CSM_SOFT_RESET (1<<5) 15297ccd5a2cSjsg #define CXW_SOFT_RESET (1<<6) 15307ccd5a2cSjsg #define TAP_SOFT_RESET (1<<7) 15317ccd5a2cSjsg #define LMI_UMC_SOFT_RESET (1<<13) 15327ccd5a2cSjsg #define UVD_RBC_IB_BASE 0xf684 15337ccd5a2cSjsg #define UVD_RBC_IB_SIZE 0xf688 15347ccd5a2cSjsg #define UVD_RBC_RB_BASE 0xf68c 15357ccd5a2cSjsg #define UVD_RBC_RB_RPTR 0xf690 15367ccd5a2cSjsg #define UVD_RBC_RB_WPTR 0xf694 15377ccd5a2cSjsg #define UVD_RBC_RB_WPTR_CNTL 0xf698 15387ccd5a2cSjsg 15397ccd5a2cSjsg #define UVD_STATUS 0xf6bc 15407ccd5a2cSjsg 15417ccd5a2cSjsg #define UVD_SEMA_TIMEOUT_STATUS 0xf6c0 15427ccd5a2cSjsg #define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL 0xf6c4 15437ccd5a2cSjsg #define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL 0xf6c8 15447ccd5a2cSjsg #define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL 0xf6cc 15457ccd5a2cSjsg 15467ccd5a2cSjsg #define UVD_RBC_RB_CNTL 0xf6a4 15477ccd5a2cSjsg #define UVD_RBC_RB_RPTR_ADDR 0xf6a8 15487ccd5a2cSjsg 15497ccd5a2cSjsg #define UVD_CONTEXT_ID 0xf6f4 15507ccd5a2cSjsg 15517ccd5a2cSjsg /* rs780 only */ 15527ccd5a2cSjsg #define GFX_MACRO_BYPASS_CNTL 0x30c0 15537ccd5a2cSjsg #define SPLL_BYPASS_CNTL (1 << 0) 15547ccd5a2cSjsg #define UPLL_BYPASS_CNTL (1 << 1) 15557ccd5a2cSjsg 15567ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL 0x7e0 15577ccd5a2cSjsg # define UPLL_RESET_MASK 0x00000001 15587ccd5a2cSjsg # define UPLL_SLEEP_MASK 0x00000002 15597ccd5a2cSjsg # define UPLL_BYPASS_EN_MASK 0x00000004 15607ccd5a2cSjsg # define UPLL_CTLREQ_MASK 0x00000008 15617ccd5a2cSjsg # define UPLL_FB_DIV(x) ((x) << 4) 15627ccd5a2cSjsg # define UPLL_FB_DIV_MASK 0x0000FFF0 15637ccd5a2cSjsg # define UPLL_REF_DIV(x) ((x) << 16) 15647ccd5a2cSjsg # define UPLL_REF_DIV_MASK 0x003F0000 15657ccd5a2cSjsg # define UPLL_REFCLK_SRC_SEL_MASK 0x20000000 15667ccd5a2cSjsg # define UPLL_CTLACK_MASK 0x40000000 15677ccd5a2cSjsg # define UPLL_CTLACK2_MASK 0x80000000 15687ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_2 0x7e4 15697ccd5a2cSjsg # define UPLL_SW_HILEN(x) ((x) << 0) 15707ccd5a2cSjsg # define UPLL_SW_LOLEN(x) ((x) << 4) 15717ccd5a2cSjsg # define UPLL_SW_HILEN2(x) ((x) << 8) 15727ccd5a2cSjsg # define UPLL_SW_LOLEN2(x) ((x) << 12) 15737ccd5a2cSjsg # define UPLL_DIVEN_MASK 0x00010000 15747ccd5a2cSjsg # define UPLL_DIVEN2_MASK 0x00020000 15757ccd5a2cSjsg # define UPLL_SW_MASK 0x0003FFFF 15767ccd5a2cSjsg # define VCLK_SRC_SEL(x) ((x) << 20) 15777ccd5a2cSjsg # define VCLK_SRC_SEL_MASK 0x01F00000 15787ccd5a2cSjsg # define DCLK_SRC_SEL(x) ((x) << 25) 15797ccd5a2cSjsg # define DCLK_SRC_SEL_MASK 0x3E000000 15807ccd5a2cSjsg 15811099013bSjsg /* 15821099013bSjsg * PM4 15831099013bSjsg */ 15847ccd5a2cSjsg #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 15851099013bSjsg (((reg) >> 2) & 0xFFFF) | \ 15861099013bSjsg ((n) & 0x3FFF) << 16) 15877ccd5a2cSjsg #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 15881099013bSjsg (((op) & 0xFF) << 8) | \ 15891099013bSjsg ((n) & 0x3FFF) << 16) 15901099013bSjsg 15911099013bSjsg /* Packet 3 types */ 15921099013bSjsg #define PACKET3_NOP 0x10 15931099013bSjsg #define PACKET3_INDIRECT_BUFFER_END 0x17 15941099013bSjsg #define PACKET3_SET_PREDICATION 0x20 15951099013bSjsg #define PACKET3_REG_RMW 0x21 15961099013bSjsg #define PACKET3_COND_EXEC 0x22 15971099013bSjsg #define PACKET3_PRED_EXEC 0x23 15981099013bSjsg #define PACKET3_START_3D_CMDBUF 0x24 15991099013bSjsg #define PACKET3_DRAW_INDEX_2 0x27 16001099013bSjsg #define PACKET3_CONTEXT_CONTROL 0x28 16011099013bSjsg #define PACKET3_DRAW_INDEX_IMMD_BE 0x29 16021099013bSjsg #define PACKET3_INDEX_TYPE 0x2A 16031099013bSjsg #define PACKET3_DRAW_INDEX 0x2B 16041099013bSjsg #define PACKET3_DRAW_INDEX_AUTO 0x2D 16051099013bSjsg #define PACKET3_DRAW_INDEX_IMMD 0x2E 16061099013bSjsg #define PACKET3_NUM_INSTANCES 0x2F 16071099013bSjsg #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 16081099013bSjsg #define PACKET3_INDIRECT_BUFFER_MP 0x38 16091099013bSjsg #define PACKET3_MEM_SEMAPHORE 0x39 16101099013bSjsg # define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12) 16111099013bSjsg # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 16121099013bSjsg # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 16131099013bSjsg #define PACKET3_MPEG_INDEX 0x3A 16141099013bSjsg #define PACKET3_COPY_DW 0x3B 16151099013bSjsg #define PACKET3_WAIT_REG_MEM 0x3C 16161099013bSjsg #define PACKET3_MEM_WRITE 0x3D 16171099013bSjsg #define PACKET3_INDIRECT_BUFFER 0x32 16181099013bSjsg #define PACKET3_CP_DMA 0x41 16191099013bSjsg /* 1. header 16201099013bSjsg * 2. SRC_ADDR_LO [31:0] 16211099013bSjsg * 3. CP_SYNC [31] | SRC_ADDR_HI [7:0] 16221099013bSjsg * 4. DST_ADDR_LO [31:0] 16231099013bSjsg * 5. DST_ADDR_HI [7:0] 16241099013bSjsg * 6. COMMAND [29:22] | BYTE_COUNT [20:0] 16251099013bSjsg */ 16261099013bSjsg # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 16271099013bSjsg /* COMMAND */ 1628b50a3f1fSjsg # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 16291099013bSjsg /* 0 - none 16301099013bSjsg * 1 - 8 in 16 16311099013bSjsg * 2 - 8 in 32 16321099013bSjsg * 3 - 8 in 64 16331099013bSjsg */ 16341099013bSjsg # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 16351099013bSjsg /* 0 - none 16361099013bSjsg * 1 - 8 in 16 16371099013bSjsg * 2 - 8 in 32 16381099013bSjsg * 3 - 8 in 64 16391099013bSjsg */ 16401099013bSjsg # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 16411099013bSjsg /* 0 - memory 16421099013bSjsg * 1 - register 16431099013bSjsg */ 16441099013bSjsg # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 16451099013bSjsg /* 0 - memory 16461099013bSjsg * 1 - register 16471099013bSjsg */ 16481099013bSjsg # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 16491099013bSjsg # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 16507ccd5a2cSjsg #define PACKET3_PFP_SYNC_ME 0x42 /* r7xx+ only */ 16511099013bSjsg #define PACKET3_SURFACE_SYNC 0x43 16521099013bSjsg # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1653572a7207Sjsg # define PACKET3_FULL_CACHE_ENA (1 << 20) /* r7xx+ only */ 16541099013bSjsg # define PACKET3_TC_ACTION_ENA (1 << 23) 16551099013bSjsg # define PACKET3_VC_ACTION_ENA (1 << 24) 16561099013bSjsg # define PACKET3_CB_ACTION_ENA (1 << 25) 16571099013bSjsg # define PACKET3_DB_ACTION_ENA (1 << 26) 16581099013bSjsg # define PACKET3_SH_ACTION_ENA (1 << 27) 16591099013bSjsg # define PACKET3_SMX_ACTION_ENA (1 << 28) 16601099013bSjsg #define PACKET3_ME_INITIALIZE 0x44 16611099013bSjsg #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 16621099013bSjsg #define PACKET3_COND_WRITE 0x45 16631099013bSjsg #define PACKET3_EVENT_WRITE 0x46 16641099013bSjsg #define EVENT_TYPE(x) ((x) << 0) 16651099013bSjsg #define EVENT_INDEX(x) ((x) << 8) 16661099013bSjsg /* 0 - any non-TS event 16671099013bSjsg * 1 - ZPASS_DONE 16681099013bSjsg * 2 - SAMPLE_PIPELINESTAT 16691099013bSjsg * 3 - SAMPLE_STREAMOUTSTAT* 16701099013bSjsg * 4 - *S_PARTIAL_FLUSH 16711099013bSjsg * 5 - TS events 16721099013bSjsg */ 16731099013bSjsg #define PACKET3_EVENT_WRITE_EOP 0x47 16741099013bSjsg #define DATA_SEL(x) ((x) << 29) 16751099013bSjsg /* 0 - discard 16761099013bSjsg * 1 - send low 32bit data 16771099013bSjsg * 2 - send 64bit data 16781099013bSjsg * 3 - send 64bit counter value 16791099013bSjsg */ 16801099013bSjsg #define INT_SEL(x) ((x) << 24) 16811099013bSjsg /* 0 - none 16821099013bSjsg * 1 - interrupt only (DATA_SEL = 0) 16831099013bSjsg * 2 - interrupt when data write is confirmed 16841099013bSjsg */ 16851099013bSjsg #define PACKET3_ONE_REG_WRITE 0x57 16861099013bSjsg #define PACKET3_SET_CONFIG_REG 0x68 16871099013bSjsg #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000 16881099013bSjsg #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 16891099013bSjsg #define PACKET3_SET_CONTEXT_REG 0x69 16901099013bSjsg #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000 16911099013bSjsg #define PACKET3_SET_CONTEXT_REG_END 0x00029000 16921099013bSjsg #define PACKET3_SET_ALU_CONST 0x6A 16931099013bSjsg #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000 16941099013bSjsg #define PACKET3_SET_ALU_CONST_END 0x00032000 16951099013bSjsg #define PACKET3_SET_BOOL_CONST 0x6B 16961099013bSjsg #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380 16971099013bSjsg #define PACKET3_SET_BOOL_CONST_END 0x00040000 16981099013bSjsg #define PACKET3_SET_LOOP_CONST 0x6C 16991099013bSjsg #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200 17001099013bSjsg #define PACKET3_SET_LOOP_CONST_END 0x0003e380 17011099013bSjsg #define PACKET3_SET_RESOURCE 0x6D 17021099013bSjsg #define PACKET3_SET_RESOURCE_OFFSET 0x00038000 17031099013bSjsg #define PACKET3_SET_RESOURCE_END 0x0003c000 17041099013bSjsg #define PACKET3_SET_SAMPLER 0x6E 17051099013bSjsg #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000 17061099013bSjsg #define PACKET3_SET_SAMPLER_END 0x0003cff0 17071099013bSjsg #define PACKET3_SET_CTL_CONST 0x6F 17081099013bSjsg #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0 17091099013bSjsg #define PACKET3_SET_CTL_CONST_END 0x0003e200 17101099013bSjsg #define PACKET3_STRMOUT_BASE_UPDATE 0x72 /* r7xx */ 17111099013bSjsg #define PACKET3_SURFACE_BASE_UPDATE 0x73 17121099013bSjsg 17137ccd5a2cSjsg #define R_000011_K8_FB_LOCATION 0x11 17147ccd5a2cSjsg #define R_000012_MC_MISC_UMA_CNTL 0x12 17157ccd5a2cSjsg #define G_000012_K8_ADDR_EXT(x) (((x) >> 0) & 0xFF) 17167ccd5a2cSjsg #define R_0028F8_MC_INDEX 0x28F8 17177ccd5a2cSjsg #define S_0028F8_MC_IND_ADDR(x) (((x) & 0x1FF) << 0) 17187ccd5a2cSjsg #define C_0028F8_MC_IND_ADDR 0xFFFFFE00 17197ccd5a2cSjsg #define S_0028F8_MC_IND_WR_EN(x) (((x) & 0x1) << 9) 17207ccd5a2cSjsg #define R_0028FC_MC_DATA 0x28FC 17211099013bSjsg 17221099013bSjsg #define R_008020_GRBM_SOFT_RESET 0x8020 17231099013bSjsg #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0) 17241099013bSjsg #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1) 17251099013bSjsg #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2) 17261099013bSjsg #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3) 17271099013bSjsg #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5) 17281099013bSjsg #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6) 17291099013bSjsg #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7) 17301099013bSjsg #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8) 17311099013bSjsg #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9) 17321099013bSjsg #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10) 17331099013bSjsg #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11) 17341099013bSjsg #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12) 17351099013bSjsg #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13) 17361099013bSjsg #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14) 17371099013bSjsg #define R_008010_GRBM_STATUS 0x8010 17381099013bSjsg #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0) 17391099013bSjsg #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6) 17401099013bSjsg #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7) 17411099013bSjsg #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8) 17421099013bSjsg #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10) 17431099013bSjsg #define S_008010_VC_BUSY(x) (((x) & 1) << 11) 17441099013bSjsg #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12) 17451099013bSjsg #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13) 17461099013bSjsg #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16) 17471099013bSjsg #define S_008010_VGT_BUSY(x) (((x) & 1) << 17) 17481099013bSjsg #define S_008010_TA03_BUSY(x) (((x) & 1) << 18) 17491099013bSjsg #define S_008010_TC_BUSY(x) (((x) & 1) << 19) 17501099013bSjsg #define S_008010_SX_BUSY(x) (((x) & 1) << 20) 17511099013bSjsg #define S_008010_SH_BUSY(x) (((x) & 1) << 21) 17521099013bSjsg #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22) 17531099013bSjsg #define S_008010_SMX_BUSY(x) (((x) & 1) << 23) 17541099013bSjsg #define S_008010_SC_BUSY(x) (((x) & 1) << 24) 17551099013bSjsg #define S_008010_PA_BUSY(x) (((x) & 1) << 25) 17561099013bSjsg #define S_008010_DB03_BUSY(x) (((x) & 1) << 26) 17571099013bSjsg #define S_008010_CR_BUSY(x) (((x) & 1) << 27) 17581099013bSjsg #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28) 17591099013bSjsg #define S_008010_CP_BUSY(x) (((x) & 1) << 29) 17601099013bSjsg #define S_008010_CB03_BUSY(x) (((x) & 1) << 30) 17611099013bSjsg #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31) 17621099013bSjsg #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F) 17631099013bSjsg #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1) 17641099013bSjsg #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1) 17651099013bSjsg #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1) 17661099013bSjsg #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1) 17671099013bSjsg #define G_008010_VC_BUSY(x) (((x) >> 11) & 1) 17681099013bSjsg #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1) 17691099013bSjsg #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1) 17707ccd5a2cSjsg #define G_008010_TA_BUSY(x) (((x) >> 14) & 1) 17711099013bSjsg #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1) 17721099013bSjsg #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1) 17731099013bSjsg #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1) 17741099013bSjsg #define G_008010_TC_BUSY(x) (((x) >> 19) & 1) 17751099013bSjsg #define G_008010_SX_BUSY(x) (((x) >> 20) & 1) 17761099013bSjsg #define G_008010_SH_BUSY(x) (((x) >> 21) & 1) 17771099013bSjsg #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1) 17781099013bSjsg #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1) 17791099013bSjsg #define G_008010_SC_BUSY(x) (((x) >> 24) & 1) 17801099013bSjsg #define G_008010_PA_BUSY(x) (((x) >> 25) & 1) 17811099013bSjsg #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1) 17821099013bSjsg #define G_008010_CR_BUSY(x) (((x) >> 27) & 1) 17831099013bSjsg #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1) 17841099013bSjsg #define G_008010_CP_BUSY(x) (((x) >> 29) & 1) 17851099013bSjsg #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1) 17861099013bSjsg #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1) 17871099013bSjsg #define R_008014_GRBM_STATUS2 0x8014 17881099013bSjsg #define S_008014_CR_CLEAN(x) (((x) & 1) << 0) 17891099013bSjsg #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1) 17901099013bSjsg #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8) 17911099013bSjsg #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9) 17921099013bSjsg #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10) 17931099013bSjsg #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11) 17941099013bSjsg #define S_008014_TA0_BUSY(x) (((x) & 1) << 12) 17951099013bSjsg #define S_008014_TA1_BUSY(x) (((x) & 1) << 13) 17961099013bSjsg #define S_008014_TA2_BUSY(x) (((x) & 1) << 14) 17971099013bSjsg #define S_008014_TA3_BUSY(x) (((x) & 1) << 15) 17981099013bSjsg #define S_008014_DB0_BUSY(x) (((x) & 1) << 16) 17991099013bSjsg #define S_008014_DB1_BUSY(x) (((x) & 1) << 17) 18001099013bSjsg #define S_008014_DB2_BUSY(x) (((x) & 1) << 18) 18011099013bSjsg #define S_008014_DB3_BUSY(x) (((x) & 1) << 19) 18021099013bSjsg #define S_008014_CB0_BUSY(x) (((x) & 1) << 20) 18031099013bSjsg #define S_008014_CB1_BUSY(x) (((x) & 1) << 21) 18041099013bSjsg #define S_008014_CB2_BUSY(x) (((x) & 1) << 22) 18051099013bSjsg #define S_008014_CB3_BUSY(x) (((x) & 1) << 23) 18061099013bSjsg #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1) 18071099013bSjsg #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1) 18081099013bSjsg #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1) 18091099013bSjsg #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1) 18101099013bSjsg #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1) 18111099013bSjsg #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1) 18121099013bSjsg #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1) 18131099013bSjsg #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1) 18141099013bSjsg #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1) 18151099013bSjsg #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1) 18161099013bSjsg #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1) 18171099013bSjsg #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1) 18181099013bSjsg #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1) 18191099013bSjsg #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1) 18201099013bSjsg #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1) 18211099013bSjsg #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1) 18221099013bSjsg #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1) 18231099013bSjsg #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1) 18241099013bSjsg #define R_000E50_SRBM_STATUS 0x0E50 18251099013bSjsg #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1) 18261099013bSjsg #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1) 18271099013bSjsg #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1) 18281099013bSjsg #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1) 18291099013bSjsg #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1) 18301099013bSjsg #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1) 18311099013bSjsg #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1) 18321099013bSjsg #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1) 18331099013bSjsg #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1) 18341099013bSjsg #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1) 18351099013bSjsg #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1) 18361099013bSjsg #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1) 18371099013bSjsg #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1) 18387ccd5a2cSjsg #define G_000E50_IH_BUSY(x) (((x) >> 17) & 1) 18391099013bSjsg #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 1) 18401099013bSjsg #define R_000E60_SRBM_SOFT_RESET 0x0E60 18411099013bSjsg #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1) 18421099013bSjsg #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2) 18431099013bSjsg #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3) 18441099013bSjsg #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4) 18451099013bSjsg #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5) 18461099013bSjsg #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8) 18471099013bSjsg #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9) 18481099013bSjsg #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10) 18491099013bSjsg #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11) 18501099013bSjsg #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13) 18511099013bSjsg #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14) 18521099013bSjsg #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15) 18531099013bSjsg #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16) 18541099013bSjsg #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17) 18551099013bSjsg 18561099013bSjsg #define R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 18571099013bSjsg 18581099013bSjsg #define R_028C04_PA_SC_AA_CONFIG 0x028C04 18591099013bSjsg #define S_028C04_MSAA_NUM_SAMPLES(x) (((x) & 0x3) << 0) 18601099013bSjsg #define G_028C04_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x3) 18611099013bSjsg #define C_028C04_MSAA_NUM_SAMPLES 0xFFFFFFFC 18621099013bSjsg #define S_028C04_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4) 18631099013bSjsg #define G_028C04_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1) 18641099013bSjsg #define C_028C04_AA_MASK_CENTROID_DTMN 0xFFFFFFEF 18651099013bSjsg #define S_028C04_MAX_SAMPLE_DIST(x) (((x) & 0xF) << 13) 18661099013bSjsg #define G_028C04_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0xF) 18671099013bSjsg #define C_028C04_MAX_SAMPLE_DIST 0xFFFE1FFF 18681099013bSjsg #define R_0280E0_CB_COLOR0_FRAG 0x0280E0 18691099013bSjsg #define S_0280E0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0) 18701099013bSjsg #define G_0280E0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF) 18711099013bSjsg #define C_0280E0_BASE_256B 0x00000000 18721099013bSjsg #define R_0280E4_CB_COLOR1_FRAG 0x0280E4 18731099013bSjsg #define R_0280E8_CB_COLOR2_FRAG 0x0280E8 18741099013bSjsg #define R_0280EC_CB_COLOR3_FRAG 0x0280EC 18751099013bSjsg #define R_0280F0_CB_COLOR4_FRAG 0x0280F0 18761099013bSjsg #define R_0280F4_CB_COLOR5_FRAG 0x0280F4 18771099013bSjsg #define R_0280F8_CB_COLOR6_FRAG 0x0280F8 18781099013bSjsg #define R_0280FC_CB_COLOR7_FRAG 0x0280FC 18791099013bSjsg #define R_0280C0_CB_COLOR0_TILE 0x0280C0 18801099013bSjsg #define S_0280C0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0) 18811099013bSjsg #define G_0280C0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF) 18821099013bSjsg #define C_0280C0_BASE_256B 0x00000000 18831099013bSjsg #define R_0280C4_CB_COLOR1_TILE 0x0280C4 18841099013bSjsg #define R_0280C8_CB_COLOR2_TILE 0x0280C8 18851099013bSjsg #define R_0280CC_CB_COLOR3_TILE 0x0280CC 18861099013bSjsg #define R_0280D0_CB_COLOR4_TILE 0x0280D0 18871099013bSjsg #define R_0280D4_CB_COLOR5_TILE 0x0280D4 18881099013bSjsg #define R_0280D8_CB_COLOR6_TILE 0x0280D8 18891099013bSjsg #define R_0280DC_CB_COLOR7_TILE 0x0280DC 18901099013bSjsg #define R_0280A0_CB_COLOR0_INFO 0x0280A0 18911099013bSjsg #define S_0280A0_ENDIAN(x) (((x) & 0x3) << 0) 18921099013bSjsg #define G_0280A0_ENDIAN(x) (((x) >> 0) & 0x3) 18931099013bSjsg #define C_0280A0_ENDIAN 0xFFFFFFFC 18941099013bSjsg #define S_0280A0_FORMAT(x) (((x) & 0x3F) << 2) 18951099013bSjsg #define G_0280A0_FORMAT(x) (((x) >> 2) & 0x3F) 18961099013bSjsg #define C_0280A0_FORMAT 0xFFFFFF03 18971099013bSjsg #define V_0280A0_COLOR_INVALID 0x00000000 18981099013bSjsg #define V_0280A0_COLOR_8 0x00000001 18991099013bSjsg #define V_0280A0_COLOR_4_4 0x00000002 19001099013bSjsg #define V_0280A0_COLOR_3_3_2 0x00000003 19011099013bSjsg #define V_0280A0_COLOR_16 0x00000005 19021099013bSjsg #define V_0280A0_COLOR_16_FLOAT 0x00000006 19031099013bSjsg #define V_0280A0_COLOR_8_8 0x00000007 19041099013bSjsg #define V_0280A0_COLOR_5_6_5 0x00000008 19051099013bSjsg #define V_0280A0_COLOR_6_5_5 0x00000009 19061099013bSjsg #define V_0280A0_COLOR_1_5_5_5 0x0000000A 19071099013bSjsg #define V_0280A0_COLOR_4_4_4_4 0x0000000B 19081099013bSjsg #define V_0280A0_COLOR_5_5_5_1 0x0000000C 19091099013bSjsg #define V_0280A0_COLOR_32 0x0000000D 19101099013bSjsg #define V_0280A0_COLOR_32_FLOAT 0x0000000E 19111099013bSjsg #define V_0280A0_COLOR_16_16 0x0000000F 19121099013bSjsg #define V_0280A0_COLOR_16_16_FLOAT 0x00000010 19131099013bSjsg #define V_0280A0_COLOR_8_24 0x00000011 19141099013bSjsg #define V_0280A0_COLOR_8_24_FLOAT 0x00000012 19151099013bSjsg #define V_0280A0_COLOR_24_8 0x00000013 19161099013bSjsg #define V_0280A0_COLOR_24_8_FLOAT 0x00000014 19171099013bSjsg #define V_0280A0_COLOR_10_11_11 0x00000015 19181099013bSjsg #define V_0280A0_COLOR_10_11_11_FLOAT 0x00000016 19191099013bSjsg #define V_0280A0_COLOR_11_11_10 0x00000017 19201099013bSjsg #define V_0280A0_COLOR_11_11_10_FLOAT 0x00000018 19211099013bSjsg #define V_0280A0_COLOR_2_10_10_10 0x00000019 19221099013bSjsg #define V_0280A0_COLOR_8_8_8_8 0x0000001A 19231099013bSjsg #define V_0280A0_COLOR_10_10_10_2 0x0000001B 19241099013bSjsg #define V_0280A0_COLOR_X24_8_32_FLOAT 0x0000001C 19251099013bSjsg #define V_0280A0_COLOR_32_32 0x0000001D 19261099013bSjsg #define V_0280A0_COLOR_32_32_FLOAT 0x0000001E 19271099013bSjsg #define V_0280A0_COLOR_16_16_16_16 0x0000001F 19281099013bSjsg #define V_0280A0_COLOR_16_16_16_16_FLOAT 0x00000020 19291099013bSjsg #define V_0280A0_COLOR_32_32_32_32 0x00000022 19301099013bSjsg #define V_0280A0_COLOR_32_32_32_32_FLOAT 0x00000023 19311099013bSjsg #define S_0280A0_ARRAY_MODE(x) (((x) & 0xF) << 8) 19321099013bSjsg #define G_0280A0_ARRAY_MODE(x) (((x) >> 8) & 0xF) 19331099013bSjsg #define C_0280A0_ARRAY_MODE 0xFFFFF0FF 19341099013bSjsg #define V_0280A0_ARRAY_LINEAR_GENERAL 0x00000000 19351099013bSjsg #define V_0280A0_ARRAY_LINEAR_ALIGNED 0x00000001 19361099013bSjsg #define V_0280A0_ARRAY_1D_TILED_THIN1 0x00000002 19371099013bSjsg #define V_0280A0_ARRAY_2D_TILED_THIN1 0x00000004 19381099013bSjsg #define S_0280A0_NUMBER_TYPE(x) (((x) & 0x7) << 12) 19391099013bSjsg #define G_0280A0_NUMBER_TYPE(x) (((x) >> 12) & 0x7) 19401099013bSjsg #define C_0280A0_NUMBER_TYPE 0xFFFF8FFF 19411099013bSjsg #define S_0280A0_READ_SIZE(x) (((x) & 0x1) << 15) 19421099013bSjsg #define G_0280A0_READ_SIZE(x) (((x) >> 15) & 0x1) 19431099013bSjsg #define C_0280A0_READ_SIZE 0xFFFF7FFF 19441099013bSjsg #define S_0280A0_COMP_SWAP(x) (((x) & 0x3) << 16) 19451099013bSjsg #define G_0280A0_COMP_SWAP(x) (((x) >> 16) & 0x3) 19461099013bSjsg #define C_0280A0_COMP_SWAP 0xFFFCFFFF 19471099013bSjsg #define S_0280A0_TILE_MODE(x) (((x) & 0x3) << 18) 19481099013bSjsg #define G_0280A0_TILE_MODE(x) (((x) >> 18) & 0x3) 19491099013bSjsg #define C_0280A0_TILE_MODE 0xFFF3FFFF 19501099013bSjsg #define V_0280A0_TILE_DISABLE 0 19511099013bSjsg #define V_0280A0_CLEAR_ENABLE 1 19521099013bSjsg #define V_0280A0_FRAG_ENABLE 2 19531099013bSjsg #define S_0280A0_BLEND_CLAMP(x) (((x) & 0x1) << 20) 19541099013bSjsg #define G_0280A0_BLEND_CLAMP(x) (((x) >> 20) & 0x1) 19551099013bSjsg #define C_0280A0_BLEND_CLAMP 0xFFEFFFFF 19561099013bSjsg #define S_0280A0_CLEAR_COLOR(x) (((x) & 0x1) << 21) 19571099013bSjsg #define G_0280A0_CLEAR_COLOR(x) (((x) >> 21) & 0x1) 19581099013bSjsg #define C_0280A0_CLEAR_COLOR 0xFFDFFFFF 19591099013bSjsg #define S_0280A0_BLEND_BYPASS(x) (((x) & 0x1) << 22) 19601099013bSjsg #define G_0280A0_BLEND_BYPASS(x) (((x) >> 22) & 0x1) 19611099013bSjsg #define C_0280A0_BLEND_BYPASS 0xFFBFFFFF 19621099013bSjsg #define S_0280A0_BLEND_FLOAT32(x) (((x) & 0x1) << 23) 19631099013bSjsg #define G_0280A0_BLEND_FLOAT32(x) (((x) >> 23) & 0x1) 19641099013bSjsg #define C_0280A0_BLEND_FLOAT32 0xFF7FFFFF 19651099013bSjsg #define S_0280A0_SIMPLE_FLOAT(x) (((x) & 0x1) << 24) 19661099013bSjsg #define G_0280A0_SIMPLE_FLOAT(x) (((x) >> 24) & 0x1) 19671099013bSjsg #define C_0280A0_SIMPLE_FLOAT 0xFEFFFFFF 19681099013bSjsg #define S_0280A0_ROUND_MODE(x) (((x) & 0x1) << 25) 19691099013bSjsg #define G_0280A0_ROUND_MODE(x) (((x) >> 25) & 0x1) 19701099013bSjsg #define C_0280A0_ROUND_MODE 0xFDFFFFFF 19711099013bSjsg #define S_0280A0_TILE_COMPACT(x) (((x) & 0x1) << 26) 19721099013bSjsg #define G_0280A0_TILE_COMPACT(x) (((x) >> 26) & 0x1) 19731099013bSjsg #define C_0280A0_TILE_COMPACT 0xFBFFFFFF 19741099013bSjsg #define S_0280A0_SOURCE_FORMAT(x) (((x) & 0x1) << 27) 19751099013bSjsg #define G_0280A0_SOURCE_FORMAT(x) (((x) >> 27) & 0x1) 19761099013bSjsg #define C_0280A0_SOURCE_FORMAT 0xF7FFFFFF 19771099013bSjsg #define R_0280A4_CB_COLOR1_INFO 0x0280A4 19781099013bSjsg #define R_0280A8_CB_COLOR2_INFO 0x0280A8 19791099013bSjsg #define R_0280AC_CB_COLOR3_INFO 0x0280AC 19801099013bSjsg #define R_0280B0_CB_COLOR4_INFO 0x0280B0 19811099013bSjsg #define R_0280B4_CB_COLOR5_INFO 0x0280B4 19821099013bSjsg #define R_0280B8_CB_COLOR6_INFO 0x0280B8 19831099013bSjsg #define R_0280BC_CB_COLOR7_INFO 0x0280BC 19841099013bSjsg #define R_028060_CB_COLOR0_SIZE 0x028060 19851099013bSjsg #define S_028060_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0) 19861099013bSjsg #define G_028060_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF) 19871099013bSjsg #define C_028060_PITCH_TILE_MAX 0xFFFFFC00 19881099013bSjsg #define S_028060_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10) 19891099013bSjsg #define G_028060_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF) 19901099013bSjsg #define C_028060_SLICE_TILE_MAX 0xC00003FF 19911099013bSjsg #define R_028064_CB_COLOR1_SIZE 0x028064 19921099013bSjsg #define R_028068_CB_COLOR2_SIZE 0x028068 19931099013bSjsg #define R_02806C_CB_COLOR3_SIZE 0x02806C 19941099013bSjsg #define R_028070_CB_COLOR4_SIZE 0x028070 19951099013bSjsg #define R_028074_CB_COLOR5_SIZE 0x028074 19961099013bSjsg #define R_028078_CB_COLOR6_SIZE 0x028078 19971099013bSjsg #define R_02807C_CB_COLOR7_SIZE 0x02807C 19981099013bSjsg #define R_028238_CB_TARGET_MASK 0x028238 19991099013bSjsg #define S_028238_TARGET0_ENABLE(x) (((x) & 0xF) << 0) 20001099013bSjsg #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0xF) 20011099013bSjsg #define C_028238_TARGET0_ENABLE 0xFFFFFFF0 20021099013bSjsg #define S_028238_TARGET1_ENABLE(x) (((x) & 0xF) << 4) 20031099013bSjsg #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0xF) 20041099013bSjsg #define C_028238_TARGET1_ENABLE 0xFFFFFF0F 20051099013bSjsg #define S_028238_TARGET2_ENABLE(x) (((x) & 0xF) << 8) 20061099013bSjsg #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0xF) 20071099013bSjsg #define C_028238_TARGET2_ENABLE 0xFFFFF0FF 20081099013bSjsg #define S_028238_TARGET3_ENABLE(x) (((x) & 0xF) << 12) 20091099013bSjsg #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0xF) 20101099013bSjsg #define C_028238_TARGET3_ENABLE 0xFFFF0FFF 20111099013bSjsg #define S_028238_TARGET4_ENABLE(x) (((x) & 0xF) << 16) 20121099013bSjsg #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0xF) 20131099013bSjsg #define C_028238_TARGET4_ENABLE 0xFFF0FFFF 20141099013bSjsg #define S_028238_TARGET5_ENABLE(x) (((x) & 0xF) << 20) 20151099013bSjsg #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0xF) 20161099013bSjsg #define C_028238_TARGET5_ENABLE 0xFF0FFFFF 20171099013bSjsg #define S_028238_TARGET6_ENABLE(x) (((x) & 0xF) << 24) 20181099013bSjsg #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0xF) 20191099013bSjsg #define C_028238_TARGET6_ENABLE 0xF0FFFFFF 20201099013bSjsg #define S_028238_TARGET7_ENABLE(x) (((x) & 0xF) << 28) 20211099013bSjsg #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0xF) 20221099013bSjsg #define C_028238_TARGET7_ENABLE 0x0FFFFFFF 20231099013bSjsg #define R_02823C_CB_SHADER_MASK 0x02823C 20241099013bSjsg #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0xF) << 0) 20251099013bSjsg #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0xF) 20261099013bSjsg #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0 20271099013bSjsg #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0xF) << 4) 20281099013bSjsg #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0xF) 20291099013bSjsg #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F 20301099013bSjsg #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0xF) << 8) 20311099013bSjsg #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0xF) 20321099013bSjsg #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF 20331099013bSjsg #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0xF) << 12) 20341099013bSjsg #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0xF) 20351099013bSjsg #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF 20361099013bSjsg #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0xF) << 16) 20371099013bSjsg #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0xF) 20381099013bSjsg #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF 20391099013bSjsg #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0xF) << 20) 20401099013bSjsg #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0xF) 20411099013bSjsg #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF 20421099013bSjsg #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0xF) << 24) 20431099013bSjsg #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0xF) 20441099013bSjsg #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF 20451099013bSjsg #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0xF) << 28) 20461099013bSjsg #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0xF) 20471099013bSjsg #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF 20481099013bSjsg #define R_028AB0_VGT_STRMOUT_EN 0x028AB0 20491099013bSjsg #define S_028AB0_STREAMOUT(x) (((x) & 0x1) << 0) 20501099013bSjsg #define G_028AB0_STREAMOUT(x) (((x) >> 0) & 0x1) 20511099013bSjsg #define C_028AB0_STREAMOUT 0xFFFFFFFE 20521099013bSjsg #define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B20 20531099013bSjsg #define S_028B20_BUFFER_0_EN(x) (((x) & 0x1) << 0) 20541099013bSjsg #define G_028B20_BUFFER_0_EN(x) (((x) >> 0) & 0x1) 20551099013bSjsg #define C_028B20_BUFFER_0_EN 0xFFFFFFFE 20561099013bSjsg #define S_028B20_BUFFER_1_EN(x) (((x) & 0x1) << 1) 20571099013bSjsg #define G_028B20_BUFFER_1_EN(x) (((x) >> 1) & 0x1) 20581099013bSjsg #define C_028B20_BUFFER_1_EN 0xFFFFFFFD 20591099013bSjsg #define S_028B20_BUFFER_2_EN(x) (((x) & 0x1) << 2) 20601099013bSjsg #define G_028B20_BUFFER_2_EN(x) (((x) >> 2) & 0x1) 20611099013bSjsg #define C_028B20_BUFFER_2_EN 0xFFFFFFFB 20621099013bSjsg #define S_028B20_BUFFER_3_EN(x) (((x) & 0x1) << 3) 20631099013bSjsg #define G_028B20_BUFFER_3_EN(x) (((x) >> 3) & 0x1) 20641099013bSjsg #define C_028B20_BUFFER_3_EN 0xFFFFFFF7 20651099013bSjsg #define S_028B20_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 20661099013bSjsg #define G_028B20_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 20671099013bSjsg #define C_028B20_SIZE 0x00000000 20681099013bSjsg #define R_038000_SQ_TEX_RESOURCE_WORD0_0 0x038000 20691099013bSjsg #define S_038000_DIM(x) (((x) & 0x7) << 0) 20701099013bSjsg #define G_038000_DIM(x) (((x) >> 0) & 0x7) 20711099013bSjsg #define C_038000_DIM 0xFFFFFFF8 20721099013bSjsg #define V_038000_SQ_TEX_DIM_1D 0x00000000 20731099013bSjsg #define V_038000_SQ_TEX_DIM_2D 0x00000001 20741099013bSjsg #define V_038000_SQ_TEX_DIM_3D 0x00000002 20751099013bSjsg #define V_038000_SQ_TEX_DIM_CUBEMAP 0x00000003 20761099013bSjsg #define V_038000_SQ_TEX_DIM_1D_ARRAY 0x00000004 20771099013bSjsg #define V_038000_SQ_TEX_DIM_2D_ARRAY 0x00000005 20781099013bSjsg #define V_038000_SQ_TEX_DIM_2D_MSAA 0x00000006 20791099013bSjsg #define V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007 20801099013bSjsg #define S_038000_TILE_MODE(x) (((x) & 0xF) << 3) 20811099013bSjsg #define G_038000_TILE_MODE(x) (((x) >> 3) & 0xF) 20821099013bSjsg #define C_038000_TILE_MODE 0xFFFFFF87 20831099013bSjsg #define V_038000_ARRAY_LINEAR_GENERAL 0x00000000 20841099013bSjsg #define V_038000_ARRAY_LINEAR_ALIGNED 0x00000001 20851099013bSjsg #define V_038000_ARRAY_1D_TILED_THIN1 0x00000002 20861099013bSjsg #define V_038000_ARRAY_2D_TILED_THIN1 0x00000004 20871099013bSjsg #define S_038000_TILE_TYPE(x) (((x) & 0x1) << 7) 20881099013bSjsg #define G_038000_TILE_TYPE(x) (((x) >> 7) & 0x1) 20891099013bSjsg #define C_038000_TILE_TYPE 0xFFFFFF7F 20901099013bSjsg #define S_038000_PITCH(x) (((x) & 0x7FF) << 8) 20911099013bSjsg #define G_038000_PITCH(x) (((x) >> 8) & 0x7FF) 20921099013bSjsg #define C_038000_PITCH 0xFFF800FF 20931099013bSjsg #define S_038000_TEX_WIDTH(x) (((x) & 0x1FFF) << 19) 20941099013bSjsg #define G_038000_TEX_WIDTH(x) (((x) >> 19) & 0x1FFF) 20951099013bSjsg #define C_038000_TEX_WIDTH 0x0007FFFF 20961099013bSjsg #define R_038004_SQ_TEX_RESOURCE_WORD1_0 0x038004 20971099013bSjsg #define S_038004_TEX_HEIGHT(x) (((x) & 0x1FFF) << 0) 20981099013bSjsg #define G_038004_TEX_HEIGHT(x) (((x) >> 0) & 0x1FFF) 20991099013bSjsg #define C_038004_TEX_HEIGHT 0xFFFFE000 21001099013bSjsg #define S_038004_TEX_DEPTH(x) (((x) & 0x1FFF) << 13) 21011099013bSjsg #define G_038004_TEX_DEPTH(x) (((x) >> 13) & 0x1FFF) 21021099013bSjsg #define C_038004_TEX_DEPTH 0xFC001FFF 21031099013bSjsg #define S_038004_DATA_FORMAT(x) (((x) & 0x3F) << 26) 21041099013bSjsg #define G_038004_DATA_FORMAT(x) (((x) >> 26) & 0x3F) 21051099013bSjsg #define C_038004_DATA_FORMAT 0x03FFFFFF 21061099013bSjsg #define V_038004_COLOR_INVALID 0x00000000 21071099013bSjsg #define V_038004_COLOR_8 0x00000001 21081099013bSjsg #define V_038004_COLOR_4_4 0x00000002 21091099013bSjsg #define V_038004_COLOR_3_3_2 0x00000003 21101099013bSjsg #define V_038004_COLOR_16 0x00000005 21111099013bSjsg #define V_038004_COLOR_16_FLOAT 0x00000006 21121099013bSjsg #define V_038004_COLOR_8_8 0x00000007 21131099013bSjsg #define V_038004_COLOR_5_6_5 0x00000008 21141099013bSjsg #define V_038004_COLOR_6_5_5 0x00000009 21151099013bSjsg #define V_038004_COLOR_1_5_5_5 0x0000000A 21161099013bSjsg #define V_038004_COLOR_4_4_4_4 0x0000000B 21171099013bSjsg #define V_038004_COLOR_5_5_5_1 0x0000000C 21181099013bSjsg #define V_038004_COLOR_32 0x0000000D 21191099013bSjsg #define V_038004_COLOR_32_FLOAT 0x0000000E 21201099013bSjsg #define V_038004_COLOR_16_16 0x0000000F 21211099013bSjsg #define V_038004_COLOR_16_16_FLOAT 0x00000010 21221099013bSjsg #define V_038004_COLOR_8_24 0x00000011 21231099013bSjsg #define V_038004_COLOR_8_24_FLOAT 0x00000012 21241099013bSjsg #define V_038004_COLOR_24_8 0x00000013 21251099013bSjsg #define V_038004_COLOR_24_8_FLOAT 0x00000014 21261099013bSjsg #define V_038004_COLOR_10_11_11 0x00000015 21271099013bSjsg #define V_038004_COLOR_10_11_11_FLOAT 0x00000016 21281099013bSjsg #define V_038004_COLOR_11_11_10 0x00000017 21291099013bSjsg #define V_038004_COLOR_11_11_10_FLOAT 0x00000018 21301099013bSjsg #define V_038004_COLOR_2_10_10_10 0x00000019 21311099013bSjsg #define V_038004_COLOR_8_8_8_8 0x0000001A 21321099013bSjsg #define V_038004_COLOR_10_10_10_2 0x0000001B 21331099013bSjsg #define V_038004_COLOR_X24_8_32_FLOAT 0x0000001C 21341099013bSjsg #define V_038004_COLOR_32_32 0x0000001D 21351099013bSjsg #define V_038004_COLOR_32_32_FLOAT 0x0000001E 21361099013bSjsg #define V_038004_COLOR_16_16_16_16 0x0000001F 21371099013bSjsg #define V_038004_COLOR_16_16_16_16_FLOAT 0x00000020 21381099013bSjsg #define V_038004_COLOR_32_32_32_32 0x00000022 21391099013bSjsg #define V_038004_COLOR_32_32_32_32_FLOAT 0x00000023 21401099013bSjsg #define V_038004_FMT_1 0x00000025 21411099013bSjsg #define V_038004_FMT_GB_GR 0x00000027 21421099013bSjsg #define V_038004_FMT_BG_RG 0x00000028 21431099013bSjsg #define V_038004_FMT_32_AS_8 0x00000029 21441099013bSjsg #define V_038004_FMT_32_AS_8_8 0x0000002A 21451099013bSjsg #define V_038004_FMT_5_9_9_9_SHAREDEXP 0x0000002B 21461099013bSjsg #define V_038004_FMT_8_8_8 0x0000002C 21471099013bSjsg #define V_038004_FMT_16_16_16 0x0000002D 21481099013bSjsg #define V_038004_FMT_16_16_16_FLOAT 0x0000002E 21491099013bSjsg #define V_038004_FMT_32_32_32 0x0000002F 21501099013bSjsg #define V_038004_FMT_32_32_32_FLOAT 0x00000030 21511099013bSjsg #define V_038004_FMT_BC1 0x00000031 21521099013bSjsg #define V_038004_FMT_BC2 0x00000032 21531099013bSjsg #define V_038004_FMT_BC3 0x00000033 21541099013bSjsg #define V_038004_FMT_BC4 0x00000034 21551099013bSjsg #define V_038004_FMT_BC5 0x00000035 21561099013bSjsg #define V_038004_FMT_BC6 0x00000036 21571099013bSjsg #define V_038004_FMT_BC7 0x00000037 21581099013bSjsg #define V_038004_FMT_32_AS_32_32_32_32 0x00000038 21591099013bSjsg #define R_038010_SQ_TEX_RESOURCE_WORD4_0 0x038010 21601099013bSjsg #define S_038010_FORMAT_COMP_X(x) (((x) & 0x3) << 0) 21611099013bSjsg #define G_038010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3) 21621099013bSjsg #define C_038010_FORMAT_COMP_X 0xFFFFFFFC 21631099013bSjsg #define S_038010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2) 21641099013bSjsg #define G_038010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3) 21651099013bSjsg #define C_038010_FORMAT_COMP_Y 0xFFFFFFF3 21661099013bSjsg #define S_038010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4) 21671099013bSjsg #define G_038010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3) 21681099013bSjsg #define C_038010_FORMAT_COMP_Z 0xFFFFFFCF 21691099013bSjsg #define S_038010_FORMAT_COMP_W(x) (((x) & 0x3) << 6) 21701099013bSjsg #define G_038010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3) 21711099013bSjsg #define C_038010_FORMAT_COMP_W 0xFFFFFF3F 21721099013bSjsg #define S_038010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8) 21731099013bSjsg #define G_038010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3) 21741099013bSjsg #define C_038010_NUM_FORMAT_ALL 0xFFFFFCFF 21751099013bSjsg #define S_038010_SRF_MODE_ALL(x) (((x) & 0x1) << 10) 21761099013bSjsg #define G_038010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1) 21771099013bSjsg #define C_038010_SRF_MODE_ALL 0xFFFFFBFF 21781099013bSjsg #define S_038010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11) 21791099013bSjsg #define G_038010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1) 21801099013bSjsg #define C_038010_FORCE_DEGAMMA 0xFFFFF7FF 21811099013bSjsg #define S_038010_ENDIAN_SWAP(x) (((x) & 0x3) << 12) 21821099013bSjsg #define G_038010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3) 21831099013bSjsg #define C_038010_ENDIAN_SWAP 0xFFFFCFFF 21841099013bSjsg #define S_038010_REQUEST_SIZE(x) (((x) & 0x3) << 14) 21851099013bSjsg #define G_038010_REQUEST_SIZE(x) (((x) >> 14) & 0x3) 21861099013bSjsg #define C_038010_REQUEST_SIZE 0xFFFF3FFF 21871099013bSjsg #define S_038010_DST_SEL_X(x) (((x) & 0x7) << 16) 21881099013bSjsg #define G_038010_DST_SEL_X(x) (((x) >> 16) & 0x7) 21891099013bSjsg #define C_038010_DST_SEL_X 0xFFF8FFFF 21901099013bSjsg #define S_038010_DST_SEL_Y(x) (((x) & 0x7) << 19) 21911099013bSjsg #define G_038010_DST_SEL_Y(x) (((x) >> 19) & 0x7) 21921099013bSjsg #define C_038010_DST_SEL_Y 0xFFC7FFFF 21931099013bSjsg #define S_038010_DST_SEL_Z(x) (((x) & 0x7) << 22) 21941099013bSjsg #define G_038010_DST_SEL_Z(x) (((x) >> 22) & 0x7) 21951099013bSjsg #define C_038010_DST_SEL_Z 0xFE3FFFFF 21961099013bSjsg #define S_038010_DST_SEL_W(x) (((x) & 0x7) << 25) 21971099013bSjsg #define G_038010_DST_SEL_W(x) (((x) >> 25) & 0x7) 21981099013bSjsg #define C_038010_DST_SEL_W 0xF1FFFFFF 21991099013bSjsg # define SQ_SEL_X 0 22001099013bSjsg # define SQ_SEL_Y 1 22011099013bSjsg # define SQ_SEL_Z 2 22021099013bSjsg # define SQ_SEL_W 3 22031099013bSjsg # define SQ_SEL_0 4 22041099013bSjsg # define SQ_SEL_1 5 22051099013bSjsg #define S_038010_BASE_LEVEL(x) (((x) & 0xF) << 28) 22061099013bSjsg #define G_038010_BASE_LEVEL(x) (((x) >> 28) & 0xF) 22071099013bSjsg #define C_038010_BASE_LEVEL 0x0FFFFFFF 22081099013bSjsg #define R_038014_SQ_TEX_RESOURCE_WORD5_0 0x038014 22091099013bSjsg #define S_038014_LAST_LEVEL(x) (((x) & 0xF) << 0) 22101099013bSjsg #define G_038014_LAST_LEVEL(x) (((x) >> 0) & 0xF) 22111099013bSjsg #define C_038014_LAST_LEVEL 0xFFFFFFF0 22121099013bSjsg #define S_038014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4) 22131099013bSjsg #define G_038014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF) 22141099013bSjsg #define C_038014_BASE_ARRAY 0xFFFE000F 22151099013bSjsg #define S_038014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17) 22161099013bSjsg #define G_038014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF) 22171099013bSjsg #define C_038014_LAST_ARRAY 0xC001FFFF 22181099013bSjsg #define R_0288A8_SQ_ESGS_RING_ITEMSIZE 0x0288A8 22191099013bSjsg #define S_0288A8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22201099013bSjsg #define G_0288A8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22211099013bSjsg #define C_0288A8_ITEMSIZE 0xFFFF8000 22221099013bSjsg #define R_008C44_SQ_ESGS_RING_SIZE 0x008C44 22231099013bSjsg #define S_008C44_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22241099013bSjsg #define G_008C44_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22251099013bSjsg #define C_008C44_MEM_SIZE 0x00000000 22261099013bSjsg #define R_0288B0_SQ_ESTMP_RING_ITEMSIZE 0x0288B0 22271099013bSjsg #define S_0288B0_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22281099013bSjsg #define G_0288B0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22291099013bSjsg #define C_0288B0_ITEMSIZE 0xFFFF8000 22301099013bSjsg #define R_008C54_SQ_ESTMP_RING_SIZE 0x008C54 22311099013bSjsg #define S_008C54_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22321099013bSjsg #define G_008C54_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22331099013bSjsg #define C_008C54_MEM_SIZE 0x00000000 22341099013bSjsg #define R_0288C0_SQ_FBUF_RING_ITEMSIZE 0x0288C0 22351099013bSjsg #define S_0288C0_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22361099013bSjsg #define G_0288C0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22371099013bSjsg #define C_0288C0_ITEMSIZE 0xFFFF8000 22381099013bSjsg #define R_008C74_SQ_FBUF_RING_SIZE 0x008C74 22391099013bSjsg #define S_008C74_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22401099013bSjsg #define G_008C74_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22411099013bSjsg #define C_008C74_MEM_SIZE 0x00000000 22421099013bSjsg #define R_0288B4_SQ_GSTMP_RING_ITEMSIZE 0x0288B4 22431099013bSjsg #define S_0288B4_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22441099013bSjsg #define G_0288B4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22451099013bSjsg #define C_0288B4_ITEMSIZE 0xFFFF8000 22461099013bSjsg #define R_008C5C_SQ_GSTMP_RING_SIZE 0x008C5C 22471099013bSjsg #define S_008C5C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22481099013bSjsg #define G_008C5C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22491099013bSjsg #define C_008C5C_MEM_SIZE 0x00000000 22501099013bSjsg #define R_0288AC_SQ_GSVS_RING_ITEMSIZE 0x0288AC 22511099013bSjsg #define S_0288AC_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22521099013bSjsg #define G_0288AC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22531099013bSjsg #define C_0288AC_ITEMSIZE 0xFFFF8000 22541099013bSjsg #define R_008C4C_SQ_GSVS_RING_SIZE 0x008C4C 22551099013bSjsg #define S_008C4C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22561099013bSjsg #define G_008C4C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22571099013bSjsg #define C_008C4C_MEM_SIZE 0x00000000 22581099013bSjsg #define R_0288BC_SQ_PSTMP_RING_ITEMSIZE 0x0288BC 22591099013bSjsg #define S_0288BC_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22601099013bSjsg #define G_0288BC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22611099013bSjsg #define C_0288BC_ITEMSIZE 0xFFFF8000 22621099013bSjsg #define R_008C6C_SQ_PSTMP_RING_SIZE 0x008C6C 22631099013bSjsg #define S_008C6C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22641099013bSjsg #define G_008C6C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22651099013bSjsg #define C_008C6C_MEM_SIZE 0x00000000 22661099013bSjsg #define R_0288C4_SQ_REDUC_RING_ITEMSIZE 0x0288C4 22671099013bSjsg #define S_0288C4_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22681099013bSjsg #define G_0288C4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22691099013bSjsg #define C_0288C4_ITEMSIZE 0xFFFF8000 22701099013bSjsg #define R_008C7C_SQ_REDUC_RING_SIZE 0x008C7C 22711099013bSjsg #define S_008C7C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22721099013bSjsg #define G_008C7C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22731099013bSjsg #define C_008C7C_MEM_SIZE 0x00000000 22741099013bSjsg #define R_0288B8_SQ_VSTMP_RING_ITEMSIZE 0x0288B8 22751099013bSjsg #define S_0288B8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22761099013bSjsg #define G_0288B8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22771099013bSjsg #define C_0288B8_ITEMSIZE 0xFFFF8000 22781099013bSjsg #define R_008C64_SQ_VSTMP_RING_SIZE 0x008C64 22791099013bSjsg #define S_008C64_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 22801099013bSjsg #define G_008C64_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 22811099013bSjsg #define C_008C64_MEM_SIZE 0x00000000 22821099013bSjsg #define R_0288C8_SQ_GS_VERT_ITEMSIZE 0x0288C8 22831099013bSjsg #define S_0288C8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 22841099013bSjsg #define G_0288C8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 22851099013bSjsg #define C_0288C8_ITEMSIZE 0xFFFF8000 22861099013bSjsg #define R_028010_DB_DEPTH_INFO 0x028010 22871099013bSjsg #define S_028010_FORMAT(x) (((x) & 0x7) << 0) 22881099013bSjsg #define G_028010_FORMAT(x) (((x) >> 0) & 0x7) 22891099013bSjsg #define C_028010_FORMAT 0xFFFFFFF8 22901099013bSjsg #define V_028010_DEPTH_INVALID 0x00000000 22911099013bSjsg #define V_028010_DEPTH_16 0x00000001 22921099013bSjsg #define V_028010_DEPTH_X8_24 0x00000002 22931099013bSjsg #define V_028010_DEPTH_8_24 0x00000003 22941099013bSjsg #define V_028010_DEPTH_X8_24_FLOAT 0x00000004 22951099013bSjsg #define V_028010_DEPTH_8_24_FLOAT 0x00000005 22961099013bSjsg #define V_028010_DEPTH_32_FLOAT 0x00000006 22971099013bSjsg #define V_028010_DEPTH_X24_8_32_FLOAT 0x00000007 22981099013bSjsg #define S_028010_READ_SIZE(x) (((x) & 0x1) << 3) 22991099013bSjsg #define G_028010_READ_SIZE(x) (((x) >> 3) & 0x1) 23001099013bSjsg #define C_028010_READ_SIZE 0xFFFFFFF7 23011099013bSjsg #define S_028010_ARRAY_MODE(x) (((x) & 0xF) << 15) 23021099013bSjsg #define G_028010_ARRAY_MODE(x) (((x) >> 15) & 0xF) 23031099013bSjsg #define C_028010_ARRAY_MODE 0xFFF87FFF 23041099013bSjsg #define V_028010_ARRAY_1D_TILED_THIN1 0x00000002 23051099013bSjsg #define V_028010_ARRAY_2D_TILED_THIN1 0x00000004 23061099013bSjsg #define S_028010_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 25) 23071099013bSjsg #define G_028010_TILE_SURFACE_ENABLE(x) (((x) >> 25) & 0x1) 23081099013bSjsg #define C_028010_TILE_SURFACE_ENABLE 0xFDFFFFFF 23091099013bSjsg #define S_028010_TILE_COMPACT(x) (((x) & 0x1) << 26) 23101099013bSjsg #define G_028010_TILE_COMPACT(x) (((x) >> 26) & 0x1) 23111099013bSjsg #define C_028010_TILE_COMPACT 0xFBFFFFFF 23121099013bSjsg #define S_028010_ZRANGE_PRECISION(x) (((x) & 0x1) << 31) 23131099013bSjsg #define G_028010_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1) 23141099013bSjsg #define C_028010_ZRANGE_PRECISION 0x7FFFFFFF 23151099013bSjsg #define R_028000_DB_DEPTH_SIZE 0x028000 23161099013bSjsg #define S_028000_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0) 23171099013bSjsg #define G_028000_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF) 23181099013bSjsg #define C_028000_PITCH_TILE_MAX 0xFFFFFC00 23191099013bSjsg #define S_028000_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10) 23201099013bSjsg #define G_028000_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF) 23211099013bSjsg #define C_028000_SLICE_TILE_MAX 0xC00003FF 23221099013bSjsg #define R_028004_DB_DEPTH_VIEW 0x028004 23231099013bSjsg #define S_028004_SLICE_START(x) (((x) & 0x7FF) << 0) 23241099013bSjsg #define G_028004_SLICE_START(x) (((x) >> 0) & 0x7FF) 23251099013bSjsg #define C_028004_SLICE_START 0xFFFFF800 23261099013bSjsg #define S_028004_SLICE_MAX(x) (((x) & 0x7FF) << 13) 23271099013bSjsg #define G_028004_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 23281099013bSjsg #define C_028004_SLICE_MAX 0xFF001FFF 23291099013bSjsg #define R_028800_DB_DEPTH_CONTROL 0x028800 23301099013bSjsg #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0) 23311099013bSjsg #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1) 23321099013bSjsg #define C_028800_STENCIL_ENABLE 0xFFFFFFFE 23331099013bSjsg #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1) 23341099013bSjsg #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1) 23351099013bSjsg #define C_028800_Z_ENABLE 0xFFFFFFFD 23361099013bSjsg #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2) 23371099013bSjsg #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1) 23381099013bSjsg #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB 23391099013bSjsg #define S_028800_ZFUNC(x) (((x) & 0x7) << 4) 23401099013bSjsg #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7) 23411099013bSjsg #define C_028800_ZFUNC 0xFFFFFF8F 23421099013bSjsg #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7) 23431099013bSjsg #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1) 23441099013bSjsg #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F 23451099013bSjsg #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8) 23461099013bSjsg #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7) 23471099013bSjsg #define C_028800_STENCILFUNC 0xFFFFF8FF 23481099013bSjsg #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11) 23491099013bSjsg #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7) 23501099013bSjsg #define C_028800_STENCILFAIL 0xFFFFC7FF 23511099013bSjsg #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14) 23521099013bSjsg #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7) 23531099013bSjsg #define C_028800_STENCILZPASS 0xFFFE3FFF 23541099013bSjsg #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17) 23551099013bSjsg #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7) 23561099013bSjsg #define C_028800_STENCILZFAIL 0xFFF1FFFF 23571099013bSjsg #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20) 23581099013bSjsg #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7) 23591099013bSjsg #define C_028800_STENCILFUNC_BF 0xFF8FFFFF 23601099013bSjsg #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23) 23611099013bSjsg #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7) 23621099013bSjsg #define C_028800_STENCILFAIL_BF 0xFC7FFFFF 23631099013bSjsg #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26) 23641099013bSjsg #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7) 23651099013bSjsg #define C_028800_STENCILZPASS_BF 0xE3FFFFFF 23661099013bSjsg #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29) 23671099013bSjsg #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7) 23681099013bSjsg #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF 23691099013bSjsg 23701099013bSjsg #endif 2371