xref: /openbsd-src/sys/dev/pci/drm/radeon/r600_hdmi.c (revision 33a3edb17759836de63cc1c20bcbaf9911c431fc)
11099013bSjsg /*
21099013bSjsg  * Copyright 2008 Advanced Micro Devices, Inc.
31099013bSjsg  * Copyright 2008 Red Hat Inc.
41099013bSjsg  * Copyright 2009 Christian König.
51099013bSjsg  *
61099013bSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
71099013bSjsg  * copy of this software and associated documentation files (the "Software"),
81099013bSjsg  * to deal in the Software without restriction, including without limitation
91099013bSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
101099013bSjsg  * and/or sell copies of the Software, and to permit persons to whom the
111099013bSjsg  * Software is furnished to do so, subject to the following conditions:
121099013bSjsg  *
131099013bSjsg  * The above copyright notice and this permission notice shall be included in
141099013bSjsg  * all copies or substantial portions of the Software.
151099013bSjsg  *
161099013bSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171099013bSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181099013bSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
191099013bSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
201099013bSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
211099013bSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
221099013bSjsg  * OTHER DEALINGS IN THE SOFTWARE.
231099013bSjsg  *
241099013bSjsg  * Authors: Christian König
251099013bSjsg  */
267f4dd379Sjsg #include <linux/hdmi.h>
277f4dd379Sjsg #include <linux/gcd.h>
28c349dbc7Sjsg 
297f4dd379Sjsg #include <drm/radeon_drm.h>
301099013bSjsg #include "radeon.h"
311099013bSjsg #include "radeon_asic.h"
327ccd5a2cSjsg #include "radeon_audio.h"
335ca02815Sjsg #include "r600.h"
341099013bSjsg #include "r600d.h"
351099013bSjsg #include "atom.h"
361099013bSjsg 
371099013bSjsg /*
381099013bSjsg  * HDMI color format
391099013bSjsg  */
401099013bSjsg enum r600_hdmi_color_format {
411099013bSjsg 	RGB = 0,
421099013bSjsg 	YCC_422 = 1,
431099013bSjsg 	YCC_444 = 2
441099013bSjsg };
451099013bSjsg 
461099013bSjsg /*
471099013bSjsg  * IEC60958 status bits
481099013bSjsg  */
491099013bSjsg enum r600_hdmi_iec_status_bits {
501099013bSjsg 	AUDIO_STATUS_DIG_ENABLE   = 0x01,
511099013bSjsg 	AUDIO_STATUS_V            = 0x02,
521099013bSjsg 	AUDIO_STATUS_VCFG         = 0x04,
531099013bSjsg 	AUDIO_STATUS_EMPHASIS     = 0x08,
541099013bSjsg 	AUDIO_STATUS_COPYRIGHT    = 0x10,
551099013bSjsg 	AUDIO_STATUS_NONAUDIO     = 0x20,
561099013bSjsg 	AUDIO_STATUS_PROFESSIONAL = 0x40,
571099013bSjsg 	AUDIO_STATUS_LEVEL        = 0x80
581099013bSjsg };
591099013bSjsg 
607ccd5a2cSjsg static struct r600_audio_pin r600_audio_status(struct radeon_device *rdev)
611099013bSjsg {
627f4dd379Sjsg 	struct r600_audio_pin status = {};
637ccd5a2cSjsg 	uint32_t value;
647ccd5a2cSjsg 
657ccd5a2cSjsg 	value = RREG32(R600_AUDIO_RATE_BPS_CHANNEL);
667ccd5a2cSjsg 
677ccd5a2cSjsg 	/* number of channels */
687ccd5a2cSjsg 	status.channels = (value & 0x7) + 1;
697ccd5a2cSjsg 
707ccd5a2cSjsg 	/* bits per sample */
717ccd5a2cSjsg 	switch ((value & 0xF0) >> 4) {
727ccd5a2cSjsg 	case 0x0:
737ccd5a2cSjsg 		status.bits_per_sample = 8;
747ccd5a2cSjsg 		break;
757ccd5a2cSjsg 	case 0x1:
767ccd5a2cSjsg 		status.bits_per_sample = 16;
777ccd5a2cSjsg 		break;
787ccd5a2cSjsg 	case 0x2:
797ccd5a2cSjsg 		status.bits_per_sample = 20;
807ccd5a2cSjsg 		break;
817ccd5a2cSjsg 	case 0x3:
827ccd5a2cSjsg 		status.bits_per_sample = 24;
837ccd5a2cSjsg 		break;
847ccd5a2cSjsg 	case 0x4:
857ccd5a2cSjsg 		status.bits_per_sample = 32;
867ccd5a2cSjsg 		break;
877ccd5a2cSjsg 	default:
887ccd5a2cSjsg 		dev_err(rdev->dev, "Unknown bits per sample 0x%x, using 16\n",
897ccd5a2cSjsg 			(int)value);
907ccd5a2cSjsg 		status.bits_per_sample = 16;
911099013bSjsg 	}
921099013bSjsg 
937ccd5a2cSjsg 	/* current sampling rate in HZ */
947ccd5a2cSjsg 	if (value & 0x4000)
957ccd5a2cSjsg 		status.rate = 44100;
967ccd5a2cSjsg 	else
977ccd5a2cSjsg 		status.rate = 48000;
987ccd5a2cSjsg 	status.rate *= ((value >> 11) & 0x7) + 1;
997ccd5a2cSjsg 	status.rate /= ((value >> 8) & 0x7) + 1;
1001099013bSjsg 
1017ccd5a2cSjsg 	value = RREG32(R600_AUDIO_STATUS_BITS);
1021099013bSjsg 
1037ccd5a2cSjsg 	/* iec 60958 status bits */
1047ccd5a2cSjsg 	status.status_bits = value & 0xff;
1051099013bSjsg 
1067ccd5a2cSjsg 	/* iec 60958 category code */
1077ccd5a2cSjsg 	status.category_code = (value >> 8) & 0xff;
1087ccd5a2cSjsg 
1097ccd5a2cSjsg 	return status;
1101099013bSjsg }
1111099013bSjsg 
1121099013bSjsg /*
1137ccd5a2cSjsg  * update all hdmi interfaces with current audio parameters
1141099013bSjsg  */
1157ccd5a2cSjsg void r600_audio_update_hdmi(struct work_struct *work)
1167ccd5a2cSjsg {
1177ccd5a2cSjsg 	struct radeon_device *rdev = container_of(work, struct radeon_device,
1187ccd5a2cSjsg 						  audio_work);
119*33a3edb1Sjsg 	struct drm_device *dev = rdev_to_drm(rdev);
1207ccd5a2cSjsg 	struct r600_audio_pin audio_status = r600_audio_status(rdev);
1217ccd5a2cSjsg 	struct drm_encoder *encoder;
1227ccd5a2cSjsg 	bool changed = false;
1237ccd5a2cSjsg 
1247ccd5a2cSjsg 	if (rdev->audio.pin[0].channels != audio_status.channels ||
1257ccd5a2cSjsg 	    rdev->audio.pin[0].rate != audio_status.rate ||
1267ccd5a2cSjsg 	    rdev->audio.pin[0].bits_per_sample != audio_status.bits_per_sample ||
1277ccd5a2cSjsg 	    rdev->audio.pin[0].status_bits != audio_status.status_bits ||
1287ccd5a2cSjsg 	    rdev->audio.pin[0].category_code != audio_status.category_code) {
1297ccd5a2cSjsg 		rdev->audio.pin[0] = audio_status;
1307ccd5a2cSjsg 		changed = true;
1317ccd5a2cSjsg 	}
1327ccd5a2cSjsg 
1337ccd5a2cSjsg 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1347ccd5a2cSjsg 		if (!radeon_encoder_is_digital(encoder))
1357ccd5a2cSjsg 			continue;
1367ccd5a2cSjsg 		if (changed || r600_hdmi_buffer_status_changed(encoder))
1377ccd5a2cSjsg 			r600_hdmi_update_audio_settings(encoder);
1387ccd5a2cSjsg 	}
1397ccd5a2cSjsg }
1407ccd5a2cSjsg 
1417ccd5a2cSjsg /* enable the audio stream */
1427ccd5a2cSjsg void r600_audio_enable(struct radeon_device *rdev,
1437ccd5a2cSjsg 		       struct r600_audio_pin *pin,
1447ccd5a2cSjsg 		       u8 enable_mask)
1457ccd5a2cSjsg {
1467ccd5a2cSjsg 	u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
1477ccd5a2cSjsg 
1487ccd5a2cSjsg 	if (!pin)
1497ccd5a2cSjsg 		return;
1507ccd5a2cSjsg 
1517ccd5a2cSjsg 	if (enable_mask) {
1527ccd5a2cSjsg 		tmp |= AUDIO_ENABLED;
1537ccd5a2cSjsg 		if (enable_mask & 1)
1547ccd5a2cSjsg 			tmp |= PIN0_AUDIO_ENABLED;
1557ccd5a2cSjsg 		if (enable_mask & 2)
1567ccd5a2cSjsg 			tmp |= PIN1_AUDIO_ENABLED;
1577ccd5a2cSjsg 		if (enable_mask & 4)
1587ccd5a2cSjsg 			tmp |= PIN2_AUDIO_ENABLED;
1597ccd5a2cSjsg 		if (enable_mask & 8)
1607ccd5a2cSjsg 			tmp |= PIN3_AUDIO_ENABLED;
1617ccd5a2cSjsg 	} else {
1627ccd5a2cSjsg 		tmp &= ~(AUDIO_ENABLED |
1637ccd5a2cSjsg 			 PIN0_AUDIO_ENABLED |
1647ccd5a2cSjsg 			 PIN1_AUDIO_ENABLED |
1657ccd5a2cSjsg 			 PIN2_AUDIO_ENABLED |
1667ccd5a2cSjsg 			 PIN3_AUDIO_ENABLED);
1677ccd5a2cSjsg 	}
1687ccd5a2cSjsg 
1697ccd5a2cSjsg 	WREG32(AZ_HOT_PLUG_CONTROL, tmp);
1707ccd5a2cSjsg }
1717ccd5a2cSjsg 
1727ccd5a2cSjsg struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev)
1737ccd5a2cSjsg {
1747ccd5a2cSjsg 	/* only one pin on 6xx-NI */
1757ccd5a2cSjsg 	return &rdev->audio.pin[0];
1767ccd5a2cSjsg }
1777ccd5a2cSjsg 
1787ccd5a2cSjsg void r600_hdmi_update_acr(struct drm_encoder *encoder, long offset,
1797ccd5a2cSjsg 	const struct radeon_hdmi_acr *acr)
1801099013bSjsg {
1811099013bSjsg 	struct drm_device *dev = encoder->dev;
1821099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
1831099013bSjsg 
1847ccd5a2cSjsg 	/* DCE 3.0 uses register that's normally for CRC_CONTROL */
1857ccd5a2cSjsg 	uint32_t acr_ctl = ASIC_IS_DCE3(rdev) ? DCE3_HDMI0_ACR_PACKET_CONTROL :
1867ccd5a2cSjsg 				       HDMI0_ACR_PACKET_CONTROL;
1877ccd5a2cSjsg 	WREG32_P(acr_ctl + offset,
1887ccd5a2cSjsg 		HDMI0_ACR_SOURCE |		/* select SW CTS value */
1897ccd5a2cSjsg 		HDMI0_ACR_AUTO_SEND,	/* allow hw to sent ACR packets when required */
1907ccd5a2cSjsg 		~(HDMI0_ACR_SOURCE |
1917ccd5a2cSjsg 		HDMI0_ACR_AUTO_SEND));
1921099013bSjsg 
1937ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_32_0 + offset,
1947ccd5a2cSjsg 		HDMI0_ACR_CTS_32(acr->cts_32khz),
1957ccd5a2cSjsg 		~HDMI0_ACR_CTS_32_MASK);
1967ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_32_1 + offset,
1977ccd5a2cSjsg 		HDMI0_ACR_N_32(acr->n_32khz),
1987ccd5a2cSjsg 		~HDMI0_ACR_N_32_MASK);
1991099013bSjsg 
2007ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_44_0 + offset,
2017ccd5a2cSjsg 		HDMI0_ACR_CTS_44(acr->cts_44_1khz),
2027ccd5a2cSjsg 		~HDMI0_ACR_CTS_44_MASK);
2037ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_44_1 + offset,
2047ccd5a2cSjsg 		HDMI0_ACR_N_44(acr->n_44_1khz),
2057ccd5a2cSjsg 		~HDMI0_ACR_N_44_MASK);
2061099013bSjsg 
2077ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_48_0 + offset,
2087ccd5a2cSjsg 		HDMI0_ACR_CTS_48(acr->cts_48khz),
2097ccd5a2cSjsg 		~HDMI0_ACR_CTS_48_MASK);
2107ccd5a2cSjsg 	WREG32_P(HDMI0_ACR_48_1 + offset,
2117ccd5a2cSjsg 		HDMI0_ACR_N_48(acr->n_48khz),
2127ccd5a2cSjsg 		~HDMI0_ACR_N_48_MASK);
2131099013bSjsg }
2141099013bSjsg 
2151099013bSjsg /*
2161099013bSjsg  * build a HDMI Video Info Frame
2171099013bSjsg  */
2187ccd5a2cSjsg void r600_set_avi_packet(struct radeon_device *rdev, u32 offset,
2197ccd5a2cSjsg 			 unsigned char *buffer, size_t size)
2201099013bSjsg {
2217ccd5a2cSjsg 	uint8_t *frame = buffer + 3;
2221099013bSjsg 
2231099013bSjsg 	WREG32(HDMI0_AVI_INFO0 + offset,
2241099013bSjsg 		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
2251099013bSjsg 	WREG32(HDMI0_AVI_INFO1 + offset,
2261099013bSjsg 		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
2271099013bSjsg 	WREG32(HDMI0_AVI_INFO2 + offset,
2281099013bSjsg 		frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
2291099013bSjsg 	WREG32(HDMI0_AVI_INFO3 + offset,
2307ccd5a2cSjsg 		frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
2317ccd5a2cSjsg 
2327ccd5a2cSjsg 	WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset,
2337ccd5a2cSjsg 		  HDMI0_AVI_INFO_LINE(2));	/* anything other than 0 */
2347ccd5a2cSjsg 
2357ccd5a2cSjsg 	WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
2367ccd5a2cSjsg 		  HDMI0_AVI_INFO_SEND |	/* enable AVI info frames */
2377ccd5a2cSjsg 		  HDMI0_AVI_INFO_CONT);	/* send AVI info frames every frame/field */
2387ccd5a2cSjsg 
2391099013bSjsg }
2401099013bSjsg 
2411099013bSjsg /*
2421099013bSjsg  * build a Audio Info Frame
2431099013bSjsg  */
2447ccd5a2cSjsg static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
2457ccd5a2cSjsg 					     const void *buffer, size_t size)
2461099013bSjsg {
2471099013bSjsg 	struct drm_device *dev = encoder->dev;
2481099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2491099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2501099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2511099013bSjsg 	uint32_t offset = dig->afmt->offset;
2527ccd5a2cSjsg 	const u8 *frame = buffer + 3;
2531099013bSjsg 
2541099013bSjsg 	WREG32(HDMI0_AUDIO_INFO0 + offset,
2551099013bSjsg 		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
2561099013bSjsg 	WREG32(HDMI0_AUDIO_INFO1 + offset,
2571099013bSjsg 		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
2581099013bSjsg }
2591099013bSjsg 
2601099013bSjsg /*
2611099013bSjsg  * test if audio buffer is filled enough to start playing
2621099013bSjsg  */
2631099013bSjsg static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
2641099013bSjsg {
2651099013bSjsg 	struct drm_device *dev = encoder->dev;
2661099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2671099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2681099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2691099013bSjsg 	uint32_t offset = dig->afmt->offset;
2701099013bSjsg 
2711099013bSjsg 	return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
2721099013bSjsg }
2731099013bSjsg 
2741099013bSjsg /*
2751099013bSjsg  * have buffer status changed since last call?
2761099013bSjsg  */
2771099013bSjsg int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
2781099013bSjsg {
2791099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2801099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2811099013bSjsg 	int status, result;
2821099013bSjsg 
2831099013bSjsg 	if (!dig->afmt || !dig->afmt->enabled)
2841099013bSjsg 		return 0;
2851099013bSjsg 
2861099013bSjsg 	status = r600_hdmi_is_audio_buffer_filled(encoder);
2871099013bSjsg 	result = dig->afmt->last_buffer_filled_status != status;
2881099013bSjsg 	dig->afmt->last_buffer_filled_status = status;
2891099013bSjsg 
2901099013bSjsg 	return result;
2911099013bSjsg }
2921099013bSjsg 
2931099013bSjsg /*
2941099013bSjsg  * write the audio workaround status to the hardware
2951099013bSjsg  */
2967ccd5a2cSjsg void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
2971099013bSjsg {
2981099013bSjsg 	struct drm_device *dev = encoder->dev;
2991099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
3001099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3011099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
3021099013bSjsg 	uint32_t offset = dig->afmt->offset;
3031099013bSjsg 	bool hdmi_audio_workaround = false; /* FIXME */
3041099013bSjsg 	u32 value;
3051099013bSjsg 
3061099013bSjsg 	if (!hdmi_audio_workaround ||
3071099013bSjsg 	    r600_hdmi_is_audio_buffer_filled(encoder))
3081099013bSjsg 		value = 0; /* disable workaround */
3091099013bSjsg 	else
3101099013bSjsg 		value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
3111099013bSjsg 	WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
3121099013bSjsg 		 value, ~HDMI0_AUDIO_TEST_EN);
3131099013bSjsg }
3141099013bSjsg 
3157ccd5a2cSjsg void r600_hdmi_audio_set_dto(struct radeon_device *rdev,
3167ccd5a2cSjsg 			     struct radeon_crtc *crtc, unsigned int clock)
3177ccd5a2cSjsg {
3187ccd5a2cSjsg 	struct radeon_encoder *radeon_encoder;
3197ccd5a2cSjsg 	struct radeon_encoder_atom_dig *dig;
320f3eef2b6Sderaadt 
3217ccd5a2cSjsg 	if (!crtc)
3227ccd5a2cSjsg 		return;
3237ccd5a2cSjsg 
3247ccd5a2cSjsg 	radeon_encoder = to_radeon_encoder(crtc->encoder);
3257ccd5a2cSjsg 	dig = radeon_encoder->enc_priv;
3267ccd5a2cSjsg 
3277ccd5a2cSjsg 	if (!dig)
3287ccd5a2cSjsg 		return;
3297ccd5a2cSjsg 
3307ccd5a2cSjsg 	if (dig->dig_encoder == 0) {
3317ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO0_PHASE, 24000 * 100);
3327ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
3337ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
3347ccd5a2cSjsg 	} else {
3357ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO1_PHASE, 24000 * 100);
3367ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
3377ccd5a2cSjsg 		WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
3387ccd5a2cSjsg 	}
3397ccd5a2cSjsg }
3407ccd5a2cSjsg 
3417ccd5a2cSjsg void r600_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
34239214a00Sderaadt {
343f3eef2b6Sderaadt 	struct drm_device *dev = encoder->dev;
344f3eef2b6Sderaadt 	struct radeon_device *rdev = dev->dev_private;
3451099013bSjsg 
3467ccd5a2cSjsg 	WREG32_OR(HDMI0_VBI_PACKET_CONTROL + offset,
347f3eef2b6Sderaadt 		HDMI0_NULL_SEND |	/* send null packets when required */
348f3eef2b6Sderaadt 		HDMI0_GC_SEND |		/* send general control packets */
349f3eef2b6Sderaadt 		HDMI0_GC_CONT);		/* send general control packets every frame */
35039214a00Sderaadt }
35139214a00Sderaadt 
3527ccd5a2cSjsg void r600_set_audio_packet(struct drm_encoder *encoder, u32 offset)
3537ccd5a2cSjsg {
3547ccd5a2cSjsg 	struct drm_device *dev = encoder->dev;
3557ccd5a2cSjsg 	struct radeon_device *rdev = dev->dev_private;
3567ccd5a2cSjsg 
3577ccd5a2cSjsg 	WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
3587ccd5a2cSjsg 		HDMI0_AUDIO_SAMPLE_SEND |			/* send audio packets */
3597ccd5a2cSjsg 		HDMI0_AUDIO_DELAY_EN(1) |			/* default audio delay */
3607ccd5a2cSjsg 		HDMI0_AUDIO_PACKETS_PER_LINE(3) |	/* should be suffient for all audio modes and small enough for all hblanks */
3617ccd5a2cSjsg 		HDMI0_60958_CS_UPDATE,				/* allow 60958 channel status fields to be updated */
3627ccd5a2cSjsg 		~(HDMI0_AUDIO_SAMPLE_SEND |
3637ccd5a2cSjsg 		HDMI0_AUDIO_DELAY_EN_MASK |
3647ccd5a2cSjsg 		HDMI0_AUDIO_PACKETS_PER_LINE_MASK |
3657ccd5a2cSjsg 		HDMI0_60958_CS_UPDATE));
3667ccd5a2cSjsg 
3677ccd5a2cSjsg 	WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
3687ccd5a2cSjsg 		HDMI0_AUDIO_INFO_SEND |		/* enable audio info frames (frames won't be set until audio is enabled) */
3697ccd5a2cSjsg 		HDMI0_AUDIO_INFO_UPDATE);	/* required for audio info values to be updated */
3707ccd5a2cSjsg 
3717ccd5a2cSjsg 	WREG32_P(HDMI0_INFOFRAME_CONTROL1 + offset,
3727ccd5a2cSjsg 		HDMI0_AUDIO_INFO_LINE(2),	/* anything other than 0 */
3737ccd5a2cSjsg 		~HDMI0_AUDIO_INFO_LINE_MASK);
3747ccd5a2cSjsg 
3757ccd5a2cSjsg 	WREG32_AND(HDMI0_GENERIC_PACKET_CONTROL + offset,
3767ccd5a2cSjsg 		~(HDMI0_GENERIC0_SEND |
3777ccd5a2cSjsg 		HDMI0_GENERIC0_CONT |
3787ccd5a2cSjsg 		HDMI0_GENERIC0_UPDATE |
3797ccd5a2cSjsg 		HDMI0_GENERIC1_SEND |
3807ccd5a2cSjsg 		HDMI0_GENERIC1_CONT |
3817ccd5a2cSjsg 		HDMI0_GENERIC0_LINE_MASK |
3827ccd5a2cSjsg 		HDMI0_GENERIC1_LINE_MASK));
3837ccd5a2cSjsg 
3847ccd5a2cSjsg 	WREG32_P(HDMI0_60958_0 + offset,
3857ccd5a2cSjsg 		HDMI0_60958_CS_CHANNEL_NUMBER_L(1),
3867ccd5a2cSjsg 		~(HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK |
3877ccd5a2cSjsg 		HDMI0_60958_CS_CLOCK_ACCURACY_MASK));
3887ccd5a2cSjsg 
3897ccd5a2cSjsg 	WREG32_P(HDMI0_60958_1 + offset,
3907ccd5a2cSjsg 		HDMI0_60958_CS_CHANNEL_NUMBER_R(2),
3917ccd5a2cSjsg 		~HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK);
3927ccd5a2cSjsg }
3937ccd5a2cSjsg 
3947ccd5a2cSjsg void r600_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
3957ccd5a2cSjsg {
3967ccd5a2cSjsg 	struct drm_device *dev = encoder->dev;
3977ccd5a2cSjsg 	struct radeon_device *rdev = dev->dev_private;
3987ccd5a2cSjsg 
3997ccd5a2cSjsg 	if (mute)
4007ccd5a2cSjsg 		WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE);
4017ccd5a2cSjsg 	else
4027ccd5a2cSjsg 		WREG32_AND(HDMI0_GC + offset, ~HDMI0_GC_AVMUTE);
4037ccd5a2cSjsg }
4047ccd5a2cSjsg 
4057ccd5a2cSjsg /**
4067ccd5a2cSjsg  * r600_hdmi_update_audio_settings - Update audio infoframe
4077ccd5a2cSjsg  *
4087ccd5a2cSjsg  * @encoder: drm encoder
4097ccd5a2cSjsg  *
4107ccd5a2cSjsg  * Gets info about current audio stream and updates audio infoframe.
4111099013bSjsg  */
4121099013bSjsg void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
4131099013bSjsg {
4141099013bSjsg 	struct drm_device *dev = encoder->dev;
4151099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
4161099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4171099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
4187ccd5a2cSjsg 	struct r600_audio_pin audio = r600_audio_status(rdev);
4197ccd5a2cSjsg 	uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
4207ccd5a2cSjsg 	struct hdmi_audio_infoframe frame;
4211099013bSjsg 	uint32_t offset;
4227ccd5a2cSjsg 	uint32_t value;
4237ccd5a2cSjsg 	ssize_t err;
4241099013bSjsg 
4251099013bSjsg 	if (!dig->afmt || !dig->afmt->enabled)
4261099013bSjsg 		return;
4271099013bSjsg 	offset = dig->afmt->offset;
4281099013bSjsg 
4291099013bSjsg 	DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
4301099013bSjsg 		 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
4311099013bSjsg 		  audio.channels, audio.rate, audio.bits_per_sample);
4321099013bSjsg 	DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
4331099013bSjsg 		  (int)audio.status_bits, (int)audio.category_code);
4341099013bSjsg 
4357ccd5a2cSjsg 	err = hdmi_audio_infoframe_init(&frame);
4367ccd5a2cSjsg 	if (err < 0) {
4377ccd5a2cSjsg 		DRM_ERROR("failed to setup audio infoframe\n");
4387ccd5a2cSjsg 		return;
4391099013bSjsg 	}
4401099013bSjsg 
4417ccd5a2cSjsg 	frame.channels = audio.channels;
4421099013bSjsg 
4437ccd5a2cSjsg 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
4447ccd5a2cSjsg 	if (err < 0) {
4457ccd5a2cSjsg 		DRM_ERROR("failed to pack audio infoframe\n");
4467ccd5a2cSjsg 		return;
4471099013bSjsg 	}
4481099013bSjsg 
4497ccd5a2cSjsg 	value = RREG32(HDMI0_AUDIO_PACKET_CONTROL + offset);
4507ccd5a2cSjsg 	if (value & HDMI0_AUDIO_TEST_EN)
4517ccd5a2cSjsg 		WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
4527ccd5a2cSjsg 		       value & ~HDMI0_AUDIO_TEST_EN);
4531099013bSjsg 
4547ccd5a2cSjsg 	WREG32_OR(HDMI0_CONTROL + offset,
4557ccd5a2cSjsg 		  HDMI0_ERROR_ACK);
4567ccd5a2cSjsg 
4577ccd5a2cSjsg 	WREG32_AND(HDMI0_INFOFRAME_CONTROL0 + offset,
4587ccd5a2cSjsg 		   ~HDMI0_AUDIO_INFO_SOURCE);
4597ccd5a2cSjsg 
4607ccd5a2cSjsg 	r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
4617ccd5a2cSjsg 
4627ccd5a2cSjsg 	WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
4637ccd5a2cSjsg 		  HDMI0_AUDIO_INFO_CONT |
4647ccd5a2cSjsg 		  HDMI0_AUDIO_INFO_UPDATE);
4651099013bSjsg }
4661099013bSjsg 
4671099013bSjsg /*
4681099013bSjsg  * enable the HDMI engine
4691099013bSjsg  */
4707ccd5a2cSjsg void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
4711099013bSjsg {
4721099013bSjsg 	struct drm_device *dev = encoder->dev;
4731099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
4741099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4751099013bSjsg 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
4767ccd5a2cSjsg 	u32 hdmi = HDMI0_ERROR_ACK;
4771099013bSjsg 
4789b80e8f9Sjsg 	if (!dig || !dig->afmt)
4799b80e8f9Sjsg 		return;
4809b80e8f9Sjsg 
4811099013bSjsg 	/* Older chipsets require setting HDMI and routing manually */
4827ccd5a2cSjsg 	if (!ASIC_IS_DCE3(rdev)) {
4837ccd5a2cSjsg 		if (enable)
4847ccd5a2cSjsg 			hdmi |= HDMI0_ENABLE;
4851099013bSjsg 		switch (radeon_encoder->encoder_id) {
4861099013bSjsg 		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
4877ccd5a2cSjsg 			if (enable) {
4887ccd5a2cSjsg 				WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
4891099013bSjsg 				hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
4907ccd5a2cSjsg 			} else {
4917ccd5a2cSjsg 				WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
4927ccd5a2cSjsg 			}
4931099013bSjsg 			break;
4941099013bSjsg 		case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
4957ccd5a2cSjsg 			if (enable) {
4967ccd5a2cSjsg 				WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
4971099013bSjsg 				hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
4987ccd5a2cSjsg 			} else {
4997ccd5a2cSjsg 				WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
5007ccd5a2cSjsg 			}
5011099013bSjsg 			break;
5021099013bSjsg 		case ENCODER_OBJECT_ID_INTERNAL_DDI:
5037ccd5a2cSjsg 			if (enable) {
5047ccd5a2cSjsg 				WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
5051099013bSjsg 				hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
5067ccd5a2cSjsg 			} else {
5077ccd5a2cSjsg 				WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
5087ccd5a2cSjsg 			}
5091099013bSjsg 			break;
5101099013bSjsg 		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
5117ccd5a2cSjsg 			if (enable)
5121099013bSjsg 				hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
5131099013bSjsg 			break;
5141099013bSjsg 		default:
5151099013bSjsg 			dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
5161099013bSjsg 				radeon_encoder->encoder_id);
5171099013bSjsg 			break;
5181099013bSjsg 		}
5197ccd5a2cSjsg 		WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
5201099013bSjsg 	}
5211099013bSjsg 
5221099013bSjsg 	if (rdev->irq.installed) {
5231099013bSjsg 		/* if irq is available use it */
5247ccd5a2cSjsg 		/* XXX: shouldn't need this on any asics.  Double check DCE2/3 */
5257ccd5a2cSjsg 		if (enable)
5261099013bSjsg 			radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
5277ccd5a2cSjsg 		else
5281099013bSjsg 			radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
5291099013bSjsg 	}
5301099013bSjsg 
5317ccd5a2cSjsg 	dig->afmt->enabled = enable;
5327ccd5a2cSjsg 
5337ccd5a2cSjsg 	DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
5347ccd5a2cSjsg 		  enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
5351099013bSjsg }
5367ccd5a2cSjsg 
537