11099013bSjsg /* 21099013bSjsg * Copyright 2010 Advanced Micro Devices, Inc. 31099013bSjsg * 41099013bSjsg * Permission is hereby granted, free of charge, to any person obtaining a 51099013bSjsg * copy of this software and associated documentation files (the "Software"), 61099013bSjsg * to deal in the Software without restriction, including without limitation 71099013bSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 81099013bSjsg * and/or sell copies of the Software, and to permit persons to whom the 91099013bSjsg * Software is furnished to do so, subject to the following conditions: 101099013bSjsg * 111099013bSjsg * The above copyright notice and this permission notice shall be included in 121099013bSjsg * all copies or substantial portions of the Software. 131099013bSjsg * 141099013bSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 151099013bSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 161099013bSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 171099013bSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 181099013bSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 191099013bSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 201099013bSjsg * OTHER DEALINGS IN THE SOFTWARE. 211099013bSjsg * 221099013bSjsg * Authors: Alex Deucher 231099013bSjsg */ 241099013bSjsg #ifndef EVERGREEND_H 251099013bSjsg #define EVERGREEND_H 261099013bSjsg 271099013bSjsg #define EVERGREEN_MAX_SH_GPRS 256 281099013bSjsg #define EVERGREEN_MAX_TEMP_GPRS 16 291099013bSjsg #define EVERGREEN_MAX_SH_THREADS 256 301099013bSjsg #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096 311099013bSjsg #define EVERGREEN_MAX_FRC_EOV_CNT 16384 321099013bSjsg #define EVERGREEN_MAX_BACKENDS 8 331099013bSjsg #define EVERGREEN_MAX_BACKENDS_MASK 0xFF 341099013bSjsg #define EVERGREEN_MAX_SIMDS 16 351099013bSjsg #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF 361099013bSjsg #define EVERGREEN_MAX_PIPES 8 371099013bSjsg #define EVERGREEN_MAX_PIPES_MASK 0xFF 381099013bSjsg #define EVERGREEN_MAX_LDS_NUM 0xFFFF 391099013bSjsg 401099013bSjsg #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003 411099013bSjsg #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003 421099013bSjsg #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 431099013bSjsg #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002 441099013bSjsg #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002 451099013bSjsg #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002 461099013bSjsg #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001 471099013bSjsg #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001 481099013bSjsg #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002 491099013bSjsg #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002 501099013bSjsg 517ccd5a2cSjsg /* pm registers */ 527ccd5a2cSjsg #define SMC_MSG 0x20c 537ccd5a2cSjsg #define HOST_SMC_MSG(x) ((x) << 0) 547ccd5a2cSjsg #define HOST_SMC_MSG_MASK (0xff << 0) 557ccd5a2cSjsg #define HOST_SMC_MSG_SHIFT 0 567ccd5a2cSjsg #define HOST_SMC_RESP(x) ((x) << 8) 577ccd5a2cSjsg #define HOST_SMC_RESP_MASK (0xff << 8) 587ccd5a2cSjsg #define HOST_SMC_RESP_SHIFT 8 597ccd5a2cSjsg #define SMC_HOST_MSG(x) ((x) << 16) 607ccd5a2cSjsg #define SMC_HOST_MSG_MASK (0xff << 16) 617ccd5a2cSjsg #define SMC_HOST_MSG_SHIFT 16 627ccd5a2cSjsg #define SMC_HOST_RESP(x) ((x) << 24) 637ccd5a2cSjsg #define SMC_HOST_RESP_MASK (0xff << 24) 647ccd5a2cSjsg #define SMC_HOST_RESP_SHIFT 24 657ccd5a2cSjsg 667ccd5a2cSjsg #define DCCG_DISP_SLOW_SELECT_REG 0x4fc 677ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 687ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 697ccd5a2cSjsg #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 707ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 717ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 727ccd5a2cSjsg #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 737ccd5a2cSjsg 747ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL 0x600 757ccd5a2cSjsg #define SPLL_RESET (1 << 0) 767ccd5a2cSjsg #define SPLL_SLEEP (1 << 1) 777ccd5a2cSjsg #define SPLL_BYPASS_EN (1 << 3) 787ccd5a2cSjsg #define SPLL_REF_DIV(x) ((x) << 4) 797ccd5a2cSjsg #define SPLL_REF_DIV_MASK (0x3f << 4) 807ccd5a2cSjsg #define SPLL_PDIV_A(x) ((x) << 20) 817ccd5a2cSjsg #define SPLL_PDIV_A_MASK (0x7f << 20) 827ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_2 0x604 837ccd5a2cSjsg #define SCLK_MUX_SEL(x) ((x) << 0) 847ccd5a2cSjsg #define SCLK_MUX_SEL_MASK (0x1ff << 0) 857ccd5a2cSjsg #define SCLK_MUX_UPDATE (1 << 26) 867ccd5a2cSjsg #define CG_SPLL_FUNC_CNTL_3 0x608 877ccd5a2cSjsg #define SPLL_FB_DIV(x) ((x) << 0) 887ccd5a2cSjsg #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 897ccd5a2cSjsg #define SPLL_DITHEN (1 << 28) 907ccd5a2cSjsg #define CG_SPLL_STATUS 0x60c 917ccd5a2cSjsg #define SPLL_CHG_STATUS (1 << 1) 927ccd5a2cSjsg 937ccd5a2cSjsg #define MPLL_CNTL_MODE 0x61c 947ccd5a2cSjsg # define MPLL_MCLK_SEL (1 << 11) 957ccd5a2cSjsg # define SS_SSEN (1 << 24) 967ccd5a2cSjsg # define SS_DSMODE_EN (1 << 25) 977ccd5a2cSjsg 987ccd5a2cSjsg #define MPLL_AD_FUNC_CNTL 0x624 997ccd5a2cSjsg #define CLKF(x) ((x) << 0) 1007ccd5a2cSjsg #define CLKF_MASK (0x7f << 0) 1017ccd5a2cSjsg #define CLKR(x) ((x) << 7) 1027ccd5a2cSjsg #define CLKR_MASK (0x1f << 7) 1037ccd5a2cSjsg #define CLKFRAC(x) ((x) << 12) 1047ccd5a2cSjsg #define CLKFRAC_MASK (0x1f << 12) 1057ccd5a2cSjsg #define YCLK_POST_DIV(x) ((x) << 17) 1067ccd5a2cSjsg #define YCLK_POST_DIV_MASK (3 << 17) 1077ccd5a2cSjsg #define IBIAS(x) ((x) << 20) 1087ccd5a2cSjsg #define IBIAS_MASK (0x3ff << 20) 1097ccd5a2cSjsg #define RESET (1 << 30) 1107ccd5a2cSjsg #define PDNB (1 << 31) 1117ccd5a2cSjsg #define MPLL_AD_FUNC_CNTL_2 0x628 1127ccd5a2cSjsg #define BYPASS (1 << 19) 1137ccd5a2cSjsg #define BIAS_GEN_PDNB (1 << 24) 1147ccd5a2cSjsg #define RESET_EN (1 << 25) 1157ccd5a2cSjsg #define VCO_MODE (1 << 29) 1167ccd5a2cSjsg #define MPLL_DQ_FUNC_CNTL 0x62c 1177ccd5a2cSjsg #define MPLL_DQ_FUNC_CNTL_2 0x630 1187ccd5a2cSjsg 1197ccd5a2cSjsg #define GENERAL_PWRMGT 0x63c 1207ccd5a2cSjsg # define GLOBAL_PWRMGT_EN (1 << 0) 1217ccd5a2cSjsg # define STATIC_PM_EN (1 << 1) 1227ccd5a2cSjsg # define THERMAL_PROTECTION_DIS (1 << 2) 1237ccd5a2cSjsg # define THERMAL_PROTECTION_TYPE (1 << 3) 1247ccd5a2cSjsg # define ENABLE_GEN2PCIE (1 << 4) 1257ccd5a2cSjsg # define ENABLE_GEN2XSP (1 << 5) 1267ccd5a2cSjsg # define SW_SMIO_INDEX(x) ((x) << 6) 1277ccd5a2cSjsg # define SW_SMIO_INDEX_MASK (3 << 6) 1287ccd5a2cSjsg # define SW_SMIO_INDEX_SHIFT 6 1297ccd5a2cSjsg # define LOW_VOLT_D2_ACPI (1 << 8) 1307ccd5a2cSjsg # define LOW_VOLT_D3_ACPI (1 << 9) 1317ccd5a2cSjsg # define VOLT_PWRMGT_EN (1 << 10) 1327ccd5a2cSjsg # define BACKBIAS_PAD_EN (1 << 18) 1337ccd5a2cSjsg # define BACKBIAS_VALUE (1 << 19) 1347ccd5a2cSjsg # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 1357ccd5a2cSjsg # define AC_DC_SW (1 << 24) 1367ccd5a2cSjsg 1377ccd5a2cSjsg #define SCLK_PWRMGT_CNTL 0x644 1387ccd5a2cSjsg # define SCLK_PWRMGT_OFF (1 << 0) 1397ccd5a2cSjsg # define SCLK_LOW_D1 (1 << 1) 1407ccd5a2cSjsg # define FIR_RESET (1 << 4) 1417ccd5a2cSjsg # define FIR_FORCE_TREND_SEL (1 << 5) 1427ccd5a2cSjsg # define FIR_TREND_MODE (1 << 6) 1437ccd5a2cSjsg # define DYN_GFX_CLK_OFF_EN (1 << 7) 1447ccd5a2cSjsg # define GFX_CLK_FORCE_ON (1 << 8) 1457ccd5a2cSjsg # define GFX_CLK_REQUEST_OFF (1 << 9) 1467ccd5a2cSjsg # define GFX_CLK_FORCE_OFF (1 << 10) 1477ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 1487ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 1497ccd5a2cSjsg # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 1507ccd5a2cSjsg # define DYN_LIGHT_SLEEP_EN (1 << 14) 1517ccd5a2cSjsg #define MCLK_PWRMGT_CNTL 0x648 1527ccd5a2cSjsg # define DLL_SPEED(x) ((x) << 0) 1537ccd5a2cSjsg # define DLL_SPEED_MASK (0x1f << 0) 1547ccd5a2cSjsg # define MPLL_PWRMGT_OFF (1 << 5) 1557ccd5a2cSjsg # define DLL_READY (1 << 6) 1567ccd5a2cSjsg # define MC_INT_CNTL (1 << 7) 1577ccd5a2cSjsg # define MRDCKA0_PDNB (1 << 8) 1587ccd5a2cSjsg # define MRDCKA1_PDNB (1 << 9) 1597ccd5a2cSjsg # define MRDCKB0_PDNB (1 << 10) 1607ccd5a2cSjsg # define MRDCKB1_PDNB (1 << 11) 1617ccd5a2cSjsg # define MRDCKC0_PDNB (1 << 12) 1627ccd5a2cSjsg # define MRDCKC1_PDNB (1 << 13) 1637ccd5a2cSjsg # define MRDCKD0_PDNB (1 << 14) 1647ccd5a2cSjsg # define MRDCKD1_PDNB (1 << 15) 1657ccd5a2cSjsg # define MRDCKA0_RESET (1 << 16) 1667ccd5a2cSjsg # define MRDCKA1_RESET (1 << 17) 1677ccd5a2cSjsg # define MRDCKB0_RESET (1 << 18) 1687ccd5a2cSjsg # define MRDCKB1_RESET (1 << 19) 1697ccd5a2cSjsg # define MRDCKC0_RESET (1 << 20) 1707ccd5a2cSjsg # define MRDCKC1_RESET (1 << 21) 1717ccd5a2cSjsg # define MRDCKD0_RESET (1 << 22) 1727ccd5a2cSjsg # define MRDCKD1_RESET (1 << 23) 1737ccd5a2cSjsg # define DLL_READY_READ (1 << 24) 1747ccd5a2cSjsg # define USE_DISPLAY_GAP (1 << 25) 1757ccd5a2cSjsg # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 1767ccd5a2cSjsg # define MPLL_TURNOFF_D2 (1 << 28) 1777ccd5a2cSjsg #define DLL_CNTL 0x64c 1787ccd5a2cSjsg # define MRDCKA0_BYPASS (1 << 24) 1797ccd5a2cSjsg # define MRDCKA1_BYPASS (1 << 25) 1807ccd5a2cSjsg # define MRDCKB0_BYPASS (1 << 26) 1817ccd5a2cSjsg # define MRDCKB1_BYPASS (1 << 27) 1827ccd5a2cSjsg # define MRDCKC0_BYPASS (1 << 28) 1837ccd5a2cSjsg # define MRDCKC1_BYPASS (1 << 29) 1847ccd5a2cSjsg # define MRDCKD0_BYPASS (1 << 30) 1857ccd5a2cSjsg # define MRDCKD1_BYPASS (1 << 31) 1867ccd5a2cSjsg 1877ccd5a2cSjsg #define CG_AT 0x6d4 1887ccd5a2cSjsg # define CG_R(x) ((x) << 0) 1897ccd5a2cSjsg # define CG_R_MASK (0xffff << 0) 1907ccd5a2cSjsg # define CG_L(x) ((x) << 16) 1917ccd5a2cSjsg # define CG_L_MASK (0xffff << 16) 1927ccd5a2cSjsg 1937ccd5a2cSjsg #define CG_DISPLAY_GAP_CNTL 0x714 1947ccd5a2cSjsg # define DISP1_GAP(x) ((x) << 0) 1957ccd5a2cSjsg # define DISP1_GAP_MASK (3 << 0) 1967ccd5a2cSjsg # define DISP2_GAP(x) ((x) << 2) 1977ccd5a2cSjsg # define DISP2_GAP_MASK (3 << 2) 1987ccd5a2cSjsg # define VBI_TIMER_COUNT(x) ((x) << 4) 1997ccd5a2cSjsg # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 2007ccd5a2cSjsg # define VBI_TIMER_UNIT(x) ((x) << 20) 2017ccd5a2cSjsg # define VBI_TIMER_UNIT_MASK (7 << 20) 2027ccd5a2cSjsg # define DISP1_GAP_MCHG(x) ((x) << 24) 2037ccd5a2cSjsg # define DISP1_GAP_MCHG_MASK (3 << 24) 2047ccd5a2cSjsg # define DISP2_GAP_MCHG(x) ((x) << 26) 2057ccd5a2cSjsg # define DISP2_GAP_MCHG_MASK (3 << 26) 2067ccd5a2cSjsg 2077ccd5a2cSjsg #define CG_BIF_REQ_AND_RSP 0x7f4 2087ccd5a2cSjsg #define CG_CLIENT_REQ(x) ((x) << 0) 2097ccd5a2cSjsg #define CG_CLIENT_REQ_MASK (0xff << 0) 2107ccd5a2cSjsg #define CG_CLIENT_REQ_SHIFT 0 2117ccd5a2cSjsg #define CG_CLIENT_RESP(x) ((x) << 8) 2127ccd5a2cSjsg #define CG_CLIENT_RESP_MASK (0xff << 8) 2137ccd5a2cSjsg #define CG_CLIENT_RESP_SHIFT 8 2147ccd5a2cSjsg #define CLIENT_CG_REQ(x) ((x) << 16) 2157ccd5a2cSjsg #define CLIENT_CG_REQ_MASK (0xff << 16) 2167ccd5a2cSjsg #define CLIENT_CG_REQ_SHIFT 16 2177ccd5a2cSjsg #define CLIENT_CG_RESP(x) ((x) << 24) 2187ccd5a2cSjsg #define CLIENT_CG_RESP_MASK (0xff << 24) 2197ccd5a2cSjsg #define CLIENT_CG_RESP_SHIFT 24 2207ccd5a2cSjsg 2217ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM 0x790 2227ccd5a2cSjsg #define SSEN (1 << 0) 2237ccd5a2cSjsg #define CG_SPLL_SPREAD_SPECTRUM_2 0x794 2247ccd5a2cSjsg 2257ccd5a2cSjsg #define MPLL_SS1 0x85c 2267ccd5a2cSjsg #define CLKV(x) ((x) << 0) 2277ccd5a2cSjsg #define CLKV_MASK (0x3ffffff << 0) 2287ccd5a2cSjsg #define MPLL_SS2 0x860 2297ccd5a2cSjsg #define CLKS(x) ((x) << 0) 2307ccd5a2cSjsg #define CLKS_MASK (0xfff << 0) 2317ccd5a2cSjsg 2327ccd5a2cSjsg #define CG_IND_ADDR 0x8f8 2337ccd5a2cSjsg #define CG_IND_DATA 0x8fc 2347ccd5a2cSjsg /* CGIND regs */ 2357ccd5a2cSjsg #define CG_CGTT_LOCAL_0 0x00 2367ccd5a2cSjsg #define CG_CGTT_LOCAL_1 0x01 2377ccd5a2cSjsg #define CG_CGTT_LOCAL_2 0x02 2387ccd5a2cSjsg #define CG_CGTT_LOCAL_3 0x03 2397ccd5a2cSjsg #define CG_CGLS_TILE_0 0x20 2407ccd5a2cSjsg #define CG_CGLS_TILE_1 0x21 2417ccd5a2cSjsg #define CG_CGLS_TILE_2 0x22 2427ccd5a2cSjsg #define CG_CGLS_TILE_3 0x23 2437ccd5a2cSjsg #define CG_CGLS_TILE_4 0x24 2447ccd5a2cSjsg #define CG_CGLS_TILE_5 0x25 2457ccd5a2cSjsg #define CG_CGLS_TILE_6 0x26 2467ccd5a2cSjsg #define CG_CGLS_TILE_7 0x27 2477ccd5a2cSjsg #define CG_CGLS_TILE_8 0x28 2487ccd5a2cSjsg #define CG_CGLS_TILE_9 0x29 2497ccd5a2cSjsg #define CG_CGLS_TILE_10 0x2a 2507ccd5a2cSjsg #define CG_CGLS_TILE_11 0x2b 2517ccd5a2cSjsg 2527ccd5a2cSjsg #define VM_L2_CG 0x15c0 2537ccd5a2cSjsg 2547ccd5a2cSjsg #define MC_CONFIG 0x2000 2557ccd5a2cSjsg 2567ccd5a2cSjsg #define MC_CONFIG_MCD 0x20a0 2577ccd5a2cSjsg #define MC_CG_CONFIG_MCD 0x20a4 2587ccd5a2cSjsg #define MC_RD_ENABLE_MCD(x) ((x) << 8) 2597ccd5a2cSjsg #define MC_RD_ENABLE_MCD_MASK (7 << 8) 2607ccd5a2cSjsg 2617ccd5a2cSjsg #define MC_HUB_MISC_HUB_CG 0x20b8 2627ccd5a2cSjsg #define MC_HUB_MISC_VM_CG 0x20bc 2637ccd5a2cSjsg #define MC_HUB_MISC_SIP_CG 0x20c0 2647ccd5a2cSjsg 2657ccd5a2cSjsg #define MC_XPB_CLK_GAT 0x2478 2667ccd5a2cSjsg 2677ccd5a2cSjsg #define MC_CG_CONFIG 0x25bc 2687ccd5a2cSjsg #define MC_RD_ENABLE(x) ((x) << 4) 2697ccd5a2cSjsg #define MC_RD_ENABLE_MASK (3 << 4) 2707ccd5a2cSjsg 2717ccd5a2cSjsg #define MC_CITF_MISC_RD_CG 0x2648 2727ccd5a2cSjsg #define MC_CITF_MISC_WR_CG 0x264c 2737ccd5a2cSjsg #define MC_CITF_MISC_VM_CG 0x2650 2747ccd5a2cSjsg # define MEM_LS_ENABLE (1 << 19) 2757ccd5a2cSjsg 2767ccd5a2cSjsg #define MC_ARB_BURST_TIME 0x2808 2777ccd5a2cSjsg #define STATE0(x) ((x) << 0) 2787ccd5a2cSjsg #define STATE0_MASK (0x1f << 0) 2797ccd5a2cSjsg #define STATE1(x) ((x) << 5) 2807ccd5a2cSjsg #define STATE1_MASK (0x1f << 5) 2817ccd5a2cSjsg #define STATE2(x) ((x) << 10) 2827ccd5a2cSjsg #define STATE2_MASK (0x1f << 10) 2837ccd5a2cSjsg #define STATE3(x) ((x) << 15) 2847ccd5a2cSjsg #define STATE3_MASK (0x1f << 15) 2857ccd5a2cSjsg 2867ccd5a2cSjsg #define MC_SEQ_RAS_TIMING 0x28a0 2877ccd5a2cSjsg #define MC_SEQ_CAS_TIMING 0x28a4 2887ccd5a2cSjsg #define MC_SEQ_MISC_TIMING 0x28a8 2897ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2 0x28ac 2907ccd5a2cSjsg 2917ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0 0x28b4 2927ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1 0x28b8 2937ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0 0x28bc 2947ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1 0x28c0 2957ccd5a2cSjsg 2967ccd5a2cSjsg #define MC_SEQ_STATUS_M 0x29f4 2977ccd5a2cSjsg # define PMG_PWRSTATE (1 << 16) 2987ccd5a2cSjsg 2997ccd5a2cSjsg #define MC_SEQ_MISC1 0x2a04 3007ccd5a2cSjsg #define MC_SEQ_RESERVE_M 0x2a08 3017ccd5a2cSjsg #define MC_PMG_CMD_EMRS 0x2a0c 3027ccd5a2cSjsg 3037ccd5a2cSjsg #define MC_SEQ_MISC3 0x2a2c 3047ccd5a2cSjsg 3057ccd5a2cSjsg #define MC_SEQ_MISC5 0x2a54 3067ccd5a2cSjsg #define MC_SEQ_MISC6 0x2a58 3077ccd5a2cSjsg 3087ccd5a2cSjsg #define MC_SEQ_MISC7 0x2a64 3097ccd5a2cSjsg 3107ccd5a2cSjsg #define MC_SEQ_CG 0x2a68 3117ccd5a2cSjsg #define CG_SEQ_REQ(x) ((x) << 0) 3127ccd5a2cSjsg #define CG_SEQ_REQ_MASK (0xff << 0) 3137ccd5a2cSjsg #define CG_SEQ_REQ_SHIFT 0 3147ccd5a2cSjsg #define CG_SEQ_RESP(x) ((x) << 8) 3157ccd5a2cSjsg #define CG_SEQ_RESP_MASK (0xff << 8) 3167ccd5a2cSjsg #define CG_SEQ_RESP_SHIFT 8 3177ccd5a2cSjsg #define SEQ_CG_REQ(x) ((x) << 16) 3187ccd5a2cSjsg #define SEQ_CG_REQ_MASK (0xff << 16) 3197ccd5a2cSjsg #define SEQ_CG_REQ_SHIFT 16 3207ccd5a2cSjsg #define SEQ_CG_RESP(x) ((x) << 24) 3217ccd5a2cSjsg #define SEQ_CG_RESP_MASK (0xff << 24) 3227ccd5a2cSjsg #define SEQ_CG_RESP_SHIFT 24 3237ccd5a2cSjsg #define MC_SEQ_RAS_TIMING_LP 0x2a6c 3247ccd5a2cSjsg #define MC_SEQ_CAS_TIMING_LP 0x2a70 3257ccd5a2cSjsg #define MC_SEQ_MISC_TIMING_LP 0x2a74 3267ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2_LP 0x2a78 3277ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 3287ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1_LP 0x2a80 3297ccd5a2cSjsg #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 3307ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 3317ccd5a2cSjsg 3327ccd5a2cSjsg #define MC_PMG_CMD_MRS 0x2aac 3337ccd5a2cSjsg 3347ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 3357ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1_LP 0x2b20 3367ccd5a2cSjsg 3377ccd5a2cSjsg #define MC_PMG_CMD_MRS1 0x2b44 3387ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 3397ccd5a2cSjsg 3407ccd5a2cSjsg #define CGTS_SM_CTRL_REG 0x9150 3417ccd5a2cSjsg 3421099013bSjsg /* Registers */ 3431099013bSjsg 3441099013bSjsg #define RCU_IND_INDEX 0x100 3451099013bSjsg #define RCU_IND_DATA 0x104 3461099013bSjsg 3477ccd5a2cSjsg /* discrete uvd clocks */ 3487ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL 0x718 3497ccd5a2cSjsg # define UPLL_RESET_MASK 0x00000001 3507ccd5a2cSjsg # define UPLL_SLEEP_MASK 0x00000002 3517ccd5a2cSjsg # define UPLL_BYPASS_EN_MASK 0x00000004 3527ccd5a2cSjsg # define UPLL_CTLREQ_MASK 0x00000008 3537ccd5a2cSjsg # define UPLL_REF_DIV_MASK 0x003F0000 3547ccd5a2cSjsg # define UPLL_VCO_MODE_MASK 0x00000200 3557ccd5a2cSjsg # define UPLL_CTLACK_MASK 0x40000000 3567ccd5a2cSjsg # define UPLL_CTLACK2_MASK 0x80000000 3577ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_2 0x71c 3587ccd5a2cSjsg # define UPLL_PDIV_A(x) ((x) << 0) 3597ccd5a2cSjsg # define UPLL_PDIV_A_MASK 0x0000007F 3607ccd5a2cSjsg # define UPLL_PDIV_B(x) ((x) << 8) 3617ccd5a2cSjsg # define UPLL_PDIV_B_MASK 0x00007F00 3627ccd5a2cSjsg # define VCLK_SRC_SEL(x) ((x) << 20) 3637ccd5a2cSjsg # define VCLK_SRC_SEL_MASK 0x01F00000 3647ccd5a2cSjsg # define DCLK_SRC_SEL(x) ((x) << 25) 3657ccd5a2cSjsg # define DCLK_SRC_SEL_MASK 0x3E000000 3667ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_3 0x720 3677ccd5a2cSjsg # define UPLL_FB_DIV(x) ((x) << 0) 3687ccd5a2cSjsg # define UPLL_FB_DIV_MASK 0x01FFFFFF 3697ccd5a2cSjsg #define CG_UPLL_FUNC_CNTL_4 0x854 3707ccd5a2cSjsg # define UPLL_SPARE_ISPARE9 0x00020000 3717ccd5a2cSjsg #define CG_UPLL_SPREAD_SPECTRUM 0x79c 3727ccd5a2cSjsg # define SSEN_MASK 0x00000001 3737ccd5a2cSjsg 3747ccd5a2cSjsg /* fusion uvd clocks */ 3757ccd5a2cSjsg #define CG_DCLK_CNTL 0x610 3767ccd5a2cSjsg # define DCLK_DIVIDER_MASK 0x7f 3777ccd5a2cSjsg # define DCLK_DIR_CNTL_EN (1 << 8) 3787ccd5a2cSjsg #define CG_DCLK_STATUS 0x614 3797ccd5a2cSjsg # define DCLK_STATUS (1 << 0) 3807ccd5a2cSjsg #define CG_VCLK_CNTL 0x618 3817ccd5a2cSjsg #define CG_VCLK_STATUS 0x61c 3827ccd5a2cSjsg #define CG_SCRATCH1 0x820 3837ccd5a2cSjsg 3847ccd5a2cSjsg #define RLC_CNTL 0x3f00 3857ccd5a2cSjsg # define RLC_ENABLE (1 << 0) 3867ccd5a2cSjsg # define GFX_POWER_GATING_ENABLE (1 << 7) 3877ccd5a2cSjsg # define GFX_POWER_GATING_SRC (1 << 8) 3887ccd5a2cSjsg # define DYN_PER_SIMD_PG_ENABLE (1 << 27) 3897ccd5a2cSjsg # define LB_CNT_SPIM_ACTIVE (1 << 30) 3907ccd5a2cSjsg # define LOAD_BALANCE_ENABLE (1 << 31) 3917ccd5a2cSjsg 3927ccd5a2cSjsg #define RLC_HB_BASE 0x3f10 3937ccd5a2cSjsg #define RLC_HB_CNTL 0x3f0c 3947ccd5a2cSjsg #define RLC_HB_RPTR 0x3f20 3957ccd5a2cSjsg #define RLC_HB_WPTR 0x3f1c 3967ccd5a2cSjsg #define RLC_HB_WPTR_LSB_ADDR 0x3f14 3977ccd5a2cSjsg #define RLC_HB_WPTR_MSB_ADDR 0x3f18 3987ccd5a2cSjsg #define RLC_MC_CNTL 0x3f44 3997ccd5a2cSjsg #define RLC_UCODE_CNTL 0x3f48 4007ccd5a2cSjsg #define RLC_UCODE_ADDR 0x3f2c 4017ccd5a2cSjsg #define RLC_UCODE_DATA 0x3f30 4027ccd5a2cSjsg 4037ccd5a2cSjsg /* new for TN */ 4047ccd5a2cSjsg #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10 4057ccd5a2cSjsg #define TN_RLC_LB_CNTR_MAX 0x3f14 4067ccd5a2cSjsg #define TN_RLC_LB_CNTR_INIT 0x3f18 4077ccd5a2cSjsg #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20 4087ccd5a2cSjsg #define TN_RLC_LB_INIT_SIMD_MASK 0x3fe4 4097ccd5a2cSjsg #define TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK 0x3fe8 4107ccd5a2cSjsg #define TN_RLC_LB_PARAMS 0x3fec 4117ccd5a2cSjsg 4121099013bSjsg #define GRBM_GFX_INDEX 0x802C 4131099013bSjsg #define INSTANCE_INDEX(x) ((x) << 0) 4141099013bSjsg #define SE_INDEX(x) ((x) << 16) 4151099013bSjsg #define INSTANCE_BROADCAST_WRITES (1 << 30) 4161099013bSjsg #define SE_BROADCAST_WRITES (1 << 31) 4171099013bSjsg #define RLC_GFX_INDEX 0x3fC4 4181099013bSjsg #define CC_GC_SHADER_PIPE_CONFIG 0x8950 4191099013bSjsg #define WRITE_DIS (1 << 0) 4201099013bSjsg #define CC_RB_BACKEND_DISABLE 0x98F4 4211099013bSjsg #define BACKEND_DISABLE(x) ((x) << 16) 4221099013bSjsg #define GB_ADDR_CONFIG 0x98F8 4231099013bSjsg #define NUM_PIPES(x) ((x) << 0) 4241099013bSjsg #define NUM_PIPES_MASK 0x0000000f 4251099013bSjsg #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 4261099013bSjsg #define BANK_INTERLEAVE_SIZE(x) ((x) << 8) 4271099013bSjsg #define NUM_SHADER_ENGINES(x) ((x) << 12) 4281099013bSjsg #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 4291099013bSjsg #define NUM_GPUS(x) ((x) << 20) 4301099013bSjsg #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 4311099013bSjsg #define ROW_SIZE(x) ((x) << 28) 4321099013bSjsg #define GB_BACKEND_MAP 0x98FC 4331099013bSjsg #define DMIF_ADDR_CONFIG 0xBD4 4341099013bSjsg #define HDP_ADDR_CONFIG 0x2F48 4351099013bSjsg #define HDP_MISC_CNTL 0x2F4C 4361099013bSjsg #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 4371099013bSjsg 4381099013bSjsg #define CC_SYS_RB_BACKEND_DISABLE 0x3F88 4391099013bSjsg #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 4401099013bSjsg 4411099013bSjsg #define CGTS_SYS_TCC_DISABLE 0x3F90 4421099013bSjsg #define CGTS_TCC_DISABLE 0x9148 4431099013bSjsg #define CGTS_USER_SYS_TCC_DISABLE 0x3F94 4441099013bSjsg #define CGTS_USER_TCC_DISABLE 0x914C 4451099013bSjsg 4461099013bSjsg #define CONFIG_MEMSIZE 0x5428 4471099013bSjsg 4481099013bSjsg #define BIF_FB_EN 0x5490 4491099013bSjsg #define FB_READ_EN (1 << 0) 4501099013bSjsg #define FB_WRITE_EN (1 << 1) 4511099013bSjsg 4521099013bSjsg #define CP_STRMOUT_CNTL 0x84FC 4531099013bSjsg 4541099013bSjsg #define CP_COHER_CNTL 0x85F0 4551099013bSjsg #define CP_COHER_SIZE 0x85F4 4561099013bSjsg #define CP_COHER_BASE 0x85F8 4571099013bSjsg #define CP_STALLED_STAT1 0x8674 4581099013bSjsg #define CP_STALLED_STAT2 0x8678 4591099013bSjsg #define CP_BUSY_STAT 0x867C 4601099013bSjsg #define CP_STAT 0x8680 4611099013bSjsg #define CP_ME_CNTL 0x86D8 4621099013bSjsg #define CP_ME_HALT (1 << 28) 4631099013bSjsg #define CP_PFP_HALT (1 << 26) 4641099013bSjsg #define CP_ME_RAM_DATA 0xC160 4651099013bSjsg #define CP_ME_RAM_RADDR 0xC158 4661099013bSjsg #define CP_ME_RAM_WADDR 0xC15C 4671099013bSjsg #define CP_MEQ_THRESHOLDS 0x8764 4681099013bSjsg #define STQ_SPLIT(x) ((x) << 0) 4691099013bSjsg #define CP_PERFMON_CNTL 0x87FC 4701099013bSjsg #define CP_PFP_UCODE_ADDR 0xC150 4711099013bSjsg #define CP_PFP_UCODE_DATA 0xC154 4721099013bSjsg #define CP_QUEUE_THRESHOLDS 0x8760 4731099013bSjsg #define ROQ_IB1_START(x) ((x) << 0) 4741099013bSjsg #define ROQ_IB2_START(x) ((x) << 8) 4751099013bSjsg #define CP_RB_BASE 0xC100 4761099013bSjsg #define CP_RB_CNTL 0xC104 4771099013bSjsg #define RB_BUFSZ(x) ((x) << 0) 4781099013bSjsg #define RB_BLKSZ(x) ((x) << 8) 4791099013bSjsg #define RB_NO_UPDATE (1 << 27) 4801099013bSjsg #define RB_RPTR_WR_ENA (1 << 31) 4811099013bSjsg #define BUF_SWAP_32BIT (2 << 16) 4821099013bSjsg #define CP_RB_RPTR 0x8700 4831099013bSjsg #define CP_RB_RPTR_ADDR 0xC10C 4841099013bSjsg #define RB_RPTR_SWAP(x) ((x) << 0) 4851099013bSjsg #define CP_RB_RPTR_ADDR_HI 0xC110 4861099013bSjsg #define CP_RB_RPTR_WR 0xC108 4871099013bSjsg #define CP_RB_WPTR 0xC114 4881099013bSjsg #define CP_RB_WPTR_ADDR 0xC118 4891099013bSjsg #define CP_RB_WPTR_ADDR_HI 0xC11C 4901099013bSjsg #define CP_RB_WPTR_DELAY 0x8704 4911099013bSjsg #define CP_SEM_WAIT_TIMER 0x85BC 4921099013bSjsg #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 4931099013bSjsg #define CP_DEBUG 0xC1FC 4941099013bSjsg 4951099013bSjsg /* Audio clocks */ 4961099013bSjsg #define DCCG_AUDIO_DTO_SOURCE 0x05ac 4971099013bSjsg # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 4981099013bSjsg # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 4991099013bSjsg 5001099013bSjsg #define DCCG_AUDIO_DTO0_PHASE 0x05b0 5011099013bSjsg #define DCCG_AUDIO_DTO0_MODULE 0x05b4 5021099013bSjsg #define DCCG_AUDIO_DTO0_LOAD 0x05b8 5031099013bSjsg #define DCCG_AUDIO_DTO0_CNTL 0x05bc 5047ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0) 5057ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7 5067ccd5a2cSjsg # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0 5071099013bSjsg 5081099013bSjsg #define DCCG_AUDIO_DTO1_PHASE 0x05c0 5091099013bSjsg #define DCCG_AUDIO_DTO1_MODULE 0x05c4 5101099013bSjsg #define DCCG_AUDIO_DTO1_LOAD 0x05c8 5111099013bSjsg #define DCCG_AUDIO_DTO1_CNTL 0x05cc 5127ccd5a2cSjsg # define DCCG_AUDIO_DTO1_USE_512FBR_DTO (1 << 3) 5137ccd5a2cSjsg 5147ccd5a2cSjsg #define DCE41_DENTIST_DISPCLK_CNTL 0x049c 5157ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24) 5167ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24) 5177ccd5a2cSjsg # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24 5181099013bSjsg 5191099013bSjsg /* DCE 4.0 AFMT */ 5201099013bSjsg #define HDMI_CONTROL 0x7030 5211099013bSjsg # define HDMI_KEEPOUT_MODE (1 << 0) 5221099013bSjsg # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */ 5231099013bSjsg # define HDMI_ERROR_ACK (1 << 8) 5241099013bSjsg # define HDMI_ERROR_MASK (1 << 9) 5251099013bSjsg # define HDMI_DEEP_COLOR_ENABLE (1 << 24) 5267ccd5a2cSjsg # define HDMI_DEEP_COLOR_DEPTH(x) (((x) & 3) << 28) 5271099013bSjsg # define HDMI_24BIT_DEEP_COLOR 0 5281099013bSjsg # define HDMI_30BIT_DEEP_COLOR 1 5291099013bSjsg # define HDMI_36BIT_DEEP_COLOR 2 5307ccd5a2cSjsg # define HDMI_DEEP_COLOR_DEPTH_MASK (3 << 28) 5311099013bSjsg #define HDMI_STATUS 0x7034 5321099013bSjsg # define HDMI_ACTIVE_AVMUTE (1 << 0) 5331099013bSjsg # define HDMI_AUDIO_PACKET_ERROR (1 << 16) 5341099013bSjsg # define HDMI_VBI_PACKET_ERROR (1 << 20) 5351099013bSjsg #define HDMI_AUDIO_PACKET_CONTROL 0x7038 5361099013bSjsg # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4) 5371099013bSjsg # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16) 5381099013bSjsg #define HDMI_ACR_PACKET_CONTROL 0x703c 5391099013bSjsg # define HDMI_ACR_SEND (1 << 0) 5401099013bSjsg # define HDMI_ACR_CONT (1 << 1) 5411099013bSjsg # define HDMI_ACR_SELECT(x) (((x) & 3) << 4) 5421099013bSjsg # define HDMI_ACR_HW 0 5431099013bSjsg # define HDMI_ACR_32 1 5441099013bSjsg # define HDMI_ACR_44 2 5451099013bSjsg # define HDMI_ACR_48 3 5461099013bSjsg # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */ 5471099013bSjsg # define HDMI_ACR_AUTO_SEND (1 << 12) 5481099013bSjsg # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16) 5491099013bSjsg # define HDMI_ACR_X1 1 5501099013bSjsg # define HDMI_ACR_X2 2 5511099013bSjsg # define HDMI_ACR_X4 4 5521099013bSjsg # define HDMI_ACR_AUDIO_PRIORITY (1 << 31) 5531099013bSjsg #define HDMI_VBI_PACKET_CONTROL 0x7040 5541099013bSjsg # define HDMI_NULL_SEND (1 << 0) 5551099013bSjsg # define HDMI_GC_SEND (1 << 4) 5561099013bSjsg # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */ 5571099013bSjsg #define HDMI_INFOFRAME_CONTROL0 0x7044 5581099013bSjsg # define HDMI_AVI_INFO_SEND (1 << 0) 5591099013bSjsg # define HDMI_AVI_INFO_CONT (1 << 1) 5601099013bSjsg # define HDMI_AUDIO_INFO_SEND (1 << 4) 5611099013bSjsg # define HDMI_AUDIO_INFO_CONT (1 << 5) 5621099013bSjsg # define HDMI_MPEG_INFO_SEND (1 << 8) 5631099013bSjsg # define HDMI_MPEG_INFO_CONT (1 << 9) 5641099013bSjsg #define HDMI_INFOFRAME_CONTROL1 0x7048 5651099013bSjsg # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0) 5667ccd5a2cSjsg # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0) 5671099013bSjsg # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8) 5681099013bSjsg # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16) 5691099013bSjsg #define HDMI_GENERIC_PACKET_CONTROL 0x704c 5701099013bSjsg # define HDMI_GENERIC0_SEND (1 << 0) 5711099013bSjsg # define HDMI_GENERIC0_CONT (1 << 1) 5721099013bSjsg # define HDMI_GENERIC1_SEND (1 << 4) 5731099013bSjsg # define HDMI_GENERIC1_CONT (1 << 5) 5741099013bSjsg # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16) 5751099013bSjsg # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24) 5761099013bSjsg #define HDMI_GC 0x7058 5771099013bSjsg # define HDMI_GC_AVMUTE (1 << 0) 5781099013bSjsg # define HDMI_GC_AVMUTE_CONT (1 << 2) 5791099013bSjsg #define AFMT_AUDIO_PACKET_CONTROL2 0x705c 5801099013bSjsg # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0) 5811099013bSjsg # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1) 5821099013bSjsg # define AFMT_60958_CS_SOURCE (1 << 4) 5831099013bSjsg # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8) 5841099013bSjsg # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16) 5851099013bSjsg #define AFMT_AVI_INFO0 0x7084 5861099013bSjsg # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 5871099013bSjsg # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8) 5881099013bSjsg # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10) 5891099013bSjsg # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12) 5901099013bSjsg # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13) 5911099013bSjsg # define AFMT_AVI_INFO_Y_RGB 0 5921099013bSjsg # define AFMT_AVI_INFO_Y_YCBCR422 1 5931099013bSjsg # define AFMT_AVI_INFO_Y_YCBCR444 2 5941099013bSjsg # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8) 5951099013bSjsg # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16) 5961099013bSjsg # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20) 5971099013bSjsg # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22) 5981099013bSjsg # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16) 5991099013bSjsg # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24) 6001099013bSjsg # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26) 6011099013bSjsg # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28) 6021099013bSjsg # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31) 6031099013bSjsg # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24) 6041099013bSjsg #define AFMT_AVI_INFO1 0x7088 6051099013bSjsg # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */ 6061099013bSjsg # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */ 6071099013bSjsg # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12) 6081099013bSjsg # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14) 6091099013bSjsg # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16) 6101099013bSjsg #define AFMT_AVI_INFO2 0x708c 6111099013bSjsg # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0) 6121099013bSjsg # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16) 6131099013bSjsg #define AFMT_AVI_INFO3 0x7090 6141099013bSjsg # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0) 6151099013bSjsg # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24) 6161099013bSjsg #define AFMT_MPEG_INFO0 0x7094 6171099013bSjsg # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 6181099013bSjsg # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8) 6191099013bSjsg # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16) 6201099013bSjsg # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24) 6211099013bSjsg #define AFMT_MPEG_INFO1 0x7098 6221099013bSjsg # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0) 6231099013bSjsg # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8) 6241099013bSjsg # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12) 6251099013bSjsg #define AFMT_GENERIC0_HDR 0x709c 6261099013bSjsg #define AFMT_GENERIC0_0 0x70a0 6271099013bSjsg #define AFMT_GENERIC0_1 0x70a4 6281099013bSjsg #define AFMT_GENERIC0_2 0x70a8 6291099013bSjsg #define AFMT_GENERIC0_3 0x70ac 6301099013bSjsg #define AFMT_GENERIC0_4 0x70b0 6311099013bSjsg #define AFMT_GENERIC0_5 0x70b4 6321099013bSjsg #define AFMT_GENERIC0_6 0x70b8 6331099013bSjsg #define AFMT_GENERIC1_HDR 0x70bc 6341099013bSjsg #define AFMT_GENERIC1_0 0x70c0 6351099013bSjsg #define AFMT_GENERIC1_1 0x70c4 6361099013bSjsg #define AFMT_GENERIC1_2 0x70c8 6371099013bSjsg #define AFMT_GENERIC1_3 0x70cc 6381099013bSjsg #define AFMT_GENERIC1_4 0x70d0 6391099013bSjsg #define AFMT_GENERIC1_5 0x70d4 6401099013bSjsg #define AFMT_GENERIC1_6 0x70d8 6411099013bSjsg #define HDMI_ACR_32_0 0x70dc 6421099013bSjsg # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12) 6431099013bSjsg #define HDMI_ACR_32_1 0x70e0 6441099013bSjsg # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0) 6451099013bSjsg #define HDMI_ACR_44_0 0x70e4 6461099013bSjsg # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12) 6471099013bSjsg #define HDMI_ACR_44_1 0x70e8 6481099013bSjsg # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0) 6491099013bSjsg #define HDMI_ACR_48_0 0x70ec 6501099013bSjsg # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12) 6511099013bSjsg #define HDMI_ACR_48_1 0x70f0 6521099013bSjsg # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0) 6531099013bSjsg #define HDMI_ACR_STATUS_0 0x70f4 6541099013bSjsg #define HDMI_ACR_STATUS_1 0x70f8 6551099013bSjsg #define AFMT_AUDIO_INFO0 0x70fc 6561099013bSjsg # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 6571099013bSjsg # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8) 6581099013bSjsg # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11) 6591099013bSjsg # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16) 6601099013bSjsg # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24) 6611099013bSjsg #define AFMT_AUDIO_INFO1 0x7100 6621099013bSjsg # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0) 6631099013bSjsg # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11) 6641099013bSjsg # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15) 6651099013bSjsg # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8) 6661099013bSjsg # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16) 6671099013bSjsg #define AFMT_60958_0 0x7104 6681099013bSjsg # define AFMT_60958_CS_A(x) (((x) & 1) << 0) 6691099013bSjsg # define AFMT_60958_CS_B(x) (((x) & 1) << 1) 6701099013bSjsg # define AFMT_60958_CS_C(x) (((x) & 1) << 2) 6711099013bSjsg # define AFMT_60958_CS_D(x) (((x) & 3) << 3) 6721099013bSjsg # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6) 6731099013bSjsg # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8) 6741099013bSjsg # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16) 6751099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20) 6761099013bSjsg # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24) 6771099013bSjsg # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28) 6781099013bSjsg #define AFMT_60958_1 0x7108 6791099013bSjsg # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0) 6801099013bSjsg # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4) 6811099013bSjsg # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16) 6821099013bSjsg # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18) 6831099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20) 6841099013bSjsg #define AFMT_AUDIO_CRC_CONTROL 0x710c 6851099013bSjsg # define AFMT_AUDIO_CRC_EN (1 << 0) 6861099013bSjsg #define AFMT_RAMP_CONTROL0 0x7110 6871099013bSjsg # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0) 6881099013bSjsg # define AFMT_RAMP_DATA_SIGN (1 << 31) 6891099013bSjsg #define AFMT_RAMP_CONTROL1 0x7114 6901099013bSjsg # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0) 6911099013bSjsg # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24) 6921099013bSjsg #define AFMT_RAMP_CONTROL2 0x7118 6931099013bSjsg # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0) 6941099013bSjsg #define AFMT_RAMP_CONTROL3 0x711c 6951099013bSjsg # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0) 6961099013bSjsg #define AFMT_60958_2 0x7120 6971099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0) 6981099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4) 6991099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8) 7001099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12) 7011099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16) 7021099013bSjsg # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20) 7031099013bSjsg #define AFMT_STATUS 0x7128 7041099013bSjsg # define AFMT_AUDIO_ENABLE (1 << 4) 7051099013bSjsg # define AFMT_AUDIO_HBR_ENABLE (1 << 8) 7061099013bSjsg # define AFMT_AZ_FORMAT_WTRIG (1 << 28) 7071099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29) 7081099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30) 7091099013bSjsg #define AFMT_AUDIO_PACKET_CONTROL 0x712c 7101099013bSjsg # define AFMT_AUDIO_SAMPLE_SEND (1 << 0) 7111099013bSjsg # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */ 7121099013bSjsg # define AFMT_AUDIO_TEST_EN (1 << 12) 7131099013bSjsg # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24) 7141099013bSjsg # define AFMT_60958_CS_UPDATE (1 << 26) 7151099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27) 7161099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28) 7171099013bSjsg # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29) 7181099013bSjsg # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30) 7191099013bSjsg #define AFMT_VBI_PACKET_CONTROL 0x7130 7201099013bSjsg # define AFMT_GENERIC0_UPDATE (1 << 2) 7211099013bSjsg #define AFMT_INFOFRAME_CONTROL0 0x7134 7221099013bSjsg # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */ 7231099013bSjsg # define AFMT_AUDIO_INFO_UPDATE (1 << 7) 7241099013bSjsg # define AFMT_MPEG_INFO_UPDATE (1 << 10) 7251099013bSjsg #define AFMT_GENERIC0_7 0x7138 7261099013bSjsg 7271099013bSjsg /* DCE4/5 ELD audio interface */ 7287ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x5f78 7297ccd5a2cSjsg #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 7307ccd5a2cSjsg #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 7317ccd5a2cSjsg #define SPEAKER_ALLOCATION_SHIFT 0 7327ccd5a2cSjsg #define HDMI_CONNECTION (1 << 16) 7337ccd5a2cSjsg #define DP_CONNECTION (1 << 17) 7347ccd5a2cSjsg 7351099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */ 7361099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */ 7371099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */ 7381099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */ 7391099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */ 7401099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */ 7411099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */ 7421099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */ 7431099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */ 7441099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */ 7451099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */ 7461099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */ 7471099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */ 7481099013bSjsg #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */ 7491099013bSjsg # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 7501099013bSjsg /* max channels minus one. 7 = 8 channels */ 7511099013bSjsg # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 7521099013bSjsg # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 7531099013bSjsg # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 7541099013bSjsg /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 7551099013bSjsg * bit0 = 32 kHz 7561099013bSjsg * bit1 = 44.1 kHz 7571099013bSjsg * bit2 = 48 kHz 7581099013bSjsg * bit3 = 88.2 kHz 7591099013bSjsg * bit4 = 96 kHz 7601099013bSjsg * bit5 = 176.4 kHz 7611099013bSjsg * bit6 = 192 kHz 7621099013bSjsg */ 7631099013bSjsg 7647ccd5a2cSjsg #define AZ_CHANNEL_COUNT_CONTROL 0x5fe4 7657ccd5a2cSjsg # define HBR_CHANNEL_COUNT(x) (((x) & 0x7) << 0) 7667ccd5a2cSjsg # define COMPRESSED_CHANNEL_COUNT(x) (((x) & 0x7) << 4) 7677ccd5a2cSjsg /* HBR_CHANNEL_COUNT, COMPRESSED_CHANNEL_COUNT 7687ccd5a2cSjsg * 0 = use stream header 7697ccd5a2cSjsg * 1-7 = channel count - 1 7707ccd5a2cSjsg */ 7717ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC 0x5fe8 7727ccd5a2cSjsg # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 7737ccd5a2cSjsg # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 7747ccd5a2cSjsg /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 7757ccd5a2cSjsg * 0 = invalid 7767ccd5a2cSjsg * x = legal delay value 7777ccd5a2cSjsg * 255 = sync not supported 7787ccd5a2cSjsg */ 7797ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_HBR 0x5fec 7807ccd5a2cSjsg # define HBR_CAPABLE (1 << 0) /* enabled by default */ 7817ccd5a2cSjsg 7827ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION0 0x5ff4 7837ccd5a2cSjsg # define DISPLAY0_TYPE(x) (((x) & 0x3) << 0) 7847ccd5a2cSjsg # define DISPLAY_TYPE_NONE 0 7857ccd5a2cSjsg # define DISPLAY_TYPE_HDMI 1 7867ccd5a2cSjsg # define DISPLAY_TYPE_DP 2 7877ccd5a2cSjsg # define DISPLAY0_ID(x) (((x) & 0x3f) << 2) 7887ccd5a2cSjsg # define DISPLAY1_TYPE(x) (((x) & 0x3) << 8) 7897ccd5a2cSjsg # define DISPLAY1_ID(x) (((x) & 0x3f) << 10) 7907ccd5a2cSjsg # define DISPLAY2_TYPE(x) (((x) & 0x3) << 16) 7917ccd5a2cSjsg # define DISPLAY2_ID(x) (((x) & 0x3f) << 18) 7927ccd5a2cSjsg # define DISPLAY3_TYPE(x) (((x) & 0x3) << 24) 7937ccd5a2cSjsg # define DISPLAY3_ID(x) (((x) & 0x3f) << 26) 7947ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION1 0x5ff8 7957ccd5a2cSjsg # define DISPLAY4_TYPE(x) (((x) & 0x3) << 0) 7967ccd5a2cSjsg # define DISPLAY4_ID(x) (((x) & 0x3f) << 2) 7977ccd5a2cSjsg # define DISPLAY5_TYPE(x) (((x) & 0x3) << 8) 7987ccd5a2cSjsg # define DISPLAY5_ID(x) (((x) & 0x3f) << 10) 7997ccd5a2cSjsg #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_NUMBER 0x5ffc 8007ccd5a2cSjsg # define NUMBER_OF_DISPLAY_ID(x) (((x) & 0x7) << 0) 8017ccd5a2cSjsg 8021099013bSjsg #define AZ_HOT_PLUG_CONTROL 0x5e78 8031099013bSjsg # define AZ_FORCE_CODEC_WAKE (1 << 0) 8041099013bSjsg # define PIN0_JACK_DETECTION_ENABLE (1 << 4) 8051099013bSjsg # define PIN1_JACK_DETECTION_ENABLE (1 << 5) 8061099013bSjsg # define PIN2_JACK_DETECTION_ENABLE (1 << 6) 8071099013bSjsg # define PIN3_JACK_DETECTION_ENABLE (1 << 7) 8081099013bSjsg # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8) 8091099013bSjsg # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9) 8101099013bSjsg # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10) 8111099013bSjsg # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11) 8121099013bSjsg # define CODEC_HOT_PLUG_ENABLE (1 << 12) 8131099013bSjsg # define PIN0_AUDIO_ENABLED (1 << 24) 8141099013bSjsg # define PIN1_AUDIO_ENABLED (1 << 25) 8151099013bSjsg # define PIN2_AUDIO_ENABLED (1 << 26) 8161099013bSjsg # define PIN3_AUDIO_ENABLED (1 << 27) 8171099013bSjsg # define AUDIO_ENABLED (1 << 31) 8181099013bSjsg 8191099013bSjsg 8201099013bSjsg #define GC_USER_SHADER_PIPE_CONFIG 0x8954 8211099013bSjsg #define INACTIVE_QD_PIPES(x) ((x) << 8) 8221099013bSjsg #define INACTIVE_QD_PIPES_MASK 0x0000FF00 8231099013bSjsg #define INACTIVE_SIMDS(x) ((x) << 16) 8241099013bSjsg #define INACTIVE_SIMDS_MASK 0x00FF0000 8251099013bSjsg 8261099013bSjsg #define GRBM_CNTL 0x8000 8271099013bSjsg #define GRBM_READ_TIMEOUT(x) ((x) << 0) 8281099013bSjsg #define GRBM_SOFT_RESET 0x8020 8291099013bSjsg #define SOFT_RESET_CP (1 << 0) 8301099013bSjsg #define SOFT_RESET_CB (1 << 1) 8311099013bSjsg #define SOFT_RESET_DB (1 << 3) 8321099013bSjsg #define SOFT_RESET_PA (1 << 5) 8331099013bSjsg #define SOFT_RESET_SC (1 << 6) 8341099013bSjsg #define SOFT_RESET_SPI (1 << 8) 8351099013bSjsg #define SOFT_RESET_SH (1 << 9) 8361099013bSjsg #define SOFT_RESET_SX (1 << 10) 8371099013bSjsg #define SOFT_RESET_TC (1 << 11) 8381099013bSjsg #define SOFT_RESET_TA (1 << 12) 8391099013bSjsg #define SOFT_RESET_VC (1 << 13) 8401099013bSjsg #define SOFT_RESET_VGT (1 << 14) 8411099013bSjsg 8421099013bSjsg #define GRBM_STATUS 0x8010 8431099013bSjsg #define CMDFIFO_AVAIL_MASK 0x0000000F 8441099013bSjsg #define SRBM_RQ_PENDING (1 << 5) 8451099013bSjsg #define CF_RQ_PENDING (1 << 7) 8461099013bSjsg #define PF_RQ_PENDING (1 << 8) 8471099013bSjsg #define GRBM_EE_BUSY (1 << 10) 8481099013bSjsg #define SX_CLEAN (1 << 11) 8491099013bSjsg #define DB_CLEAN (1 << 12) 8501099013bSjsg #define CB_CLEAN (1 << 13) 8511099013bSjsg #define TA_BUSY (1 << 14) 8521099013bSjsg #define VGT_BUSY_NO_DMA (1 << 16) 8531099013bSjsg #define VGT_BUSY (1 << 17) 8541099013bSjsg #define SX_BUSY (1 << 20) 8551099013bSjsg #define SH_BUSY (1 << 21) 8561099013bSjsg #define SPI_BUSY (1 << 22) 8571099013bSjsg #define SC_BUSY (1 << 24) 8581099013bSjsg #define PA_BUSY (1 << 25) 8591099013bSjsg #define DB_BUSY (1 << 26) 8601099013bSjsg #define CP_COHERENCY_BUSY (1 << 28) 8611099013bSjsg #define CP_BUSY (1 << 29) 8621099013bSjsg #define CB_BUSY (1 << 30) 8631099013bSjsg #define GUI_ACTIVE (1 << 31) 8641099013bSjsg #define GRBM_STATUS_SE0 0x8014 8651099013bSjsg #define GRBM_STATUS_SE1 0x8018 8661099013bSjsg #define SE_SX_CLEAN (1 << 0) 8671099013bSjsg #define SE_DB_CLEAN (1 << 1) 8681099013bSjsg #define SE_CB_CLEAN (1 << 2) 8691099013bSjsg #define SE_TA_BUSY (1 << 25) 8701099013bSjsg #define SE_SX_BUSY (1 << 26) 8711099013bSjsg #define SE_SPI_BUSY (1 << 27) 8721099013bSjsg #define SE_SH_BUSY (1 << 28) 8731099013bSjsg #define SE_SC_BUSY (1 << 29) 8741099013bSjsg #define SE_DB_BUSY (1 << 30) 8751099013bSjsg #define SE_CB_BUSY (1 << 31) 8761099013bSjsg /* evergreen */ 8771099013bSjsg #define CG_THERMAL_CTRL 0x72c 8781099013bSjsg #define TOFFSET_MASK 0x00003FE0 8791099013bSjsg #define TOFFSET_SHIFT 5 8807ccd5a2cSjsg #define DIG_THERM_DPM(x) ((x) << 14) 8817ccd5a2cSjsg #define DIG_THERM_DPM_MASK 0x003FC000 8827ccd5a2cSjsg #define DIG_THERM_DPM_SHIFT 14 8837ccd5a2cSjsg 8847ccd5a2cSjsg #define CG_THERMAL_INT 0x734 8857ccd5a2cSjsg #define DIG_THERM_INTH(x) ((x) << 8) 8867ccd5a2cSjsg #define DIG_THERM_INTH_MASK 0x0000FF00 8877ccd5a2cSjsg #define DIG_THERM_INTH_SHIFT 8 8887ccd5a2cSjsg #define DIG_THERM_INTL(x) ((x) << 16) 8897ccd5a2cSjsg #define DIG_THERM_INTL_MASK 0x00FF0000 8907ccd5a2cSjsg #define DIG_THERM_INTL_SHIFT 16 8917ccd5a2cSjsg #define THERM_INT_MASK_HIGH (1 << 24) 8927ccd5a2cSjsg #define THERM_INT_MASK_LOW (1 << 25) 8937ccd5a2cSjsg 8947ccd5a2cSjsg #define TN_CG_THERMAL_INT_CTRL 0x738 8957ccd5a2cSjsg #define TN_DIG_THERM_INTH(x) ((x) << 0) 8967ccd5a2cSjsg #define TN_DIG_THERM_INTH_MASK 0x000000FF 8977ccd5a2cSjsg #define TN_DIG_THERM_INTH_SHIFT 0 8987ccd5a2cSjsg #define TN_DIG_THERM_INTL(x) ((x) << 8) 8997ccd5a2cSjsg #define TN_DIG_THERM_INTL_MASK 0x0000FF00 9007ccd5a2cSjsg #define TN_DIG_THERM_INTL_SHIFT 8 9017ccd5a2cSjsg #define TN_THERM_INT_MASK_HIGH (1 << 24) 9027ccd5a2cSjsg #define TN_THERM_INT_MASK_LOW (1 << 25) 9037ccd5a2cSjsg 9041099013bSjsg #define CG_MULT_THERMAL_STATUS 0x740 9051099013bSjsg #define ASIC_T(x) ((x) << 16) 9061099013bSjsg #define ASIC_T_MASK 0x07FF0000 9071099013bSjsg #define ASIC_T_SHIFT 16 9081099013bSjsg #define CG_TS0_STATUS 0x760 9091099013bSjsg #define TS0_ADC_DOUT_MASK 0x000003FF 9101099013bSjsg #define TS0_ADC_DOUT_SHIFT 0 9117ccd5a2cSjsg 9121099013bSjsg /* APU */ 9131099013bSjsg #define CG_THERMAL_STATUS 0x678 9141099013bSjsg 9151099013bSjsg #define HDP_HOST_PATH_CNTL 0x2C00 9161099013bSjsg #define HDP_NONSURFACE_BASE 0x2C04 9171099013bSjsg #define HDP_NONSURFACE_INFO 0x2C08 9181099013bSjsg #define HDP_NONSURFACE_SIZE 0x2C0C 9191099013bSjsg #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 9201099013bSjsg #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 9211099013bSjsg #define HDP_TILING_CONFIG 0x2F3C 9221099013bSjsg 9231099013bSjsg #define MC_SHARED_CHMAP 0x2004 9241099013bSjsg #define NOOFCHAN_SHIFT 12 9251099013bSjsg #define NOOFCHAN_MASK 0x00003000 9261099013bSjsg #define MC_SHARED_CHREMAP 0x2008 9271099013bSjsg 9281099013bSjsg #define MC_SHARED_BLACKOUT_CNTL 0x20ac 9291099013bSjsg #define BLACKOUT_MODE_MASK 0x00000007 9301099013bSjsg 9311099013bSjsg #define MC_ARB_RAMCFG 0x2760 9321099013bSjsg #define NOOFBANK_SHIFT 0 9331099013bSjsg #define NOOFBANK_MASK 0x00000003 9341099013bSjsg #define NOOFRANK_SHIFT 2 9351099013bSjsg #define NOOFRANK_MASK 0x00000004 9361099013bSjsg #define NOOFROWS_SHIFT 3 9371099013bSjsg #define NOOFROWS_MASK 0x00000038 9381099013bSjsg #define NOOFCOLS_SHIFT 6 9391099013bSjsg #define NOOFCOLS_MASK 0x000000C0 9401099013bSjsg #define CHANSIZE_SHIFT 8 9411099013bSjsg #define CHANSIZE_MASK 0x00000100 9421099013bSjsg #define BURSTLENGTH_SHIFT 9 9431099013bSjsg #define BURSTLENGTH_MASK 0x00000200 9441099013bSjsg #define CHANSIZE_OVERRIDE (1 << 11) 9451099013bSjsg #define FUS_MC_ARB_RAMCFG 0x2768 9461099013bSjsg #define MC_VM_AGP_TOP 0x2028 9471099013bSjsg #define MC_VM_AGP_BOT 0x202C 9481099013bSjsg #define MC_VM_AGP_BASE 0x2030 9491099013bSjsg #define MC_VM_FB_LOCATION 0x2024 9501099013bSjsg #define MC_FUS_VM_FB_OFFSET 0x2898 9511099013bSjsg #define MC_VM_MB_L1_TLB0_CNTL 0x2234 9521099013bSjsg #define MC_VM_MB_L1_TLB1_CNTL 0x2238 9531099013bSjsg #define MC_VM_MB_L1_TLB2_CNTL 0x223C 9541099013bSjsg #define MC_VM_MB_L1_TLB3_CNTL 0x2240 9551099013bSjsg #define ENABLE_L1_TLB (1 << 0) 9561099013bSjsg #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 9571099013bSjsg #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 9581099013bSjsg #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 9591099013bSjsg #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 9601099013bSjsg #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 9611099013bSjsg #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 9621099013bSjsg #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15) 9631099013bSjsg #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18) 9641099013bSjsg #define MC_VM_MD_L1_TLB0_CNTL 0x2654 9651099013bSjsg #define MC_VM_MD_L1_TLB1_CNTL 0x2658 9661099013bSjsg #define MC_VM_MD_L1_TLB2_CNTL 0x265C 9671099013bSjsg #define MC_VM_MD_L1_TLB3_CNTL 0x2698 9681099013bSjsg 9691099013bSjsg #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C 9701099013bSjsg #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660 9711099013bSjsg #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664 9721099013bSjsg 9731099013bSjsg #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 9741099013bSjsg #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 9751099013bSjsg #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 9761099013bSjsg 9771099013bSjsg #define PA_CL_ENHANCE 0x8A14 9781099013bSjsg #define CLIP_VTX_REORDER_ENA (1 << 0) 9791099013bSjsg #define NUM_CLIP_SEQ(x) ((x) << 1) 9801099013bSjsg #define PA_SC_ENHANCE 0x8BF0 9811099013bSjsg #define PA_SC_AA_CONFIG 0x28C04 9821099013bSjsg #define MSAA_NUM_SAMPLES_SHIFT 0 9831099013bSjsg #define MSAA_NUM_SAMPLES_MASK 0x3 9841099013bSjsg #define PA_SC_CLIPRECT_RULE 0x2820C 9851099013bSjsg #define PA_SC_EDGERULE 0x28230 9861099013bSjsg #define PA_SC_FIFO_SIZE 0x8BCC 9871099013bSjsg #define SC_PRIM_FIFO_SIZE(x) ((x) << 0) 9881099013bSjsg #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 9891099013bSjsg #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 9901099013bSjsg #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 9911099013bSjsg #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 9921099013bSjsg #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 9931099013bSjsg #define PA_SC_LINE_STIPPLE 0x28A0C 9941099013bSjsg #define PA_SU_LINE_STIPPLE_VALUE 0x8A60 9951099013bSjsg #define PA_SC_LINE_STIPPLE_STATE 0x8B10 9961099013bSjsg 9971099013bSjsg #define SCRATCH_REG0 0x8500 9981099013bSjsg #define SCRATCH_REG1 0x8504 9991099013bSjsg #define SCRATCH_REG2 0x8508 10001099013bSjsg #define SCRATCH_REG3 0x850C 10011099013bSjsg #define SCRATCH_REG4 0x8510 10021099013bSjsg #define SCRATCH_REG5 0x8514 10031099013bSjsg #define SCRATCH_REG6 0x8518 10041099013bSjsg #define SCRATCH_REG7 0x851C 10051099013bSjsg #define SCRATCH_UMSK 0x8540 10061099013bSjsg #define SCRATCH_ADDR 0x8544 10071099013bSjsg 10081099013bSjsg #define SMX_SAR_CTL0 0xA008 10091099013bSjsg #define SMX_DC_CTL0 0xA020 10101099013bSjsg #define USE_HASH_FUNCTION (1 << 0) 10111099013bSjsg #define NUMBER_OF_SETS(x) ((x) << 1) 10121099013bSjsg #define FLUSH_ALL_ON_EVENT (1 << 10) 10131099013bSjsg #define STALL_ON_EVENT (1 << 11) 10141099013bSjsg #define SMX_EVENT_CTL 0xA02C 10151099013bSjsg #define ES_FLUSH_CTL(x) ((x) << 0) 10161099013bSjsg #define GS_FLUSH_CTL(x) ((x) << 3) 10171099013bSjsg #define ACK_FLUSH_CTL(x) ((x) << 6) 10181099013bSjsg #define SYNC_FLUSH_CTL (1 << 8) 10191099013bSjsg 10201099013bSjsg #define SPI_CONFIG_CNTL 0x9100 10211099013bSjsg #define GPR_WRITE_PRIORITY(x) ((x) << 0) 10221099013bSjsg #define SPI_CONFIG_CNTL_1 0x913C 10231099013bSjsg #define VTX_DONE_DELAY(x) ((x) << 0) 10241099013bSjsg #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 10251099013bSjsg #define SPI_INPUT_Z 0x286D8 10261099013bSjsg #define SPI_PS_IN_CONTROL_0 0x286CC 10271099013bSjsg #define NUM_INTERP(x) ((x)<<0) 10281099013bSjsg #define POSITION_ENA (1<<8) 10291099013bSjsg #define POSITION_CENTROID (1<<9) 10301099013bSjsg #define POSITION_ADDR(x) ((x)<<10) 10311099013bSjsg #define PARAM_GEN(x) ((x)<<15) 10321099013bSjsg #define PARAM_GEN_ADDR(x) ((x)<<19) 10331099013bSjsg #define BARYC_SAMPLE_CNTL(x) ((x)<<26) 10341099013bSjsg #define PERSP_GRADIENT_ENA (1<<28) 10351099013bSjsg #define LINEAR_GRADIENT_ENA (1<<29) 10361099013bSjsg #define POSITION_SAMPLE (1<<30) 10371099013bSjsg #define BARYC_AT_SAMPLE_ENA (1<<31) 10381099013bSjsg 10391099013bSjsg #define SQ_CONFIG 0x8C00 10401099013bSjsg #define VC_ENABLE (1 << 0) 10411099013bSjsg #define EXPORT_SRC_C (1 << 1) 10421099013bSjsg #define CS_PRIO(x) ((x) << 18) 10431099013bSjsg #define LS_PRIO(x) ((x) << 20) 10441099013bSjsg #define HS_PRIO(x) ((x) << 22) 10451099013bSjsg #define PS_PRIO(x) ((x) << 24) 10461099013bSjsg #define VS_PRIO(x) ((x) << 26) 10471099013bSjsg #define GS_PRIO(x) ((x) << 28) 10481099013bSjsg #define ES_PRIO(x) ((x) << 30) 10491099013bSjsg #define SQ_GPR_RESOURCE_MGMT_1 0x8C04 10501099013bSjsg #define NUM_PS_GPRS(x) ((x) << 0) 10511099013bSjsg #define NUM_VS_GPRS(x) ((x) << 16) 10521099013bSjsg #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 10531099013bSjsg #define SQ_GPR_RESOURCE_MGMT_2 0x8C08 10541099013bSjsg #define NUM_GS_GPRS(x) ((x) << 0) 10551099013bSjsg #define NUM_ES_GPRS(x) ((x) << 16) 10561099013bSjsg #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C 10571099013bSjsg #define NUM_HS_GPRS(x) ((x) << 0) 10581099013bSjsg #define NUM_LS_GPRS(x) ((x) << 16) 10591099013bSjsg #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10 10601099013bSjsg #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14 10611099013bSjsg #define SQ_THREAD_RESOURCE_MGMT 0x8C18 10621099013bSjsg #define NUM_PS_THREADS(x) ((x) << 0) 10631099013bSjsg #define NUM_VS_THREADS(x) ((x) << 8) 10641099013bSjsg #define NUM_GS_THREADS(x) ((x) << 16) 10651099013bSjsg #define NUM_ES_THREADS(x) ((x) << 24) 10661099013bSjsg #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C 10671099013bSjsg #define NUM_HS_THREADS(x) ((x) << 0) 10681099013bSjsg #define NUM_LS_THREADS(x) ((x) << 8) 10691099013bSjsg #define SQ_STACK_RESOURCE_MGMT_1 0x8C20 10701099013bSjsg #define NUM_PS_STACK_ENTRIES(x) ((x) << 0) 10711099013bSjsg #define NUM_VS_STACK_ENTRIES(x) ((x) << 16) 10721099013bSjsg #define SQ_STACK_RESOURCE_MGMT_2 0x8C24 10731099013bSjsg #define NUM_GS_STACK_ENTRIES(x) ((x) << 0) 10741099013bSjsg #define NUM_ES_STACK_ENTRIES(x) ((x) << 16) 10751099013bSjsg #define SQ_STACK_RESOURCE_MGMT_3 0x8C28 10761099013bSjsg #define NUM_HS_STACK_ENTRIES(x) ((x) << 0) 10771099013bSjsg #define NUM_LS_STACK_ENTRIES(x) ((x) << 16) 10781099013bSjsg #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C 10791099013bSjsg #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94 10801099013bSjsg #define SQ_STATIC_THREAD_MGMT_1 0x8E20 10811099013bSjsg #define SQ_STATIC_THREAD_MGMT_2 0x8E24 10821099013bSjsg #define SQ_STATIC_THREAD_MGMT_3 0x8E28 10831099013bSjsg #define SQ_LDS_RESOURCE_MGMT 0x8E2C 10841099013bSjsg 10851099013bSjsg #define SQ_MS_FIFO_SIZES 0x8CF0 10861099013bSjsg #define CACHE_FIFO_SIZE(x) ((x) << 0) 10871099013bSjsg #define FETCH_FIFO_HIWATER(x) ((x) << 8) 10881099013bSjsg #define DONE_FIFO_HIWATER(x) ((x) << 16) 10891099013bSjsg #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 10901099013bSjsg 10911099013bSjsg #define SX_DEBUG_1 0x9058 10921099013bSjsg #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 10931099013bSjsg #define SX_EXPORT_BUFFER_SIZES 0x900C 10941099013bSjsg #define COLOR_BUFFER_SIZE(x) ((x) << 0) 10951099013bSjsg #define POSITION_BUFFER_SIZE(x) ((x) << 8) 10961099013bSjsg #define SMX_BUFFER_SIZE(x) ((x) << 16) 10971099013bSjsg #define SX_MEMORY_EXPORT_BASE 0x9010 10981099013bSjsg #define SX_MISC 0x28350 10991099013bSjsg 11001099013bSjsg #define CB_PERF_CTR0_SEL_0 0x9A20 11011099013bSjsg #define CB_PERF_CTR0_SEL_1 0x9A24 11021099013bSjsg #define CB_PERF_CTR1_SEL_0 0x9A28 11031099013bSjsg #define CB_PERF_CTR1_SEL_1 0x9A2C 11041099013bSjsg #define CB_PERF_CTR2_SEL_0 0x9A30 11051099013bSjsg #define CB_PERF_CTR2_SEL_1 0x9A34 11061099013bSjsg #define CB_PERF_CTR3_SEL_0 0x9A38 11071099013bSjsg #define CB_PERF_CTR3_SEL_1 0x9A3C 11081099013bSjsg 11091099013bSjsg #define TA_CNTL_AUX 0x9508 11101099013bSjsg #define DISABLE_CUBE_WRAP (1 << 0) 11111099013bSjsg #define DISABLE_CUBE_ANISO (1 << 1) 11121099013bSjsg #define SYNC_GRADIENT (1 << 24) 11131099013bSjsg #define SYNC_WALKER (1 << 25) 11141099013bSjsg #define SYNC_ALIGNER (1 << 26) 11151099013bSjsg 11161099013bSjsg #define TCP_CHAN_STEER_LO 0x960c 11171099013bSjsg #define TCP_CHAN_STEER_HI 0x9610 11181099013bSjsg 11191099013bSjsg #define VGT_CACHE_INVALIDATION 0x88C4 11201099013bSjsg #define CACHE_INVALIDATION(x) ((x) << 0) 11211099013bSjsg #define VC_ONLY 0 11221099013bSjsg #define TC_ONLY 1 11231099013bSjsg #define VC_AND_TC 2 11241099013bSjsg #define AUTO_INVLD_EN(x) ((x) << 6) 11251099013bSjsg #define NO_AUTO 0 11261099013bSjsg #define ES_AUTO 1 11271099013bSjsg #define GS_AUTO 2 11281099013bSjsg #define ES_AND_GS_AUTO 3 11291099013bSjsg #define VGT_GS_VERTEX_REUSE 0x88D4 11301099013bSjsg #define VGT_NUM_INSTANCES 0x8974 11311099013bSjsg #define VGT_OUT_DEALLOC_CNTL 0x28C5C 11321099013bSjsg #define DEALLOC_DIST_MASK 0x0000007F 11331099013bSjsg #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 11341099013bSjsg #define VTX_REUSE_DEPTH_MASK 0x000000FF 11351099013bSjsg 11361099013bSjsg #define VM_CONTEXT0_CNTL 0x1410 11371099013bSjsg #define ENABLE_CONTEXT (1 << 0) 11381099013bSjsg #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 11391099013bSjsg #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 11401099013bSjsg #define VM_CONTEXT1_CNTL 0x1414 11411099013bSjsg #define VM_CONTEXT1_CNTL2 0x1434 11421099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C 11431099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 11441099013bSjsg #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C 11451099013bSjsg #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 11461099013bSjsg #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 11471099013bSjsg #define REQUEST_TYPE(x) (((x) & 0xf) << 0) 11481099013bSjsg #define RESPONSE_TYPE_MASK 0x000000F0 11491099013bSjsg #define RESPONSE_TYPE_SHIFT 4 11501099013bSjsg #define VM_L2_CNTL 0x1400 11511099013bSjsg #define ENABLE_L2_CACHE (1 << 0) 11521099013bSjsg #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 11531099013bSjsg #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 11541099013bSjsg #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) 11551099013bSjsg #define VM_L2_CNTL2 0x1404 11561099013bSjsg #define INVALIDATE_ALL_L1_TLBS (1 << 0) 11571099013bSjsg #define INVALIDATE_L2_CACHE (1 << 1) 11581099013bSjsg #define VM_L2_CNTL3 0x1408 11591099013bSjsg #define BANK_SELECT(x) ((x) << 0) 11601099013bSjsg #define CACHE_UPDATE_MODE(x) ((x) << 6) 11611099013bSjsg #define VM_L2_STATUS 0x140C 11621099013bSjsg #define L2_BUSY (1 << 0) 11631099013bSjsg #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 11641099013bSjsg #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 11651099013bSjsg 11661099013bSjsg #define WAIT_UNTIL 0x8040 11671099013bSjsg 11681099013bSjsg #define SRBM_STATUS 0x0E50 11697ccd5a2cSjsg #define RLC_RQ_PENDING (1 << 3) 11707ccd5a2cSjsg #define GRBM_RQ_PENDING (1 << 5) 11717ccd5a2cSjsg #define VMC_BUSY (1 << 8) 11727ccd5a2cSjsg #define MCB_BUSY (1 << 9) 11737ccd5a2cSjsg #define MCB_NON_DISPLAY_BUSY (1 << 10) 11747ccd5a2cSjsg #define MCC_BUSY (1 << 11) 11757ccd5a2cSjsg #define MCD_BUSY (1 << 12) 11767ccd5a2cSjsg #define SEM_BUSY (1 << 14) 11777ccd5a2cSjsg #define RLC_BUSY (1 << 15) 11787ccd5a2cSjsg #define IH_BUSY (1 << 17) 11797ccd5a2cSjsg #define SRBM_STATUS2 0x0EC4 11807ccd5a2cSjsg #define DMA_BUSY (1 << 5) 11811099013bSjsg #define SRBM_SOFT_RESET 0x0E60 11821099013bSjsg #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6 11831099013bSjsg #define SOFT_RESET_BIF (1 << 1) 11841099013bSjsg #define SOFT_RESET_CG (1 << 2) 11851099013bSjsg #define SOFT_RESET_DC (1 << 5) 11861099013bSjsg #define SOFT_RESET_GRBM (1 << 8) 11871099013bSjsg #define SOFT_RESET_HDP (1 << 9) 11881099013bSjsg #define SOFT_RESET_IH (1 << 10) 11891099013bSjsg #define SOFT_RESET_MC (1 << 11) 11901099013bSjsg #define SOFT_RESET_RLC (1 << 13) 11911099013bSjsg #define SOFT_RESET_ROM (1 << 14) 11921099013bSjsg #define SOFT_RESET_SEM (1 << 15) 11931099013bSjsg #define SOFT_RESET_VMC (1 << 17) 11941099013bSjsg #define SOFT_RESET_DMA (1 << 20) 11951099013bSjsg #define SOFT_RESET_TST (1 << 21) 11961099013bSjsg #define SOFT_RESET_REGBB (1 << 22) 11971099013bSjsg #define SOFT_RESET_ORB (1 << 23) 11981099013bSjsg 11997ccd5a2cSjsg #define SRBM_READ_ERROR 0xE98 12007ccd5a2cSjsg #define SRBM_INT_CNTL 0xEA0 12017ccd5a2cSjsg #define SRBM_INT_ACK 0xEA8 12027ccd5a2cSjsg 12031099013bSjsg /* display watermarks */ 12041099013bSjsg #define DC_LB_MEMORY_SPLIT 0x6b0c 12051099013bSjsg #define PRIORITY_A_CNT 0x6b18 12061099013bSjsg #define PRIORITY_MARK_MASK 0x7fff 12071099013bSjsg #define PRIORITY_OFF (1 << 16) 12081099013bSjsg #define PRIORITY_ALWAYS_ON (1 << 20) 12091099013bSjsg #define PRIORITY_B_CNT 0x6b1c 12101099013bSjsg #define PIPE0_ARBITRATION_CONTROL3 0x0bf0 12111099013bSjsg # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 12121099013bSjsg #define PIPE0_LATENCY_CONTROL 0x0bf4 12131099013bSjsg # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 12141099013bSjsg # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 12151099013bSjsg 121642a4a885Sjsg #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 121742a4a885Sjsg # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 121842a4a885Sjsg # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 121942a4a885Sjsg 12201099013bSjsg #define IH_RB_CNTL 0x3e00 12211099013bSjsg # define IH_RB_ENABLE (1 << 0) 12221099013bSjsg # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 12231099013bSjsg # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 12241099013bSjsg # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 12251099013bSjsg # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 12261099013bSjsg # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 12271099013bSjsg # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 12281099013bSjsg #define IH_RB_BASE 0x3e04 12291099013bSjsg #define IH_RB_RPTR 0x3e08 12301099013bSjsg #define IH_RB_WPTR 0x3e0c 12311099013bSjsg # define RB_OVERFLOW (1 << 0) 12321099013bSjsg # define WPTR_OFFSET_MASK 0x3fffc 12331099013bSjsg #define IH_RB_WPTR_ADDR_HI 0x3e10 12341099013bSjsg #define IH_RB_WPTR_ADDR_LO 0x3e14 12351099013bSjsg #define IH_CNTL 0x3e18 12361099013bSjsg # define ENABLE_INTR (1 << 0) 12371099013bSjsg # define IH_MC_SWAP(x) ((x) << 1) 12381099013bSjsg # define IH_MC_SWAP_NONE 0 12391099013bSjsg # define IH_MC_SWAP_16BIT 1 12401099013bSjsg # define IH_MC_SWAP_32BIT 2 12411099013bSjsg # define IH_MC_SWAP_64BIT 3 12421099013bSjsg # define RPTR_REARM (1 << 4) 12431099013bSjsg # define MC_WRREQ_CREDIT(x) ((x) << 15) 12441099013bSjsg # define MC_WR_CLEAN_CNT(x) ((x) << 20) 12451099013bSjsg 12461099013bSjsg #define CP_INT_CNTL 0xc124 12471099013bSjsg # define CNTX_BUSY_INT_ENABLE (1 << 19) 12481099013bSjsg # define CNTX_EMPTY_INT_ENABLE (1 << 20) 12491099013bSjsg # define SCRATCH_INT_ENABLE (1 << 25) 12501099013bSjsg # define TIME_STAMP_INT_ENABLE (1 << 26) 12511099013bSjsg # define IB2_INT_ENABLE (1 << 29) 12521099013bSjsg # define IB1_INT_ENABLE (1 << 30) 12531099013bSjsg # define RB_INT_ENABLE (1 << 31) 12541099013bSjsg #define CP_INT_STATUS 0xc128 12551099013bSjsg # define SCRATCH_INT_STAT (1 << 25) 12561099013bSjsg # define TIME_STAMP_INT_STAT (1 << 26) 12571099013bSjsg # define IB2_INT_STAT (1 << 29) 12581099013bSjsg # define IB1_INT_STAT (1 << 30) 12591099013bSjsg # define RB_INT_STAT (1 << 31) 12601099013bSjsg 12611099013bSjsg #define GRBM_INT_CNTL 0x8060 12621099013bSjsg # define RDERR_INT_ENABLE (1 << 0) 12631099013bSjsg # define GUI_IDLE_INT_ENABLE (1 << 19) 12641099013bSjsg 12651099013bSjsg /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 12661099013bSjsg #define CRTC_STATUS_FRAME_COUNT 0x6e98 12671099013bSjsg 12681099013bSjsg /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 12691099013bSjsg #define VLINE_STATUS 0x6bb8 12701099013bSjsg # define VLINE_OCCURRED (1 << 0) 12711099013bSjsg # define VLINE_ACK (1 << 4) 12721099013bSjsg # define VLINE_STAT (1 << 12) 12731099013bSjsg # define VLINE_INTERRUPT (1 << 16) 12741099013bSjsg # define VLINE_INTERRUPT_TYPE (1 << 17) 12751099013bSjsg /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 12761099013bSjsg #define VBLANK_STATUS 0x6bbc 12771099013bSjsg # define VBLANK_OCCURRED (1 << 0) 12781099013bSjsg # define VBLANK_ACK (1 << 4) 12791099013bSjsg # define VBLANK_STAT (1 << 12) 12801099013bSjsg # define VBLANK_INTERRUPT (1 << 16) 12811099013bSjsg # define VBLANK_INTERRUPT_TYPE (1 << 17) 12821099013bSjsg 12831099013bSjsg /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 12841099013bSjsg #define INT_MASK 0x6b40 12851099013bSjsg # define VBLANK_INT_MASK (1 << 0) 12861099013bSjsg # define VLINE_INT_MASK (1 << 4) 12871099013bSjsg 12881099013bSjsg #define DISP_INTERRUPT_STATUS 0x60f4 12891099013bSjsg # define LB_D1_VLINE_INTERRUPT (1 << 2) 12901099013bSjsg # define LB_D1_VBLANK_INTERRUPT (1 << 3) 12911099013bSjsg # define DC_HPD1_INTERRUPT (1 << 17) 12921099013bSjsg # define DC_HPD1_RX_INTERRUPT (1 << 18) 12931099013bSjsg # define DACA_AUTODETECT_INTERRUPT (1 << 22) 12941099013bSjsg # define DACB_AUTODETECT_INTERRUPT (1 << 23) 12951099013bSjsg # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 12961099013bSjsg # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 12971099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 12981099013bSjsg # define LB_D2_VLINE_INTERRUPT (1 << 2) 12991099013bSjsg # define LB_D2_VBLANK_INTERRUPT (1 << 3) 13001099013bSjsg # define DC_HPD2_INTERRUPT (1 << 17) 13011099013bSjsg # define DC_HPD2_RX_INTERRUPT (1 << 18) 13021099013bSjsg # define DISP_TIMER_INTERRUPT (1 << 24) 13031099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 13041099013bSjsg # define LB_D3_VLINE_INTERRUPT (1 << 2) 13051099013bSjsg # define LB_D3_VBLANK_INTERRUPT (1 << 3) 13061099013bSjsg # define DC_HPD3_INTERRUPT (1 << 17) 13071099013bSjsg # define DC_HPD3_RX_INTERRUPT (1 << 18) 13081099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 13091099013bSjsg # define LB_D4_VLINE_INTERRUPT (1 << 2) 13101099013bSjsg # define LB_D4_VBLANK_INTERRUPT (1 << 3) 13111099013bSjsg # define DC_HPD4_INTERRUPT (1 << 17) 13121099013bSjsg # define DC_HPD4_RX_INTERRUPT (1 << 18) 13131099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 13141099013bSjsg # define LB_D5_VLINE_INTERRUPT (1 << 2) 13151099013bSjsg # define LB_D5_VBLANK_INTERRUPT (1 << 3) 13161099013bSjsg # define DC_HPD5_INTERRUPT (1 << 17) 13171099013bSjsg # define DC_HPD5_RX_INTERRUPT (1 << 18) 13181099013bSjsg #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 13191099013bSjsg # define LB_D6_VLINE_INTERRUPT (1 << 2) 13201099013bSjsg # define LB_D6_VBLANK_INTERRUPT (1 << 3) 13211099013bSjsg # define DC_HPD6_INTERRUPT (1 << 17) 13221099013bSjsg # define DC_HPD6_RX_INTERRUPT (1 << 18) 13231099013bSjsg 13241099013bSjsg /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 13251099013bSjsg #define GRPH_INT_STATUS 0x6858 13261099013bSjsg # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 13271099013bSjsg # define GRPH_PFLIP_INT_CLEAR (1 << 8) 13281099013bSjsg /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 13291099013bSjsg #define GRPH_INT_CONTROL 0x685c 13301099013bSjsg # define GRPH_PFLIP_INT_MASK (1 << 0) 13311099013bSjsg # define GRPH_PFLIP_INT_TYPE (1 << 8) 13321099013bSjsg 13331099013bSjsg #define DACA_AUTODETECT_INT_CONTROL 0x66c8 13341099013bSjsg #define DACB_AUTODETECT_INT_CONTROL 0x67c8 13351099013bSjsg 13361099013bSjsg #define DC_HPD1_INT_STATUS 0x601c 13371099013bSjsg #define DC_HPD2_INT_STATUS 0x6028 13381099013bSjsg #define DC_HPD3_INT_STATUS 0x6034 13391099013bSjsg #define DC_HPD4_INT_STATUS 0x6040 13401099013bSjsg #define DC_HPD5_INT_STATUS 0x604c 13411099013bSjsg #define DC_HPD6_INT_STATUS 0x6058 13421099013bSjsg # define DC_HPDx_INT_STATUS (1 << 0) 13431099013bSjsg # define DC_HPDx_SENSE (1 << 1) 13441099013bSjsg # define DC_HPDx_RX_INT_STATUS (1 << 8) 13451099013bSjsg 13461099013bSjsg #define DC_HPD1_INT_CONTROL 0x6020 13471099013bSjsg #define DC_HPD2_INT_CONTROL 0x602c 13481099013bSjsg #define DC_HPD3_INT_CONTROL 0x6038 13491099013bSjsg #define DC_HPD4_INT_CONTROL 0x6044 13501099013bSjsg #define DC_HPD5_INT_CONTROL 0x6050 13511099013bSjsg #define DC_HPD6_INT_CONTROL 0x605c 13521099013bSjsg # define DC_HPDx_INT_ACK (1 << 0) 13531099013bSjsg # define DC_HPDx_INT_POLARITY (1 << 8) 13541099013bSjsg # define DC_HPDx_INT_EN (1 << 16) 13551099013bSjsg # define DC_HPDx_RX_INT_ACK (1 << 20) 13561099013bSjsg # define DC_HPDx_RX_INT_EN (1 << 24) 13571099013bSjsg 13581099013bSjsg #define DC_HPD1_CONTROL 0x6024 13591099013bSjsg #define DC_HPD2_CONTROL 0x6030 13601099013bSjsg #define DC_HPD3_CONTROL 0x603c 13611099013bSjsg #define DC_HPD4_CONTROL 0x6048 13621099013bSjsg #define DC_HPD5_CONTROL 0x6054 13631099013bSjsg #define DC_HPD6_CONTROL 0x6060 13641099013bSjsg # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 13651099013bSjsg # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 13661099013bSjsg # define DC_HPDx_EN (1 << 28) 13671099013bSjsg 13687ccd5a2cSjsg /* DCE4/5/6 FMT blocks */ 13697ccd5a2cSjsg #define FMT_DYNAMIC_EXP_CNTL 0x6fb4 13707ccd5a2cSjsg # define FMT_DYNAMIC_EXP_EN (1 << 0) 13717ccd5a2cSjsg # define FMT_DYNAMIC_EXP_MODE (1 << 4) 13727ccd5a2cSjsg /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */ 13737ccd5a2cSjsg #define FMT_CONTROL 0x6fb8 13747ccd5a2cSjsg # define FMT_PIXEL_ENCODING (1 << 16) 13757ccd5a2cSjsg /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */ 13767ccd5a2cSjsg #define FMT_BIT_DEPTH_CONTROL 0x6fc8 13777ccd5a2cSjsg # define FMT_TRUNCATE_EN (1 << 0) 13787ccd5a2cSjsg # define FMT_TRUNCATE_DEPTH (1 << 4) 13797ccd5a2cSjsg # define FMT_SPATIAL_DITHER_EN (1 << 8) 13807ccd5a2cSjsg # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 13817ccd5a2cSjsg # define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 13827ccd5a2cSjsg # define FMT_FRAME_RANDOM_ENABLE (1 << 13) 13837ccd5a2cSjsg # define FMT_RGB_RANDOM_ENABLE (1 << 14) 13847ccd5a2cSjsg # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 13857ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_EN (1 << 16) 13867ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 13877ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 13887ccd5a2cSjsg # define FMT_TEMPORAL_LEVEL (1 << 24) 13897ccd5a2cSjsg # define FMT_TEMPORAL_DITHER_RESET (1 << 25) 13907ccd5a2cSjsg # define FMT_25FRC_SEL(x) ((x) << 26) 13917ccd5a2cSjsg # define FMT_50FRC_SEL(x) ((x) << 28) 13927ccd5a2cSjsg # define FMT_75FRC_SEL(x) ((x) << 30) 13937ccd5a2cSjsg #define FMT_CLAMP_CONTROL 0x6fe4 13947ccd5a2cSjsg # define FMT_CLAMP_DATA_EN (1 << 0) 13957ccd5a2cSjsg # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16) 13967ccd5a2cSjsg # define FMT_CLAMP_6BPC 0 13977ccd5a2cSjsg # define FMT_CLAMP_8BPC 1 13987ccd5a2cSjsg # define FMT_CLAMP_10BPC 2 13997ccd5a2cSjsg 14001099013bSjsg /* ASYNC DMA */ 14011099013bSjsg #define DMA_RB_RPTR 0xd008 14021099013bSjsg #define DMA_RB_WPTR 0xd00c 14031099013bSjsg 14041099013bSjsg #define DMA_CNTL 0xd02c 14051099013bSjsg # define TRAP_ENABLE (1 << 0) 14061099013bSjsg # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 14071099013bSjsg # define SEM_WAIT_INT_ENABLE (1 << 2) 14081099013bSjsg # define DATA_SWAP_ENABLE (1 << 3) 14091099013bSjsg # define FENCE_SWAP_ENABLE (1 << 4) 14101099013bSjsg # define CTXEMPTY_INT_ENABLE (1 << 28) 14111099013bSjsg #define DMA_TILING_CONFIG 0xD0B8 14121099013bSjsg 14131099013bSjsg #define CAYMAN_DMA1_CNTL 0xd82c 14141099013bSjsg 14151099013bSjsg /* async DMA packets */ 14167ccd5a2cSjsg #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \ 14177ccd5a2cSjsg (((sub_cmd) & 0xFF) << 20) |\ 14181099013bSjsg (((n) & 0xFFFFF) << 0)) 14197ccd5a2cSjsg #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28) 14207ccd5a2cSjsg #define GET_DMA_COUNT(h) ((h) & 0x000fffff) 14217ccd5a2cSjsg #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20) 14227ccd5a2cSjsg 14231099013bSjsg /* async DMA Packet types */ 14241099013bSjsg #define DMA_PACKET_WRITE 0x2 14251099013bSjsg #define DMA_PACKET_COPY 0x3 14261099013bSjsg #define DMA_PACKET_INDIRECT_BUFFER 0x4 14271099013bSjsg #define DMA_PACKET_SEMAPHORE 0x5 14281099013bSjsg #define DMA_PACKET_FENCE 0x6 14291099013bSjsg #define DMA_PACKET_TRAP 0x7 14301099013bSjsg #define DMA_PACKET_SRBM_WRITE 0x9 14311099013bSjsg #define DMA_PACKET_CONSTANT_FILL 0xd 14321099013bSjsg #define DMA_PACKET_NOP 0xf 14331099013bSjsg 14347ccd5a2cSjsg /* PIF PHY0 indirect regs */ 14357ccd5a2cSjsg #define PB0_PIF_CNTL 0x10 14367ccd5a2cSjsg # define LS2_EXIT_TIME(x) ((x) << 17) 14377ccd5a2cSjsg # define LS2_EXIT_TIME_MASK (0x7 << 17) 14387ccd5a2cSjsg # define LS2_EXIT_TIME_SHIFT 17 14397ccd5a2cSjsg #define PB0_PIF_PAIRING 0x11 14407ccd5a2cSjsg # define MULTI_PIF (1 << 25) 14417ccd5a2cSjsg #define PB0_PIF_PWRDOWN_0 0x12 14427ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 14437ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 14447ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 14457ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 14467ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 14477ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 14487ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 14497ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 14507ccd5a2cSjsg # define PLL_RAMP_UP_TIME_0_SHIFT 24 14517ccd5a2cSjsg #define PB0_PIF_PWRDOWN_1 0x13 14527ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 14537ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 14547ccd5a2cSjsg # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 14557ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 14567ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 14577ccd5a2cSjsg # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 14587ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 14597ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 14607ccd5a2cSjsg # define PLL_RAMP_UP_TIME_1_SHIFT 24 14617ccd5a2cSjsg /* PIF PHY1 indirect regs */ 14627ccd5a2cSjsg #define PB1_PIF_CNTL 0x10 14637ccd5a2cSjsg #define PB1_PIF_PAIRING 0x11 14647ccd5a2cSjsg #define PB1_PIF_PWRDOWN_0 0x12 14657ccd5a2cSjsg #define PB1_PIF_PWRDOWN_1 0x13 14667ccd5a2cSjsg /* PCIE PORT indirect regs */ 14677ccd5a2cSjsg #define PCIE_LC_CNTL 0xa0 14687ccd5a2cSjsg # define LC_L0S_INACTIVITY(x) ((x) << 8) 14697ccd5a2cSjsg # define LC_L0S_INACTIVITY_MASK (0xf << 8) 14707ccd5a2cSjsg # define LC_L0S_INACTIVITY_SHIFT 8 14717ccd5a2cSjsg # define LC_L1_INACTIVITY(x) ((x) << 12) 14727ccd5a2cSjsg # define LC_L1_INACTIVITY_MASK (0xf << 12) 14737ccd5a2cSjsg # define LC_L1_INACTIVITY_SHIFT 12 14747ccd5a2cSjsg # define LC_PMI_TO_L1_DIS (1 << 16) 14757ccd5a2cSjsg # define LC_ASPM_TO_L1_DIS (1 << 24) 14761099013bSjsg #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ 14771099013bSjsg #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 14781099013bSjsg # define LC_LINK_WIDTH_SHIFT 0 14791099013bSjsg # define LC_LINK_WIDTH_MASK 0x7 14801099013bSjsg # define LC_LINK_WIDTH_X0 0 14811099013bSjsg # define LC_LINK_WIDTH_X1 1 14821099013bSjsg # define LC_LINK_WIDTH_X2 2 14831099013bSjsg # define LC_LINK_WIDTH_X4 3 14841099013bSjsg # define LC_LINK_WIDTH_X8 4 14851099013bSjsg # define LC_LINK_WIDTH_X16 6 14861099013bSjsg # define LC_LINK_WIDTH_RD_SHIFT 4 14871099013bSjsg # define LC_LINK_WIDTH_RD_MASK 0x70 14881099013bSjsg # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 14891099013bSjsg # define LC_RECONFIG_NOW (1 << 8) 14901099013bSjsg # define LC_RENEGOTIATION_SUPPORT (1 << 9) 14911099013bSjsg # define LC_RENEGOTIATE_EN (1 << 10) 14921099013bSjsg # define LC_SHORT_RECONFIG_EN (1 << 11) 14931099013bSjsg # define LC_UPCONFIGURE_SUPPORT (1 << 12) 14941099013bSjsg # define LC_UPCONFIGURE_DIS (1 << 13) 14957ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 14967ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 14977ccd5a2cSjsg # define LC_DYN_LANES_PWR_STATE_SHIFT 21 14981099013bSjsg #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 14991099013bSjsg # define LC_GEN2_EN_STRAP (1 << 0) 15001099013bSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 15011099013bSjsg # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 15021099013bSjsg # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 15031099013bSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 15041099013bSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 15051099013bSjsg # define LC_CURRENT_DATA_RATE (1 << 11) 15067ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 15077ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 15087ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 15091099013bSjsg # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 15101099013bSjsg # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 15111099013bSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 15121099013bSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 15131099013bSjsg #define MM_CFGREGS_CNTL 0x544c 15141099013bSjsg # define MM_WR_TO_CFG_EN (1 << 3) 15151099013bSjsg #define LINK_CNTL2 0x88 /* F0 */ 15161099013bSjsg # define TARGET_LINK_SPEED_MASK (0xf << 0) 15171099013bSjsg # define SELECTABLE_DEEMPHASIS (1 << 6) 15181099013bSjsg 15197ccd5a2cSjsg 15207ccd5a2cSjsg /* 15217ccd5a2cSjsg * UVD 15227ccd5a2cSjsg */ 15237ccd5a2cSjsg #define UVD_UDEC_ADDR_CONFIG 0xef4c 15247ccd5a2cSjsg #define UVD_UDEC_DB_ADDR_CONFIG 0xef50 15257ccd5a2cSjsg #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54 1526*7f4dd379Sjsg #define UVD_NO_OP 0xeffc 15277ccd5a2cSjsg #define UVD_RBC_RB_RPTR 0xf690 15287ccd5a2cSjsg #define UVD_RBC_RB_WPTR 0xf694 15297ccd5a2cSjsg #define UVD_STATUS 0xf6bc 15307ccd5a2cSjsg 15311099013bSjsg /* 15321099013bSjsg * PM4 15331099013bSjsg */ 15347ccd5a2cSjsg #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 15351099013bSjsg (((reg) >> 2) & 0xFFFF) | \ 15361099013bSjsg ((n) & 0x3FFF) << 16) 15371099013bSjsg #define CP_PACKET2 0x80000000 15381099013bSjsg #define PACKET2_PAD_SHIFT 0 15391099013bSjsg #define PACKET2_PAD_MASK (0x3fffffff << 0) 15401099013bSjsg 15411099013bSjsg #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 15421099013bSjsg 15437ccd5a2cSjsg #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 15441099013bSjsg (((op) & 0xFF) << 8) | \ 15451099013bSjsg ((n) & 0x3FFF) << 16) 15461099013bSjsg 15471099013bSjsg /* Packet 3 types */ 15481099013bSjsg #define PACKET3_NOP 0x10 15491099013bSjsg #define PACKET3_SET_BASE 0x11 15501099013bSjsg #define PACKET3_CLEAR_STATE 0x12 15511099013bSjsg #define PACKET3_INDEX_BUFFER_SIZE 0x13 15521099013bSjsg #define PACKET3_DISPATCH_DIRECT 0x15 15531099013bSjsg #define PACKET3_DISPATCH_INDIRECT 0x16 15541099013bSjsg #define PACKET3_INDIRECT_BUFFER_END 0x17 15551099013bSjsg #define PACKET3_MODE_CONTROL 0x18 15561099013bSjsg #define PACKET3_SET_PREDICATION 0x20 15571099013bSjsg #define PACKET3_REG_RMW 0x21 15581099013bSjsg #define PACKET3_COND_EXEC 0x22 15591099013bSjsg #define PACKET3_PRED_EXEC 0x23 15601099013bSjsg #define PACKET3_DRAW_INDIRECT 0x24 15611099013bSjsg #define PACKET3_DRAW_INDEX_INDIRECT 0x25 15621099013bSjsg #define PACKET3_INDEX_BASE 0x26 15631099013bSjsg #define PACKET3_DRAW_INDEX_2 0x27 15641099013bSjsg #define PACKET3_CONTEXT_CONTROL 0x28 15651099013bSjsg #define PACKET3_DRAW_INDEX_OFFSET 0x29 15661099013bSjsg #define PACKET3_INDEX_TYPE 0x2A 15671099013bSjsg #define PACKET3_DRAW_INDEX 0x2B 15681099013bSjsg #define PACKET3_DRAW_INDEX_AUTO 0x2D 15691099013bSjsg #define PACKET3_DRAW_INDEX_IMMD 0x2E 15701099013bSjsg #define PACKET3_NUM_INSTANCES 0x2F 15711099013bSjsg #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 15721099013bSjsg #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 15731099013bSjsg #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 15741099013bSjsg #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 15751099013bSjsg #define PACKET3_MEM_SEMAPHORE 0x39 15761099013bSjsg #define PACKET3_MPEG_INDEX 0x3A 15771099013bSjsg #define PACKET3_COPY_DW 0x3B 15781099013bSjsg #define PACKET3_WAIT_REG_MEM 0x3C 15791099013bSjsg #define PACKET3_MEM_WRITE 0x3D 15801099013bSjsg #define PACKET3_INDIRECT_BUFFER 0x32 15811099013bSjsg #define PACKET3_CP_DMA 0x41 15821099013bSjsg /* 1. header 15831099013bSjsg * 2. SRC_ADDR_LO or DATA [31:0] 15841099013bSjsg * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 15851099013bSjsg * SRC_ADDR_HI [7:0] 15861099013bSjsg * 4. DST_ADDR_LO [31:0] 15871099013bSjsg * 5. DST_ADDR_HI [7:0] 15881099013bSjsg * 6. COMMAND [29:22] | BYTE_COUNT [20:0] 15891099013bSjsg */ 15901099013bSjsg # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1591b50a3f1fSjsg /* 0 - DST_ADDR 15921099013bSjsg * 1 - GDS 15931099013bSjsg */ 15941099013bSjsg # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 15951099013bSjsg /* 0 - ME 15961099013bSjsg * 1 - PFP 15971099013bSjsg */ 15981099013bSjsg # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 15991099013bSjsg /* 0 - SRC_ADDR 16001099013bSjsg * 1 - GDS 16011099013bSjsg * 2 - DATA 16021099013bSjsg */ 16031099013bSjsg # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 16041099013bSjsg /* COMMAND */ 16051099013bSjsg # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1606b50a3f1fSjsg # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 16071099013bSjsg /* 0 - none 16081099013bSjsg * 1 - 8 in 16 16091099013bSjsg * 2 - 8 in 32 16101099013bSjsg * 3 - 8 in 64 16111099013bSjsg */ 16121099013bSjsg # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 16131099013bSjsg /* 0 - none 16141099013bSjsg * 1 - 8 in 16 16151099013bSjsg * 2 - 8 in 32 16161099013bSjsg * 3 - 8 in 64 16171099013bSjsg */ 16181099013bSjsg # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 16191099013bSjsg /* 0 - memory 16201099013bSjsg * 1 - register 16211099013bSjsg */ 16221099013bSjsg # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 16231099013bSjsg /* 0 - memory 16241099013bSjsg * 1 - register 16251099013bSjsg */ 16261099013bSjsg # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 16271099013bSjsg # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1628*7f4dd379Sjsg #define PACKET3_PFP_SYNC_ME 0x42 16291099013bSjsg #define PACKET3_SURFACE_SYNC 0x43 16301099013bSjsg # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 16311099013bSjsg # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 16321099013bSjsg # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 16331099013bSjsg # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 16341099013bSjsg # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 16351099013bSjsg # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 16361099013bSjsg # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 16371099013bSjsg # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 16381099013bSjsg # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 16391099013bSjsg # define PACKET3_CB8_DEST_BASE_ENA (1 << 15) 16401099013bSjsg # define PACKET3_CB9_DEST_BASE_ENA (1 << 16) 16411099013bSjsg # define PACKET3_CB10_DEST_BASE_ENA (1 << 17) 16421099013bSjsg # define PACKET3_CB11_DEST_BASE_ENA (1 << 18) 16431099013bSjsg # define PACKET3_FULL_CACHE_ENA (1 << 20) 16441099013bSjsg # define PACKET3_TC_ACTION_ENA (1 << 23) 16451099013bSjsg # define PACKET3_VC_ACTION_ENA (1 << 24) 16461099013bSjsg # define PACKET3_CB_ACTION_ENA (1 << 25) 16471099013bSjsg # define PACKET3_DB_ACTION_ENA (1 << 26) 16481099013bSjsg # define PACKET3_SH_ACTION_ENA (1 << 27) 16491099013bSjsg # define PACKET3_SX_ACTION_ENA (1 << 28) 16501099013bSjsg #define PACKET3_ME_INITIALIZE 0x44 16511099013bSjsg #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 16521099013bSjsg #define PACKET3_COND_WRITE 0x45 16531099013bSjsg #define PACKET3_EVENT_WRITE 0x46 16541099013bSjsg #define PACKET3_EVENT_WRITE_EOP 0x47 16551099013bSjsg #define PACKET3_EVENT_WRITE_EOS 0x48 16561099013bSjsg #define PACKET3_PREAMBLE_CNTL 0x4A 16571099013bSjsg # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 16581099013bSjsg # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 16591099013bSjsg #define PACKET3_RB_OFFSET 0x4B 16601099013bSjsg #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C 16611099013bSjsg #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D 16621099013bSjsg #define PACKET3_ALU_PS_CONST_UPDATE 0x4E 16631099013bSjsg #define PACKET3_ALU_VS_CONST_UPDATE 0x4F 16641099013bSjsg #define PACKET3_ONE_REG_WRITE 0x57 16651099013bSjsg #define PACKET3_SET_CONFIG_REG 0x68 16661099013bSjsg #define PACKET3_SET_CONFIG_REG_START 0x00008000 16671099013bSjsg #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 16681099013bSjsg #define PACKET3_SET_CONTEXT_REG 0x69 16691099013bSjsg #define PACKET3_SET_CONTEXT_REG_START 0x00028000 16701099013bSjsg #define PACKET3_SET_CONTEXT_REG_END 0x00029000 16711099013bSjsg #define PACKET3_SET_ALU_CONST 0x6A 16721099013bSjsg /* alu const buffers only; no reg file */ 16731099013bSjsg #define PACKET3_SET_BOOL_CONST 0x6B 16741099013bSjsg #define PACKET3_SET_BOOL_CONST_START 0x0003a500 16751099013bSjsg #define PACKET3_SET_BOOL_CONST_END 0x0003a518 16761099013bSjsg #define PACKET3_SET_LOOP_CONST 0x6C 16771099013bSjsg #define PACKET3_SET_LOOP_CONST_START 0x0003a200 16781099013bSjsg #define PACKET3_SET_LOOP_CONST_END 0x0003a500 16791099013bSjsg #define PACKET3_SET_RESOURCE 0x6D 16801099013bSjsg #define PACKET3_SET_RESOURCE_START 0x00030000 16811099013bSjsg #define PACKET3_SET_RESOURCE_END 0x00038000 16821099013bSjsg #define PACKET3_SET_SAMPLER 0x6E 16831099013bSjsg #define PACKET3_SET_SAMPLER_START 0x0003c000 16841099013bSjsg #define PACKET3_SET_SAMPLER_END 0x0003c600 16851099013bSjsg #define PACKET3_SET_CTL_CONST 0x6F 16861099013bSjsg #define PACKET3_SET_CTL_CONST_START 0x0003cff0 16871099013bSjsg #define PACKET3_SET_CTL_CONST_END 0x0003ff0c 16881099013bSjsg #define PACKET3_SET_RESOURCE_OFFSET 0x70 16891099013bSjsg #define PACKET3_SET_ALU_CONST_VS 0x71 16901099013bSjsg #define PACKET3_SET_ALU_CONST_DI 0x72 16911099013bSjsg #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 16921099013bSjsg #define PACKET3_SET_RESOURCE_INDIRECT 0x74 16931099013bSjsg #define PACKET3_SET_APPEND_CNT 0x75 1694*7f4dd379Sjsg /* SET_APPEND_CNT - documentation 1695*7f4dd379Sjsg * 1. header 1696*7f4dd379Sjsg * 2. COMMAND 1697*7f4dd379Sjsg * 1:0 - SOURCE SEL 1698*7f4dd379Sjsg * 15:2 - Reserved 1699*7f4dd379Sjsg * 31:16 - WR_REG_OFFSET - context register to write source data to. 1700*7f4dd379Sjsg * (one of R_02872C_GDS_APPEND_COUNT_0-11) 1701*7f4dd379Sjsg * 3. CONTROL 1702*7f4dd379Sjsg * (for source == mem) 1703*7f4dd379Sjsg * 31:2 SRC_ADDRESS_LO 1704*7f4dd379Sjsg * 0:1 SWAP 1705*7f4dd379Sjsg * (for source == GDS) 1706*7f4dd379Sjsg * 31:0 GDS offset 1707*7f4dd379Sjsg * (for source == DATA) 1708*7f4dd379Sjsg * 31:0 DATA 1709*7f4dd379Sjsg * (for source == REG) 1710*7f4dd379Sjsg * 31:0 REG 1711*7f4dd379Sjsg * 4. SRC_ADDRESS_HI[7:0] 1712*7f4dd379Sjsg * kernel driver 2.44 only supports SRC == MEM. 1713*7f4dd379Sjsg */ 1714*7f4dd379Sjsg #define PACKET3_SET_APPEND_CNT_SRC_SELECT(x) ((x) << 0) 1715*7f4dd379Sjsg #define G_PACKET3_SET_APPEND_CNT_SRC_SELECT(x) ((x & 0x3) >> 0) 1716*7f4dd379Sjsg /* source is from the data in CONTROL */ 1717*7f4dd379Sjsg #define PACKET3_SAC_SRC_SEL_DATA 0x0 1718*7f4dd379Sjsg /* source is from register */ 1719*7f4dd379Sjsg #define PACKET3_SAC_SRC_SEL_REG 0x1 1720*7f4dd379Sjsg /* source is from GDS offset in CONTROL */ 1721*7f4dd379Sjsg #define PACKET3_SAC_SRC_SEL_GDS 0x2 1722*7f4dd379Sjsg /* source is from memory address */ 1723*7f4dd379Sjsg #define PACKET3_SAC_SRC_SEL_MEM 0x3 17241099013bSjsg 17251099013bSjsg #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c 17261099013bSjsg #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30) 17271099013bSjsg #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3) 17281099013bSjsg #define SQ_TEX_VTX_INVALID_TEXTURE 0x0 17291099013bSjsg #define SQ_TEX_VTX_INVALID_BUFFER 0x1 17301099013bSjsg #define SQ_TEX_VTX_VALID_TEXTURE 0x2 17311099013bSjsg #define SQ_TEX_VTX_VALID_BUFFER 0x3 17321099013bSjsg 17331099013bSjsg #define VGT_VTX_VECT_EJECT_REG 0x88b0 17341099013bSjsg 17351099013bSjsg #define SQ_CONST_MEM_BASE 0x8df8 17361099013bSjsg 17371099013bSjsg #define SQ_ESGS_RING_BASE 0x8c40 17381099013bSjsg #define SQ_ESGS_RING_SIZE 0x8c44 17391099013bSjsg #define SQ_GSVS_RING_BASE 0x8c48 17401099013bSjsg #define SQ_GSVS_RING_SIZE 0x8c4c 17411099013bSjsg #define SQ_ESTMP_RING_BASE 0x8c50 17421099013bSjsg #define SQ_ESTMP_RING_SIZE 0x8c54 17431099013bSjsg #define SQ_GSTMP_RING_BASE 0x8c58 17441099013bSjsg #define SQ_GSTMP_RING_SIZE 0x8c5c 17451099013bSjsg #define SQ_VSTMP_RING_BASE 0x8c60 17461099013bSjsg #define SQ_VSTMP_RING_SIZE 0x8c64 17471099013bSjsg #define SQ_PSTMP_RING_BASE 0x8c68 17481099013bSjsg #define SQ_PSTMP_RING_SIZE 0x8c6c 17491099013bSjsg #define SQ_LSTMP_RING_BASE 0x8e10 17501099013bSjsg #define SQ_LSTMP_RING_SIZE 0x8e14 17511099013bSjsg #define SQ_HSTMP_RING_BASE 0x8e18 17521099013bSjsg #define SQ_HSTMP_RING_SIZE 0x8e1c 17531099013bSjsg #define VGT_TF_RING_SIZE 0x8988 17541099013bSjsg 17551099013bSjsg #define SQ_ESGS_RING_ITEMSIZE 0x28900 17561099013bSjsg #define SQ_GSVS_RING_ITEMSIZE 0x28904 17571099013bSjsg #define SQ_ESTMP_RING_ITEMSIZE 0x28908 17581099013bSjsg #define SQ_GSTMP_RING_ITEMSIZE 0x2890c 17591099013bSjsg #define SQ_VSTMP_RING_ITEMSIZE 0x28910 17601099013bSjsg #define SQ_PSTMP_RING_ITEMSIZE 0x28914 17611099013bSjsg #define SQ_LSTMP_RING_ITEMSIZE 0x28830 17621099013bSjsg #define SQ_HSTMP_RING_ITEMSIZE 0x28834 17631099013bSjsg 17641099013bSjsg #define SQ_GS_VERT_ITEMSIZE 0x2891c 17651099013bSjsg #define SQ_GS_VERT_ITEMSIZE_1 0x28920 17661099013bSjsg #define SQ_GS_VERT_ITEMSIZE_2 0x28924 17671099013bSjsg #define SQ_GS_VERT_ITEMSIZE_3 0x28928 17681099013bSjsg #define SQ_GSVS_RING_OFFSET_1 0x2892c 17691099013bSjsg #define SQ_GSVS_RING_OFFSET_2 0x28930 17701099013bSjsg #define SQ_GSVS_RING_OFFSET_3 0x28934 17711099013bSjsg 17721099013bSjsg #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140 17731099013bSjsg #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80 17741099013bSjsg 17751099013bSjsg #define SQ_ALU_CONST_CACHE_PS_0 0x28940 17761099013bSjsg #define SQ_ALU_CONST_CACHE_PS_1 0x28944 17771099013bSjsg #define SQ_ALU_CONST_CACHE_PS_2 0x28948 17781099013bSjsg #define SQ_ALU_CONST_CACHE_PS_3 0x2894c 17791099013bSjsg #define SQ_ALU_CONST_CACHE_PS_4 0x28950 17801099013bSjsg #define SQ_ALU_CONST_CACHE_PS_5 0x28954 17811099013bSjsg #define SQ_ALU_CONST_CACHE_PS_6 0x28958 17821099013bSjsg #define SQ_ALU_CONST_CACHE_PS_7 0x2895c 17831099013bSjsg #define SQ_ALU_CONST_CACHE_PS_8 0x28960 17841099013bSjsg #define SQ_ALU_CONST_CACHE_PS_9 0x28964 17851099013bSjsg #define SQ_ALU_CONST_CACHE_PS_10 0x28968 17861099013bSjsg #define SQ_ALU_CONST_CACHE_PS_11 0x2896c 17871099013bSjsg #define SQ_ALU_CONST_CACHE_PS_12 0x28970 17881099013bSjsg #define SQ_ALU_CONST_CACHE_PS_13 0x28974 17891099013bSjsg #define SQ_ALU_CONST_CACHE_PS_14 0x28978 17901099013bSjsg #define SQ_ALU_CONST_CACHE_PS_15 0x2897c 17911099013bSjsg #define SQ_ALU_CONST_CACHE_VS_0 0x28980 17921099013bSjsg #define SQ_ALU_CONST_CACHE_VS_1 0x28984 17931099013bSjsg #define SQ_ALU_CONST_CACHE_VS_2 0x28988 17941099013bSjsg #define SQ_ALU_CONST_CACHE_VS_3 0x2898c 17951099013bSjsg #define SQ_ALU_CONST_CACHE_VS_4 0x28990 17961099013bSjsg #define SQ_ALU_CONST_CACHE_VS_5 0x28994 17971099013bSjsg #define SQ_ALU_CONST_CACHE_VS_6 0x28998 17981099013bSjsg #define SQ_ALU_CONST_CACHE_VS_7 0x2899c 17991099013bSjsg #define SQ_ALU_CONST_CACHE_VS_8 0x289a0 18001099013bSjsg #define SQ_ALU_CONST_CACHE_VS_9 0x289a4 18011099013bSjsg #define SQ_ALU_CONST_CACHE_VS_10 0x289a8 18021099013bSjsg #define SQ_ALU_CONST_CACHE_VS_11 0x289ac 18031099013bSjsg #define SQ_ALU_CONST_CACHE_VS_12 0x289b0 18041099013bSjsg #define SQ_ALU_CONST_CACHE_VS_13 0x289b4 18051099013bSjsg #define SQ_ALU_CONST_CACHE_VS_14 0x289b8 18061099013bSjsg #define SQ_ALU_CONST_CACHE_VS_15 0x289bc 18071099013bSjsg #define SQ_ALU_CONST_CACHE_GS_0 0x289c0 18081099013bSjsg #define SQ_ALU_CONST_CACHE_GS_1 0x289c4 18091099013bSjsg #define SQ_ALU_CONST_CACHE_GS_2 0x289c8 18101099013bSjsg #define SQ_ALU_CONST_CACHE_GS_3 0x289cc 18111099013bSjsg #define SQ_ALU_CONST_CACHE_GS_4 0x289d0 18121099013bSjsg #define SQ_ALU_CONST_CACHE_GS_5 0x289d4 18131099013bSjsg #define SQ_ALU_CONST_CACHE_GS_6 0x289d8 18141099013bSjsg #define SQ_ALU_CONST_CACHE_GS_7 0x289dc 18151099013bSjsg #define SQ_ALU_CONST_CACHE_GS_8 0x289e0 18161099013bSjsg #define SQ_ALU_CONST_CACHE_GS_9 0x289e4 18171099013bSjsg #define SQ_ALU_CONST_CACHE_GS_10 0x289e8 18181099013bSjsg #define SQ_ALU_CONST_CACHE_GS_11 0x289ec 18191099013bSjsg #define SQ_ALU_CONST_CACHE_GS_12 0x289f0 18201099013bSjsg #define SQ_ALU_CONST_CACHE_GS_13 0x289f4 18211099013bSjsg #define SQ_ALU_CONST_CACHE_GS_14 0x289f8 18221099013bSjsg #define SQ_ALU_CONST_CACHE_GS_15 0x289fc 18231099013bSjsg #define SQ_ALU_CONST_CACHE_HS_0 0x28f00 18241099013bSjsg #define SQ_ALU_CONST_CACHE_HS_1 0x28f04 18251099013bSjsg #define SQ_ALU_CONST_CACHE_HS_2 0x28f08 18261099013bSjsg #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c 18271099013bSjsg #define SQ_ALU_CONST_CACHE_HS_4 0x28f10 18281099013bSjsg #define SQ_ALU_CONST_CACHE_HS_5 0x28f14 18291099013bSjsg #define SQ_ALU_CONST_CACHE_HS_6 0x28f18 18301099013bSjsg #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c 18311099013bSjsg #define SQ_ALU_CONST_CACHE_HS_8 0x28f20 18321099013bSjsg #define SQ_ALU_CONST_CACHE_HS_9 0x28f24 18331099013bSjsg #define SQ_ALU_CONST_CACHE_HS_10 0x28f28 18341099013bSjsg #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c 18351099013bSjsg #define SQ_ALU_CONST_CACHE_HS_12 0x28f30 18361099013bSjsg #define SQ_ALU_CONST_CACHE_HS_13 0x28f34 18371099013bSjsg #define SQ_ALU_CONST_CACHE_HS_14 0x28f38 18381099013bSjsg #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c 18391099013bSjsg #define SQ_ALU_CONST_CACHE_LS_0 0x28f40 18401099013bSjsg #define SQ_ALU_CONST_CACHE_LS_1 0x28f44 18411099013bSjsg #define SQ_ALU_CONST_CACHE_LS_2 0x28f48 18421099013bSjsg #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c 18431099013bSjsg #define SQ_ALU_CONST_CACHE_LS_4 0x28f50 18441099013bSjsg #define SQ_ALU_CONST_CACHE_LS_5 0x28f54 18451099013bSjsg #define SQ_ALU_CONST_CACHE_LS_6 0x28f58 18461099013bSjsg #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c 18471099013bSjsg #define SQ_ALU_CONST_CACHE_LS_8 0x28f60 18481099013bSjsg #define SQ_ALU_CONST_CACHE_LS_9 0x28f64 18491099013bSjsg #define SQ_ALU_CONST_CACHE_LS_10 0x28f68 18501099013bSjsg #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c 18511099013bSjsg #define SQ_ALU_CONST_CACHE_LS_12 0x28f70 18521099013bSjsg #define SQ_ALU_CONST_CACHE_LS_13 0x28f74 18531099013bSjsg #define SQ_ALU_CONST_CACHE_LS_14 0x28f78 18541099013bSjsg #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c 18551099013bSjsg 18561099013bSjsg #define PA_SC_SCREEN_SCISSOR_TL 0x28030 18571099013bSjsg #define PA_SC_GENERIC_SCISSOR_TL 0x28240 18581099013bSjsg #define PA_SC_WINDOW_SCISSOR_TL 0x28204 18591099013bSjsg 18601099013bSjsg #define VGT_PRIMITIVE_TYPE 0x8958 18611099013bSjsg #define VGT_INDEX_TYPE 0x895C 18621099013bSjsg 18631099013bSjsg #define VGT_NUM_INDICES 0x8970 18641099013bSjsg 18651099013bSjsg #define VGT_COMPUTE_DIM_X 0x8990 18661099013bSjsg #define VGT_COMPUTE_DIM_Y 0x8994 18671099013bSjsg #define VGT_COMPUTE_DIM_Z 0x8998 18681099013bSjsg #define VGT_COMPUTE_START_X 0x899C 18691099013bSjsg #define VGT_COMPUTE_START_Y 0x89A0 18701099013bSjsg #define VGT_COMPUTE_START_Z 0x89A4 18711099013bSjsg #define VGT_COMPUTE_INDEX 0x89A8 18721099013bSjsg #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC 18731099013bSjsg #define VGT_HS_OFFCHIP_PARAM 0x89B0 18741099013bSjsg 18751099013bSjsg #define DB_DEBUG 0x9830 18761099013bSjsg #define DB_DEBUG2 0x9834 18771099013bSjsg #define DB_DEBUG3 0x9838 18781099013bSjsg #define DB_DEBUG4 0x983C 18791099013bSjsg #define DB_WATERMARKS 0x9854 18801099013bSjsg #define DB_DEPTH_CONTROL 0x28800 18811099013bSjsg #define R_028800_DB_DEPTH_CONTROL 0x028800 18821099013bSjsg #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0) 18831099013bSjsg #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1) 18841099013bSjsg #define C_028800_STENCIL_ENABLE 0xFFFFFFFE 18851099013bSjsg #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1) 18861099013bSjsg #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1) 18871099013bSjsg #define C_028800_Z_ENABLE 0xFFFFFFFD 18881099013bSjsg #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2) 18891099013bSjsg #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1) 18901099013bSjsg #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB 18911099013bSjsg #define S_028800_ZFUNC(x) (((x) & 0x7) << 4) 18921099013bSjsg #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7) 18931099013bSjsg #define C_028800_ZFUNC 0xFFFFFF8F 18941099013bSjsg #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7) 18951099013bSjsg #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1) 18961099013bSjsg #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F 18971099013bSjsg #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8) 18981099013bSjsg #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7) 18991099013bSjsg #define C_028800_STENCILFUNC 0xFFFFF8FF 19001099013bSjsg #define V_028800_STENCILFUNC_NEVER 0x00000000 19011099013bSjsg #define V_028800_STENCILFUNC_LESS 0x00000001 19021099013bSjsg #define V_028800_STENCILFUNC_EQUAL 0x00000002 19031099013bSjsg #define V_028800_STENCILFUNC_LEQUAL 0x00000003 19041099013bSjsg #define V_028800_STENCILFUNC_GREATER 0x00000004 19051099013bSjsg #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005 19061099013bSjsg #define V_028800_STENCILFUNC_GEQUAL 0x00000006 19071099013bSjsg #define V_028800_STENCILFUNC_ALWAYS 0x00000007 19081099013bSjsg #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11) 19091099013bSjsg #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7) 19101099013bSjsg #define C_028800_STENCILFAIL 0xFFFFC7FF 19111099013bSjsg #define V_028800_STENCIL_KEEP 0x00000000 19121099013bSjsg #define V_028800_STENCIL_ZERO 0x00000001 19131099013bSjsg #define V_028800_STENCIL_REPLACE 0x00000002 19141099013bSjsg #define V_028800_STENCIL_INCR 0x00000003 19151099013bSjsg #define V_028800_STENCIL_DECR 0x00000004 19161099013bSjsg #define V_028800_STENCIL_INVERT 0x00000005 19171099013bSjsg #define V_028800_STENCIL_INCR_WRAP 0x00000006 19181099013bSjsg #define V_028800_STENCIL_DECR_WRAP 0x00000007 19191099013bSjsg #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14) 19201099013bSjsg #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7) 19211099013bSjsg #define C_028800_STENCILZPASS 0xFFFE3FFF 19221099013bSjsg #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17) 19231099013bSjsg #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7) 19241099013bSjsg #define C_028800_STENCILZFAIL 0xFFF1FFFF 19251099013bSjsg #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20) 19261099013bSjsg #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7) 19271099013bSjsg #define C_028800_STENCILFUNC_BF 0xFF8FFFFF 19281099013bSjsg #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23) 19291099013bSjsg #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7) 19301099013bSjsg #define C_028800_STENCILFAIL_BF 0xFC7FFFFF 19311099013bSjsg #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26) 19321099013bSjsg #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7) 19331099013bSjsg #define C_028800_STENCILZPASS_BF 0xE3FFFFFF 19341099013bSjsg #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29) 19351099013bSjsg #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7) 19361099013bSjsg #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF 19371099013bSjsg #define DB_DEPTH_VIEW 0x28008 19381099013bSjsg #define R_028008_DB_DEPTH_VIEW 0x00028008 19391099013bSjsg #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0) 19401099013bSjsg #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF) 19411099013bSjsg #define C_028008_SLICE_START 0xFFFFF800 19421099013bSjsg #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13) 19431099013bSjsg #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 19441099013bSjsg #define C_028008_SLICE_MAX 0xFF001FFF 19451099013bSjsg #define DB_HTILE_DATA_BASE 0x28014 19461099013bSjsg #define DB_HTILE_SURFACE 0x28abc 19471099013bSjsg #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0) 19481099013bSjsg #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1) 19491099013bSjsg #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE 19501099013bSjsg #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1) 19511099013bSjsg #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1) 19521099013bSjsg #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD 19531099013bSjsg #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1) 19541099013bSjsg #define DB_Z_INFO 0x28040 19551099013bSjsg # define Z_ARRAY_MODE(x) ((x) << 4) 19561099013bSjsg # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8) 19571099013bSjsg # define DB_NUM_BANKS(x) (((x) & 0x3) << 12) 19581099013bSjsg # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16) 19591099013bSjsg # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20) 19601099013bSjsg # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24) 19611099013bSjsg #define R_028040_DB_Z_INFO 0x028040 19621099013bSjsg #define S_028040_FORMAT(x) (((x) & 0x3) << 0) 19631099013bSjsg #define G_028040_FORMAT(x) (((x) >> 0) & 0x3) 19641099013bSjsg #define C_028040_FORMAT 0xFFFFFFFC 19651099013bSjsg #define V_028040_Z_INVALID 0x00000000 19661099013bSjsg #define V_028040_Z_16 0x00000001 19671099013bSjsg #define V_028040_Z_24 0x00000002 19681099013bSjsg #define V_028040_Z_32_FLOAT 0x00000003 19691099013bSjsg #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4) 19701099013bSjsg #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF) 19711099013bSjsg #define C_028040_ARRAY_MODE 0xFFFFFF0F 19721099013bSjsg #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28) 19731099013bSjsg #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1) 19741099013bSjsg #define C_028040_READ_SIZE 0xEFFFFFFF 19751099013bSjsg #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29) 19761099013bSjsg #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1) 19771099013bSjsg #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF 19781099013bSjsg #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31) 19791099013bSjsg #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1) 19801099013bSjsg #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF 19811099013bSjsg #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8) 19821099013bSjsg #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7) 19831099013bSjsg #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12) 19841099013bSjsg #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3) 19851099013bSjsg #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16) 19861099013bSjsg #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3) 19871099013bSjsg #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20) 19881099013bSjsg #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3) 19891099013bSjsg #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24) 19901099013bSjsg #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3) 19911099013bSjsg #define DB_STENCIL_INFO 0x28044 19921099013bSjsg #define R_028044_DB_STENCIL_INFO 0x028044 19931099013bSjsg #define S_028044_FORMAT(x) (((x) & 0x1) << 0) 19941099013bSjsg #define G_028044_FORMAT(x) (((x) >> 0) & 0x1) 19951099013bSjsg #define C_028044_FORMAT 0xFFFFFFFE 19961099013bSjsg #define V_028044_STENCIL_INVALID 0 19971099013bSjsg #define V_028044_STENCIL_8 1 19981099013bSjsg #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7) 19991099013bSjsg #define DB_Z_READ_BASE 0x28048 20001099013bSjsg #define DB_STENCIL_READ_BASE 0x2804c 20011099013bSjsg #define DB_Z_WRITE_BASE 0x28050 20021099013bSjsg #define DB_STENCIL_WRITE_BASE 0x28054 20031099013bSjsg #define DB_DEPTH_SIZE 0x28058 20041099013bSjsg #define R_028058_DB_DEPTH_SIZE 0x028058 20051099013bSjsg #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0) 20061099013bSjsg #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF) 20071099013bSjsg #define C_028058_PITCH_TILE_MAX 0xFFFFF800 20081099013bSjsg #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11) 20091099013bSjsg #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF) 20101099013bSjsg #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF 20111099013bSjsg #define R_02805C_DB_DEPTH_SLICE 0x02805C 20121099013bSjsg #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0) 20131099013bSjsg #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF) 20141099013bSjsg #define C_02805C_SLICE_TILE_MAX 0xFFC00000 20151099013bSjsg 20161099013bSjsg #define SQ_PGM_START_PS 0x28840 20171099013bSjsg #define SQ_PGM_START_VS 0x2885c 20181099013bSjsg #define SQ_PGM_START_GS 0x28874 20191099013bSjsg #define SQ_PGM_START_ES 0x2888c 20201099013bSjsg #define SQ_PGM_START_FS 0x288a4 20211099013bSjsg #define SQ_PGM_START_HS 0x288b8 20221099013bSjsg #define SQ_PGM_START_LS 0x288d0 20231099013bSjsg 20241099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8 20251099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8 20261099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8 20271099013bSjsg #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08 20281099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0 20291099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0 20301099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0 20311099013bSjsg #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00 20321099013bSjsg #define VGT_STRMOUT_CONFIG 0x28b94 20331099013bSjsg #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98 20341099013bSjsg 20351099013bSjsg #define CB_TARGET_MASK 0x28238 20361099013bSjsg #define CB_SHADER_MASK 0x2823c 20371099013bSjsg 20381099013bSjsg #define GDS_ADDR_BASE 0x28720 20391099013bSjsg 2040*7f4dd379Sjsg #define GDS_APPEND_COUNT_0 0x2872C 2041*7f4dd379Sjsg #define GDS_APPEND_COUNT_1 0x28730 2042*7f4dd379Sjsg #define GDS_APPEND_COUNT_2 0x28734 2043*7f4dd379Sjsg #define GDS_APPEND_COUNT_3 0x28738 2044*7f4dd379Sjsg #define GDS_APPEND_COUNT_4 0x2873C 2045*7f4dd379Sjsg #define GDS_APPEND_COUNT_5 0x28740 2046*7f4dd379Sjsg #define GDS_APPEND_COUNT_6 0x28744 2047*7f4dd379Sjsg #define GDS_APPEND_COUNT_7 0x28748 2048*7f4dd379Sjsg #define GDS_APPEND_COUNT_8 0x2874c 2049*7f4dd379Sjsg #define GDS_APPEND_COUNT_9 0x28750 2050*7f4dd379Sjsg #define GDS_APPEND_COUNT_10 0x28754 2051*7f4dd379Sjsg #define GDS_APPEND_COUNT_11 0x28758 2052*7f4dd379Sjsg 20531099013bSjsg #define CB_IMMED0_BASE 0x28b9c 20541099013bSjsg #define CB_IMMED1_BASE 0x28ba0 20551099013bSjsg #define CB_IMMED2_BASE 0x28ba4 20561099013bSjsg #define CB_IMMED3_BASE 0x28ba8 20571099013bSjsg #define CB_IMMED4_BASE 0x28bac 20581099013bSjsg #define CB_IMMED5_BASE 0x28bb0 20591099013bSjsg #define CB_IMMED6_BASE 0x28bb4 20601099013bSjsg #define CB_IMMED7_BASE 0x28bb8 20611099013bSjsg #define CB_IMMED8_BASE 0x28bbc 20621099013bSjsg #define CB_IMMED9_BASE 0x28bc0 20631099013bSjsg #define CB_IMMED10_BASE 0x28bc4 20641099013bSjsg #define CB_IMMED11_BASE 0x28bc8 20651099013bSjsg 20661099013bSjsg /* all 12 CB blocks have these regs */ 20671099013bSjsg #define CB_COLOR0_BASE 0x28c60 20681099013bSjsg #define CB_COLOR0_PITCH 0x28c64 20691099013bSjsg #define CB_COLOR0_SLICE 0x28c68 20701099013bSjsg #define CB_COLOR0_VIEW 0x28c6c 20711099013bSjsg #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C 20721099013bSjsg #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0) 20731099013bSjsg #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF) 20741099013bSjsg #define C_028C6C_SLICE_START 0xFFFFF800 20751099013bSjsg #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13) 20761099013bSjsg #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 20771099013bSjsg #define C_028C6C_SLICE_MAX 0xFF001FFF 20781099013bSjsg #define R_028C70_CB_COLOR0_INFO 0x028C70 20791099013bSjsg #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0) 20801099013bSjsg #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3) 20811099013bSjsg #define C_028C70_ENDIAN 0xFFFFFFFC 20821099013bSjsg #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2) 20831099013bSjsg #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F) 20841099013bSjsg #define C_028C70_FORMAT 0xFFFFFF03 20851099013bSjsg #define V_028C70_COLOR_INVALID 0x00000000 20861099013bSjsg #define V_028C70_COLOR_8 0x00000001 20871099013bSjsg #define V_028C70_COLOR_4_4 0x00000002 20881099013bSjsg #define V_028C70_COLOR_3_3_2 0x00000003 20891099013bSjsg #define V_028C70_COLOR_16 0x00000005 20901099013bSjsg #define V_028C70_COLOR_16_FLOAT 0x00000006 20911099013bSjsg #define V_028C70_COLOR_8_8 0x00000007 20921099013bSjsg #define V_028C70_COLOR_5_6_5 0x00000008 20931099013bSjsg #define V_028C70_COLOR_6_5_5 0x00000009 20941099013bSjsg #define V_028C70_COLOR_1_5_5_5 0x0000000A 20951099013bSjsg #define V_028C70_COLOR_4_4_4_4 0x0000000B 20961099013bSjsg #define V_028C70_COLOR_5_5_5_1 0x0000000C 20971099013bSjsg #define V_028C70_COLOR_32 0x0000000D 20981099013bSjsg #define V_028C70_COLOR_32_FLOAT 0x0000000E 20991099013bSjsg #define V_028C70_COLOR_16_16 0x0000000F 21001099013bSjsg #define V_028C70_COLOR_16_16_FLOAT 0x00000010 21011099013bSjsg #define V_028C70_COLOR_8_24 0x00000011 21021099013bSjsg #define V_028C70_COLOR_8_24_FLOAT 0x00000012 21031099013bSjsg #define V_028C70_COLOR_24_8 0x00000013 21041099013bSjsg #define V_028C70_COLOR_24_8_FLOAT 0x00000014 21051099013bSjsg #define V_028C70_COLOR_10_11_11 0x00000015 21061099013bSjsg #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016 21071099013bSjsg #define V_028C70_COLOR_11_11_10 0x00000017 21081099013bSjsg #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018 21091099013bSjsg #define V_028C70_COLOR_2_10_10_10 0x00000019 21101099013bSjsg #define V_028C70_COLOR_8_8_8_8 0x0000001A 21111099013bSjsg #define V_028C70_COLOR_10_10_10_2 0x0000001B 21121099013bSjsg #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C 21131099013bSjsg #define V_028C70_COLOR_32_32 0x0000001D 21141099013bSjsg #define V_028C70_COLOR_32_32_FLOAT 0x0000001E 21151099013bSjsg #define V_028C70_COLOR_16_16_16_16 0x0000001F 21161099013bSjsg #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020 21171099013bSjsg #define V_028C70_COLOR_32_32_32_32 0x00000022 21181099013bSjsg #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023 21191099013bSjsg #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030 21201099013bSjsg #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8) 21211099013bSjsg #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF) 21221099013bSjsg #define C_028C70_ARRAY_MODE 0xFFFFF0FF 21231099013bSjsg #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000 21241099013bSjsg #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001 21251099013bSjsg #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002 21261099013bSjsg #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004 21271099013bSjsg #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12) 21281099013bSjsg #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7) 21291099013bSjsg #define C_028C70_NUMBER_TYPE 0xFFFF8FFF 21301099013bSjsg #define V_028C70_NUMBER_UNORM 0x00000000 21311099013bSjsg #define V_028C70_NUMBER_SNORM 0x00000001 21321099013bSjsg #define V_028C70_NUMBER_USCALED 0x00000002 21331099013bSjsg #define V_028C70_NUMBER_SSCALED 0x00000003 21341099013bSjsg #define V_028C70_NUMBER_UINT 0x00000004 21351099013bSjsg #define V_028C70_NUMBER_SINT 0x00000005 21361099013bSjsg #define V_028C70_NUMBER_SRGB 0x00000006 21371099013bSjsg #define V_028C70_NUMBER_FLOAT 0x00000007 21381099013bSjsg #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15) 21391099013bSjsg #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3) 21401099013bSjsg #define C_028C70_COMP_SWAP 0xFFFE7FFF 21411099013bSjsg #define V_028C70_SWAP_STD 0x00000000 21421099013bSjsg #define V_028C70_SWAP_ALT 0x00000001 21431099013bSjsg #define V_028C70_SWAP_STD_REV 0x00000002 21441099013bSjsg #define V_028C70_SWAP_ALT_REV 0x00000003 21451099013bSjsg #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17) 21461099013bSjsg #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1) 21471099013bSjsg #define C_028C70_FAST_CLEAR 0xFFFDFFFF 21481099013bSjsg #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18) 21491099013bSjsg #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3) 21501099013bSjsg #define C_028C70_COMPRESSION 0xFFF3FFFF 21511099013bSjsg #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19) 21521099013bSjsg #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1) 21531099013bSjsg #define C_028C70_BLEND_CLAMP 0xFFF7FFFF 21541099013bSjsg #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20) 21551099013bSjsg #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1) 21561099013bSjsg #define C_028C70_BLEND_BYPASS 0xFFEFFFFF 21571099013bSjsg #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21) 21581099013bSjsg #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1) 21591099013bSjsg #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF 21601099013bSjsg #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22) 21611099013bSjsg #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1) 21621099013bSjsg #define C_028C70_ROUND_MODE 0xFFBFFFFF 21631099013bSjsg #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23) 21641099013bSjsg #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1) 21651099013bSjsg #define C_028C70_TILE_COMPACT 0xFF7FFFFF 21661099013bSjsg #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24) 21671099013bSjsg #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3) 21681099013bSjsg #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF 21691099013bSjsg #define V_028C70_EXPORT_4C_32BPC 0x0 21701099013bSjsg #define V_028C70_EXPORT_4C_16BPC 0x1 21711099013bSjsg #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */ 21721099013bSjsg #define S_028C70_RAT(x) (((x) & 0x1) << 26) 21731099013bSjsg #define G_028C70_RAT(x) (((x) >> 26) & 0x1) 21741099013bSjsg #define C_028C70_RAT 0xFBFFFFFF 21751099013bSjsg #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27) 21761099013bSjsg #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7) 21771099013bSjsg #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF 21781099013bSjsg 21791099013bSjsg #define CB_COLOR0_INFO 0x28c70 21801099013bSjsg # define CB_FORMAT(x) ((x) << 2) 21811099013bSjsg # define CB_ARRAY_MODE(x) ((x) << 8) 21821099013bSjsg # define ARRAY_LINEAR_GENERAL 0 21831099013bSjsg # define ARRAY_LINEAR_ALIGNED 1 21841099013bSjsg # define ARRAY_1D_TILED_THIN1 2 21851099013bSjsg # define ARRAY_2D_TILED_THIN1 4 21861099013bSjsg # define CB_SOURCE_FORMAT(x) ((x) << 24) 21871099013bSjsg # define CB_SF_EXPORT_FULL 0 21881099013bSjsg # define CB_SF_EXPORT_NORM 1 21891099013bSjsg #define R_028C74_CB_COLOR0_ATTRIB 0x028C74 21901099013bSjsg #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4) 21911099013bSjsg #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1) 21921099013bSjsg #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF 21931099013bSjsg #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5) 21941099013bSjsg #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf) 21951099013bSjsg #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10) 21961099013bSjsg #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3) 21971099013bSjsg #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13) 21981099013bSjsg #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3) 21991099013bSjsg #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16) 22001099013bSjsg #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3) 22011099013bSjsg #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19) 22021099013bSjsg #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3) 22031099013bSjsg #define CB_COLOR0_ATTRIB 0x28c74 22041099013bSjsg # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5) 22051099013bSjsg # define ADDR_SURF_TILE_SPLIT_64B 0 22061099013bSjsg # define ADDR_SURF_TILE_SPLIT_128B 1 22071099013bSjsg # define ADDR_SURF_TILE_SPLIT_256B 2 22081099013bSjsg # define ADDR_SURF_TILE_SPLIT_512B 3 22091099013bSjsg # define ADDR_SURF_TILE_SPLIT_1KB 4 22101099013bSjsg # define ADDR_SURF_TILE_SPLIT_2KB 5 22111099013bSjsg # define ADDR_SURF_TILE_SPLIT_4KB 6 22121099013bSjsg # define CB_NUM_BANKS(x) (((x) & 0x3) << 10) 22131099013bSjsg # define ADDR_SURF_2_BANK 0 22141099013bSjsg # define ADDR_SURF_4_BANK 1 22151099013bSjsg # define ADDR_SURF_8_BANK 2 22161099013bSjsg # define ADDR_SURF_16_BANK 3 22171099013bSjsg # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13) 22181099013bSjsg # define ADDR_SURF_BANK_WIDTH_1 0 22191099013bSjsg # define ADDR_SURF_BANK_WIDTH_2 1 22201099013bSjsg # define ADDR_SURF_BANK_WIDTH_4 2 22211099013bSjsg # define ADDR_SURF_BANK_WIDTH_8 3 22221099013bSjsg # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16) 22231099013bSjsg # define ADDR_SURF_BANK_HEIGHT_1 0 22241099013bSjsg # define ADDR_SURF_BANK_HEIGHT_2 1 22251099013bSjsg # define ADDR_SURF_BANK_HEIGHT_4 2 22261099013bSjsg # define ADDR_SURF_BANK_HEIGHT_8 3 22271099013bSjsg # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19) 22281099013bSjsg #define CB_COLOR0_DIM 0x28c78 22291099013bSjsg /* only CB0-7 blocks have these regs */ 22301099013bSjsg #define CB_COLOR0_CMASK 0x28c7c 22311099013bSjsg #define CB_COLOR0_CMASK_SLICE 0x28c80 22321099013bSjsg #define CB_COLOR0_FMASK 0x28c84 22331099013bSjsg #define CB_COLOR0_FMASK_SLICE 0x28c88 22341099013bSjsg #define CB_COLOR0_CLEAR_WORD0 0x28c8c 22351099013bSjsg #define CB_COLOR0_CLEAR_WORD1 0x28c90 22361099013bSjsg #define CB_COLOR0_CLEAR_WORD2 0x28c94 22371099013bSjsg #define CB_COLOR0_CLEAR_WORD3 0x28c98 22381099013bSjsg 22391099013bSjsg #define CB_COLOR1_BASE 0x28c9c 22401099013bSjsg #define CB_COLOR2_BASE 0x28cd8 22411099013bSjsg #define CB_COLOR3_BASE 0x28d14 22421099013bSjsg #define CB_COLOR4_BASE 0x28d50 22431099013bSjsg #define CB_COLOR5_BASE 0x28d8c 22441099013bSjsg #define CB_COLOR6_BASE 0x28dc8 22451099013bSjsg #define CB_COLOR7_BASE 0x28e04 22461099013bSjsg #define CB_COLOR8_BASE 0x28e40 22471099013bSjsg #define CB_COLOR9_BASE 0x28e5c 22481099013bSjsg #define CB_COLOR10_BASE 0x28e78 22491099013bSjsg #define CB_COLOR11_BASE 0x28e94 22501099013bSjsg 22511099013bSjsg #define CB_COLOR1_PITCH 0x28ca0 22521099013bSjsg #define CB_COLOR2_PITCH 0x28cdc 22531099013bSjsg #define CB_COLOR3_PITCH 0x28d18 22541099013bSjsg #define CB_COLOR4_PITCH 0x28d54 22551099013bSjsg #define CB_COLOR5_PITCH 0x28d90 22561099013bSjsg #define CB_COLOR6_PITCH 0x28dcc 22571099013bSjsg #define CB_COLOR7_PITCH 0x28e08 22581099013bSjsg #define CB_COLOR8_PITCH 0x28e44 22591099013bSjsg #define CB_COLOR9_PITCH 0x28e60 22601099013bSjsg #define CB_COLOR10_PITCH 0x28e7c 22611099013bSjsg #define CB_COLOR11_PITCH 0x28e98 22621099013bSjsg 22631099013bSjsg #define CB_COLOR1_SLICE 0x28ca4 22641099013bSjsg #define CB_COLOR2_SLICE 0x28ce0 22651099013bSjsg #define CB_COLOR3_SLICE 0x28d1c 22661099013bSjsg #define CB_COLOR4_SLICE 0x28d58 22671099013bSjsg #define CB_COLOR5_SLICE 0x28d94 22681099013bSjsg #define CB_COLOR6_SLICE 0x28dd0 22691099013bSjsg #define CB_COLOR7_SLICE 0x28e0c 22701099013bSjsg #define CB_COLOR8_SLICE 0x28e48 22711099013bSjsg #define CB_COLOR9_SLICE 0x28e64 22721099013bSjsg #define CB_COLOR10_SLICE 0x28e80 22731099013bSjsg #define CB_COLOR11_SLICE 0x28e9c 22741099013bSjsg 22751099013bSjsg #define CB_COLOR1_VIEW 0x28ca8 22761099013bSjsg #define CB_COLOR2_VIEW 0x28ce4 22771099013bSjsg #define CB_COLOR3_VIEW 0x28d20 22781099013bSjsg #define CB_COLOR4_VIEW 0x28d5c 22791099013bSjsg #define CB_COLOR5_VIEW 0x28d98 22801099013bSjsg #define CB_COLOR6_VIEW 0x28dd4 22811099013bSjsg #define CB_COLOR7_VIEW 0x28e10 22821099013bSjsg #define CB_COLOR8_VIEW 0x28e4c 22831099013bSjsg #define CB_COLOR9_VIEW 0x28e68 22841099013bSjsg #define CB_COLOR10_VIEW 0x28e84 22851099013bSjsg #define CB_COLOR11_VIEW 0x28ea0 22861099013bSjsg 22871099013bSjsg #define CB_COLOR1_INFO 0x28cac 22881099013bSjsg #define CB_COLOR2_INFO 0x28ce8 22891099013bSjsg #define CB_COLOR3_INFO 0x28d24 22901099013bSjsg #define CB_COLOR4_INFO 0x28d60 22911099013bSjsg #define CB_COLOR5_INFO 0x28d9c 22921099013bSjsg #define CB_COLOR6_INFO 0x28dd8 22931099013bSjsg #define CB_COLOR7_INFO 0x28e14 22941099013bSjsg #define CB_COLOR8_INFO 0x28e50 22951099013bSjsg #define CB_COLOR9_INFO 0x28e6c 22961099013bSjsg #define CB_COLOR10_INFO 0x28e88 22971099013bSjsg #define CB_COLOR11_INFO 0x28ea4 22981099013bSjsg 22991099013bSjsg #define CB_COLOR1_ATTRIB 0x28cb0 23001099013bSjsg #define CB_COLOR2_ATTRIB 0x28cec 23011099013bSjsg #define CB_COLOR3_ATTRIB 0x28d28 23021099013bSjsg #define CB_COLOR4_ATTRIB 0x28d64 23031099013bSjsg #define CB_COLOR5_ATTRIB 0x28da0 23041099013bSjsg #define CB_COLOR6_ATTRIB 0x28ddc 23051099013bSjsg #define CB_COLOR7_ATTRIB 0x28e18 23061099013bSjsg #define CB_COLOR8_ATTRIB 0x28e54 23071099013bSjsg #define CB_COLOR9_ATTRIB 0x28e70 23081099013bSjsg #define CB_COLOR10_ATTRIB 0x28e8c 23091099013bSjsg #define CB_COLOR11_ATTRIB 0x28ea8 23101099013bSjsg 23111099013bSjsg #define CB_COLOR1_DIM 0x28cb4 23121099013bSjsg #define CB_COLOR2_DIM 0x28cf0 23131099013bSjsg #define CB_COLOR3_DIM 0x28d2c 23141099013bSjsg #define CB_COLOR4_DIM 0x28d68 23151099013bSjsg #define CB_COLOR5_DIM 0x28da4 23161099013bSjsg #define CB_COLOR6_DIM 0x28de0 23171099013bSjsg #define CB_COLOR7_DIM 0x28e1c 23181099013bSjsg #define CB_COLOR8_DIM 0x28e58 23191099013bSjsg #define CB_COLOR9_DIM 0x28e74 23201099013bSjsg #define CB_COLOR10_DIM 0x28e90 23211099013bSjsg #define CB_COLOR11_DIM 0x28eac 23221099013bSjsg 23231099013bSjsg #define CB_COLOR1_CMASK 0x28cb8 23241099013bSjsg #define CB_COLOR2_CMASK 0x28cf4 23251099013bSjsg #define CB_COLOR3_CMASK 0x28d30 23261099013bSjsg #define CB_COLOR4_CMASK 0x28d6c 23271099013bSjsg #define CB_COLOR5_CMASK 0x28da8 23281099013bSjsg #define CB_COLOR6_CMASK 0x28de4 23291099013bSjsg #define CB_COLOR7_CMASK 0x28e20 23301099013bSjsg 23311099013bSjsg #define CB_COLOR1_CMASK_SLICE 0x28cbc 23321099013bSjsg #define CB_COLOR2_CMASK_SLICE 0x28cf8 23331099013bSjsg #define CB_COLOR3_CMASK_SLICE 0x28d34 23341099013bSjsg #define CB_COLOR4_CMASK_SLICE 0x28d70 23351099013bSjsg #define CB_COLOR5_CMASK_SLICE 0x28dac 23361099013bSjsg #define CB_COLOR6_CMASK_SLICE 0x28de8 23371099013bSjsg #define CB_COLOR7_CMASK_SLICE 0x28e24 23381099013bSjsg 23391099013bSjsg #define CB_COLOR1_FMASK 0x28cc0 23401099013bSjsg #define CB_COLOR2_FMASK 0x28cfc 23411099013bSjsg #define CB_COLOR3_FMASK 0x28d38 23421099013bSjsg #define CB_COLOR4_FMASK 0x28d74 23431099013bSjsg #define CB_COLOR5_FMASK 0x28db0 23441099013bSjsg #define CB_COLOR6_FMASK 0x28dec 23451099013bSjsg #define CB_COLOR7_FMASK 0x28e28 23461099013bSjsg 23471099013bSjsg #define CB_COLOR1_FMASK_SLICE 0x28cc4 23481099013bSjsg #define CB_COLOR2_FMASK_SLICE 0x28d00 23491099013bSjsg #define CB_COLOR3_FMASK_SLICE 0x28d3c 23501099013bSjsg #define CB_COLOR4_FMASK_SLICE 0x28d78 23511099013bSjsg #define CB_COLOR5_FMASK_SLICE 0x28db4 23521099013bSjsg #define CB_COLOR6_FMASK_SLICE 0x28df0 23531099013bSjsg #define CB_COLOR7_FMASK_SLICE 0x28e2c 23541099013bSjsg 23551099013bSjsg #define CB_COLOR1_CLEAR_WORD0 0x28cc8 23561099013bSjsg #define CB_COLOR2_CLEAR_WORD0 0x28d04 23571099013bSjsg #define CB_COLOR3_CLEAR_WORD0 0x28d40 23581099013bSjsg #define CB_COLOR4_CLEAR_WORD0 0x28d7c 23591099013bSjsg #define CB_COLOR5_CLEAR_WORD0 0x28db8 23601099013bSjsg #define CB_COLOR6_CLEAR_WORD0 0x28df4 23611099013bSjsg #define CB_COLOR7_CLEAR_WORD0 0x28e30 23621099013bSjsg 23631099013bSjsg #define CB_COLOR1_CLEAR_WORD1 0x28ccc 23641099013bSjsg #define CB_COLOR2_CLEAR_WORD1 0x28d08 23651099013bSjsg #define CB_COLOR3_CLEAR_WORD1 0x28d44 23661099013bSjsg #define CB_COLOR4_CLEAR_WORD1 0x28d80 23671099013bSjsg #define CB_COLOR5_CLEAR_WORD1 0x28dbc 23681099013bSjsg #define CB_COLOR6_CLEAR_WORD1 0x28df8 23691099013bSjsg #define CB_COLOR7_CLEAR_WORD1 0x28e34 23701099013bSjsg 23711099013bSjsg #define CB_COLOR1_CLEAR_WORD2 0x28cd0 23721099013bSjsg #define CB_COLOR2_CLEAR_WORD2 0x28d0c 23731099013bSjsg #define CB_COLOR3_CLEAR_WORD2 0x28d48 23741099013bSjsg #define CB_COLOR4_CLEAR_WORD2 0x28d84 23751099013bSjsg #define CB_COLOR5_CLEAR_WORD2 0x28dc0 23761099013bSjsg #define CB_COLOR6_CLEAR_WORD2 0x28dfc 23771099013bSjsg #define CB_COLOR7_CLEAR_WORD2 0x28e38 23781099013bSjsg 23791099013bSjsg #define CB_COLOR1_CLEAR_WORD3 0x28cd4 23801099013bSjsg #define CB_COLOR2_CLEAR_WORD3 0x28d10 23811099013bSjsg #define CB_COLOR3_CLEAR_WORD3 0x28d4c 23821099013bSjsg #define CB_COLOR4_CLEAR_WORD3 0x28d88 23831099013bSjsg #define CB_COLOR5_CLEAR_WORD3 0x28dc4 23841099013bSjsg #define CB_COLOR6_CLEAR_WORD3 0x28e00 23851099013bSjsg #define CB_COLOR7_CLEAR_WORD3 0x28e3c 23861099013bSjsg 23871099013bSjsg #define SQ_TEX_RESOURCE_WORD0_0 0x30000 23881099013bSjsg # define TEX_DIM(x) ((x) << 0) 23891099013bSjsg # define SQ_TEX_DIM_1D 0 23901099013bSjsg # define SQ_TEX_DIM_2D 1 23911099013bSjsg # define SQ_TEX_DIM_3D 2 23921099013bSjsg # define SQ_TEX_DIM_CUBEMAP 3 23931099013bSjsg # define SQ_TEX_DIM_1D_ARRAY 4 23941099013bSjsg # define SQ_TEX_DIM_2D_ARRAY 5 23951099013bSjsg # define SQ_TEX_DIM_2D_MSAA 6 23961099013bSjsg # define SQ_TEX_DIM_2D_ARRAY_MSAA 7 23971099013bSjsg #define SQ_TEX_RESOURCE_WORD1_0 0x30004 23981099013bSjsg # define TEX_ARRAY_MODE(x) ((x) << 28) 23991099013bSjsg #define SQ_TEX_RESOURCE_WORD2_0 0x30008 24001099013bSjsg #define SQ_TEX_RESOURCE_WORD3_0 0x3000C 24011099013bSjsg #define SQ_TEX_RESOURCE_WORD4_0 0x30010 24021099013bSjsg # define TEX_DST_SEL_X(x) ((x) << 16) 24031099013bSjsg # define TEX_DST_SEL_Y(x) ((x) << 19) 24041099013bSjsg # define TEX_DST_SEL_Z(x) ((x) << 22) 24051099013bSjsg # define TEX_DST_SEL_W(x) ((x) << 25) 24061099013bSjsg # define SQ_SEL_X 0 24071099013bSjsg # define SQ_SEL_Y 1 24081099013bSjsg # define SQ_SEL_Z 2 24091099013bSjsg # define SQ_SEL_W 3 24101099013bSjsg # define SQ_SEL_0 4 24111099013bSjsg # define SQ_SEL_1 5 24121099013bSjsg #define SQ_TEX_RESOURCE_WORD5_0 0x30014 24131099013bSjsg #define SQ_TEX_RESOURCE_WORD6_0 0x30018 24141099013bSjsg # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29) 24151099013bSjsg #define SQ_TEX_RESOURCE_WORD7_0 0x3001c 24161099013bSjsg # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6) 24171099013bSjsg # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8) 24181099013bSjsg # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10) 24191099013bSjsg # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16) 24201099013bSjsg #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000 24211099013bSjsg #define S_030000_DIM(x) (((x) & 0x7) << 0) 24221099013bSjsg #define G_030000_DIM(x) (((x) >> 0) & 0x7) 24231099013bSjsg #define C_030000_DIM 0xFFFFFFF8 24241099013bSjsg #define V_030000_SQ_TEX_DIM_1D 0x00000000 24251099013bSjsg #define V_030000_SQ_TEX_DIM_2D 0x00000001 24261099013bSjsg #define V_030000_SQ_TEX_DIM_3D 0x00000002 24271099013bSjsg #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003 24281099013bSjsg #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004 24291099013bSjsg #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005 24301099013bSjsg #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006 24311099013bSjsg #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007 24321099013bSjsg #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5) 24331099013bSjsg #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1) 24341099013bSjsg #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF 24351099013bSjsg #define S_030000_PITCH(x) (((x) & 0xFFF) << 6) 24361099013bSjsg #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF) 24371099013bSjsg #define C_030000_PITCH 0xFFFC003F 24381099013bSjsg #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18) 24391099013bSjsg #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF) 24401099013bSjsg #define C_030000_TEX_WIDTH 0x0003FFFF 24411099013bSjsg #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004 24421099013bSjsg #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0) 24431099013bSjsg #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF) 24441099013bSjsg #define C_030004_TEX_HEIGHT 0xFFFFC000 24451099013bSjsg #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14) 24461099013bSjsg #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF) 24471099013bSjsg #define C_030004_TEX_DEPTH 0xF8003FFF 24481099013bSjsg #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28) 24491099013bSjsg #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF) 24501099013bSjsg #define C_030004_ARRAY_MODE 0x0FFFFFFF 24511099013bSjsg #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008 24521099013bSjsg #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 24531099013bSjsg #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 24541099013bSjsg #define C_030008_BASE_ADDRESS 0x00000000 24551099013bSjsg #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C 24561099013bSjsg #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 24571099013bSjsg #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 24581099013bSjsg #define C_03000C_MIP_ADDRESS 0x00000000 24591099013bSjsg #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010 24601099013bSjsg #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0) 24611099013bSjsg #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3) 24621099013bSjsg #define C_030010_FORMAT_COMP_X 0xFFFFFFFC 24631099013bSjsg #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000 24641099013bSjsg #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001 24651099013bSjsg #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002 24661099013bSjsg #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2) 24671099013bSjsg #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3) 24681099013bSjsg #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3 24691099013bSjsg #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4) 24701099013bSjsg #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3) 24711099013bSjsg #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF 24721099013bSjsg #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6) 24731099013bSjsg #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3) 24741099013bSjsg #define C_030010_FORMAT_COMP_W 0xFFFFFF3F 24751099013bSjsg #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8) 24761099013bSjsg #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3) 24771099013bSjsg #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF 24781099013bSjsg #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000 24791099013bSjsg #define V_030010_SQ_NUM_FORMAT_INT 0x00000001 24801099013bSjsg #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002 24811099013bSjsg #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10) 24821099013bSjsg #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1) 24831099013bSjsg #define C_030010_SRF_MODE_ALL 0xFFFFFBFF 24841099013bSjsg #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000 24851099013bSjsg #define V_030010_SRF_MODE_NO_ZERO 0x00000001 24861099013bSjsg #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11) 24871099013bSjsg #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1) 24881099013bSjsg #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF 24891099013bSjsg #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12) 24901099013bSjsg #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3) 24911099013bSjsg #define C_030010_ENDIAN_SWAP 0xFFFFCFFF 24921099013bSjsg #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16) 24931099013bSjsg #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7) 24941099013bSjsg #define C_030010_DST_SEL_X 0xFFF8FFFF 24951099013bSjsg #define V_030010_SQ_SEL_X 0x00000000 24961099013bSjsg #define V_030010_SQ_SEL_Y 0x00000001 24971099013bSjsg #define V_030010_SQ_SEL_Z 0x00000002 24981099013bSjsg #define V_030010_SQ_SEL_W 0x00000003 24991099013bSjsg #define V_030010_SQ_SEL_0 0x00000004 25001099013bSjsg #define V_030010_SQ_SEL_1 0x00000005 25011099013bSjsg #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19) 25021099013bSjsg #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7) 25031099013bSjsg #define C_030010_DST_SEL_Y 0xFFC7FFFF 25041099013bSjsg #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22) 25051099013bSjsg #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7) 25061099013bSjsg #define C_030010_DST_SEL_Z 0xFE3FFFFF 25071099013bSjsg #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25) 25081099013bSjsg #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7) 25091099013bSjsg #define C_030010_DST_SEL_W 0xF1FFFFFF 25101099013bSjsg #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28) 25111099013bSjsg #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF) 25121099013bSjsg #define C_030010_BASE_LEVEL 0x0FFFFFFF 25131099013bSjsg #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014 25141099013bSjsg #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0) 25151099013bSjsg #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF) 25161099013bSjsg #define C_030014_LAST_LEVEL 0xFFFFFFF0 25171099013bSjsg #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4) 25181099013bSjsg #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF) 25191099013bSjsg #define C_030014_BASE_ARRAY 0xFFFE000F 25201099013bSjsg #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17) 25211099013bSjsg #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF) 25221099013bSjsg #define C_030014_LAST_ARRAY 0xC001FFFF 25231099013bSjsg #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018 25241099013bSjsg #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0) 25251099013bSjsg #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7) 25261099013bSjsg #define C_030018_MAX_ANISO 0xFFFFFFF8 25271099013bSjsg #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3) 25281099013bSjsg #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7) 25291099013bSjsg #define C_030018_PERF_MODULATION 0xFFFFFFC7 25301099013bSjsg #define S_030018_INTERLACED(x) (((x) & 0x1) << 6) 25311099013bSjsg #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1) 25321099013bSjsg #define C_030018_INTERLACED 0xFFFFFFBF 25331099013bSjsg #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29) 25341099013bSjsg #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7) 25351099013bSjsg #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C 25361099013bSjsg #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6) 25371099013bSjsg #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3) 25381099013bSjsg #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8) 25391099013bSjsg #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3) 25401099013bSjsg #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10) 25411099013bSjsg #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3) 25421099013bSjsg #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16) 25431099013bSjsg #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3) 25441099013bSjsg #define S_03001C_TYPE(x) (((x) & 0x3) << 30) 25451099013bSjsg #define G_03001C_TYPE(x) (((x) >> 30) & 0x3) 25461099013bSjsg #define C_03001C_TYPE 0x3FFFFFFF 25471099013bSjsg #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000 25481099013bSjsg #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001 25491099013bSjsg #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002 25501099013bSjsg #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003 25511099013bSjsg #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0) 25521099013bSjsg #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F) 25531099013bSjsg #define C_03001C_DATA_FORMAT 0xFFFFFFC0 25541099013bSjsg 25551099013bSjsg #define SQ_VTX_CONSTANT_WORD0_0 0x30000 25561099013bSjsg #define SQ_VTX_CONSTANT_WORD1_0 0x30004 25571099013bSjsg #define SQ_VTX_CONSTANT_WORD2_0 0x30008 25581099013bSjsg # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0) 25591099013bSjsg # define SQ_VTXC_STRIDE(x) ((x) << 8) 25601099013bSjsg # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30) 25611099013bSjsg # define SQ_ENDIAN_NONE 0 25621099013bSjsg # define SQ_ENDIAN_8IN16 1 25631099013bSjsg # define SQ_ENDIAN_8IN32 2 25641099013bSjsg #define SQ_VTX_CONSTANT_WORD3_0 0x3000C 25651099013bSjsg # define SQ_VTCX_SEL_X(x) ((x) << 3) 25661099013bSjsg # define SQ_VTCX_SEL_Y(x) ((x) << 6) 25671099013bSjsg # define SQ_VTCX_SEL_Z(x) ((x) << 9) 25681099013bSjsg # define SQ_VTCX_SEL_W(x) ((x) << 12) 25691099013bSjsg #define SQ_VTX_CONSTANT_WORD4_0 0x30010 25701099013bSjsg #define SQ_VTX_CONSTANT_WORD5_0 0x30014 25711099013bSjsg #define SQ_VTX_CONSTANT_WORD6_0 0x30018 25721099013bSjsg #define SQ_VTX_CONSTANT_WORD7_0 0x3001c 25731099013bSjsg 25741099013bSjsg #define TD_PS_BORDER_COLOR_INDEX 0xA400 25751099013bSjsg #define TD_PS_BORDER_COLOR_RED 0xA404 25761099013bSjsg #define TD_PS_BORDER_COLOR_GREEN 0xA408 25771099013bSjsg #define TD_PS_BORDER_COLOR_BLUE 0xA40C 25781099013bSjsg #define TD_PS_BORDER_COLOR_ALPHA 0xA410 25791099013bSjsg #define TD_VS_BORDER_COLOR_INDEX 0xA414 25801099013bSjsg #define TD_VS_BORDER_COLOR_RED 0xA418 25811099013bSjsg #define TD_VS_BORDER_COLOR_GREEN 0xA41C 25821099013bSjsg #define TD_VS_BORDER_COLOR_BLUE 0xA420 25831099013bSjsg #define TD_VS_BORDER_COLOR_ALPHA 0xA424 25841099013bSjsg #define TD_GS_BORDER_COLOR_INDEX 0xA428 25851099013bSjsg #define TD_GS_BORDER_COLOR_RED 0xA42C 25861099013bSjsg #define TD_GS_BORDER_COLOR_GREEN 0xA430 25871099013bSjsg #define TD_GS_BORDER_COLOR_BLUE 0xA434 25881099013bSjsg #define TD_GS_BORDER_COLOR_ALPHA 0xA438 25891099013bSjsg #define TD_HS_BORDER_COLOR_INDEX 0xA43C 25901099013bSjsg #define TD_HS_BORDER_COLOR_RED 0xA440 25911099013bSjsg #define TD_HS_BORDER_COLOR_GREEN 0xA444 25921099013bSjsg #define TD_HS_BORDER_COLOR_BLUE 0xA448 25931099013bSjsg #define TD_HS_BORDER_COLOR_ALPHA 0xA44C 25941099013bSjsg #define TD_LS_BORDER_COLOR_INDEX 0xA450 25951099013bSjsg #define TD_LS_BORDER_COLOR_RED 0xA454 25961099013bSjsg #define TD_LS_BORDER_COLOR_GREEN 0xA458 25971099013bSjsg #define TD_LS_BORDER_COLOR_BLUE 0xA45C 25981099013bSjsg #define TD_LS_BORDER_COLOR_ALPHA 0xA460 25991099013bSjsg #define TD_CS_BORDER_COLOR_INDEX 0xA464 26001099013bSjsg #define TD_CS_BORDER_COLOR_RED 0xA468 26011099013bSjsg #define TD_CS_BORDER_COLOR_GREEN 0xA46C 26021099013bSjsg #define TD_CS_BORDER_COLOR_BLUE 0xA470 26031099013bSjsg #define TD_CS_BORDER_COLOR_ALPHA 0xA474 26041099013bSjsg 26051099013bSjsg /* cayman 3D regs */ 26061099013bSjsg #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4 26071099013bSjsg #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48 26081099013bSjsg #define CAYMAN_DB_EQAA 0x28804 26091099013bSjsg #define CAYMAN_DB_DEPTH_INFO 0x2803C 26101099013bSjsg #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0 26111099013bSjsg #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0 26121099013bSjsg #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7 26131099013bSjsg #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358 26141099013bSjsg /* cayman packet3 addition */ 26151099013bSjsg #define CAYMAN_PACKET3_DEALLOC_STATE 0x14 26161099013bSjsg 26171099013bSjsg /* DMA regs common on r6xx/r7xx/evergreen/ni */ 26181099013bSjsg #define DMA_RB_CNTL 0xd000 26191099013bSjsg # define DMA_RB_ENABLE (1 << 0) 26201099013bSjsg # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 26211099013bSjsg # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 26221099013bSjsg # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 26231099013bSjsg # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 26241099013bSjsg # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 26251099013bSjsg #define DMA_STATUS_REG 0xd034 26261099013bSjsg # define DMA_IDLE (1 << 0) 26271099013bSjsg 26281099013bSjsg #endif 2629