xref: /openbsd-src/sys/dev/pci/drm/radeon/ci_dpm.c (revision 39824acee250e0bafef8f1de510539bd0fdba476)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2013 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  */
237ccd5a2cSjsg 
247f4dd379Sjsg #include <linux/firmware.h>
25c349dbc7Sjsg #include <linux/pci.h>
26c349dbc7Sjsg #include <linux/seq_file.h>
27c349dbc7Sjsg 
28c349dbc7Sjsg #include "atom.h"
29c349dbc7Sjsg #include "ci_dpm.h"
305ca02815Sjsg #include "cik.h"
31c349dbc7Sjsg #include "cikd.h"
32c349dbc7Sjsg #include "r600_dpm.h"
337ccd5a2cSjsg #include "radeon.h"
347ccd5a2cSjsg #include "radeon_asic.h"
357ccd5a2cSjsg #include "radeon_ucode.h"
365ca02815Sjsg #include "si_dpm.h"
377ccd5a2cSjsg 
387ccd5a2cSjsg #define MC_CG_ARB_FREQ_F0           0x0a
397ccd5a2cSjsg #define MC_CG_ARB_FREQ_F1           0x0b
407ccd5a2cSjsg #define MC_CG_ARB_FREQ_F2           0x0c
417ccd5a2cSjsg #define MC_CG_ARB_FREQ_F3           0x0d
427ccd5a2cSjsg 
437ccd5a2cSjsg #define SMC_RAM_END 0x40000
447ccd5a2cSjsg 
457ccd5a2cSjsg #define VOLTAGE_SCALE               4
467ccd5a2cSjsg #define VOLTAGE_VID_OFFSET_SCALE1    625
477ccd5a2cSjsg #define VOLTAGE_VID_OFFSET_SCALE2    100
487ccd5a2cSjsg 
497ccd5a2cSjsg static const struct ci_pt_defaults defaults_hawaii_xt =
507ccd5a2cSjsg {
517ccd5a2cSjsg 	1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
527ccd5a2cSjsg 	{ 0x2E,  0x00,  0x00,  0x88,  0x00,  0x00,  0x72,  0x60,  0x51,  0xA7,  0x79,  0x6B,  0x90,  0xBD,  0x79  },
537ccd5a2cSjsg 	{ 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
547ccd5a2cSjsg };
557ccd5a2cSjsg 
567ccd5a2cSjsg static const struct ci_pt_defaults defaults_hawaii_pro =
577ccd5a2cSjsg {
587ccd5a2cSjsg 	1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
597ccd5a2cSjsg 	{ 0x2E,  0x00,  0x00,  0x88,  0x00,  0x00,  0x72,  0x60,  0x51,  0xA7,  0x79,  0x6B,  0x90,  0xBD,  0x79  },
607ccd5a2cSjsg 	{ 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
617ccd5a2cSjsg };
627ccd5a2cSjsg 
637ccd5a2cSjsg static const struct ci_pt_defaults defaults_bonaire_xt =
647ccd5a2cSjsg {
657ccd5a2cSjsg 	1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
667ccd5a2cSjsg 	{ 0x79,  0x253, 0x25D, 0xAE,  0x72,  0x80,  0x83,  0x86,  0x6F,  0xC8,  0xC9,  0xC9,  0x2F,  0x4D,  0x61  },
677ccd5a2cSjsg 	{ 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
687ccd5a2cSjsg };
697ccd5a2cSjsg 
707ccd5a2cSjsg static const struct ci_pt_defaults defaults_saturn_xt =
717ccd5a2cSjsg {
727ccd5a2cSjsg 	1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
737ccd5a2cSjsg 	{ 0x8C,  0x247, 0x249, 0xA6,  0x80,  0x81,  0x8B,  0x89,  0x86,  0xC9,  0xCA,  0xC9,  0x4D,  0x4D,  0x4D  },
747ccd5a2cSjsg 	{ 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
757ccd5a2cSjsg };
767ccd5a2cSjsg 
777ccd5a2cSjsg static const struct ci_pt_config_reg didt_config_ci[] =
787ccd5a2cSjsg {
797ccd5a2cSjsg 	{ 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
807ccd5a2cSjsg 	{ 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
817ccd5a2cSjsg 	{ 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
827ccd5a2cSjsg 	{ 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
837ccd5a2cSjsg 	{ 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
847ccd5a2cSjsg 	{ 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
857ccd5a2cSjsg 	{ 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
867ccd5a2cSjsg 	{ 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
877ccd5a2cSjsg 	{ 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
887ccd5a2cSjsg 	{ 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
897ccd5a2cSjsg 	{ 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
907ccd5a2cSjsg 	{ 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
917ccd5a2cSjsg 	{ 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
927ccd5a2cSjsg 	{ 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
937ccd5a2cSjsg 	{ 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
947ccd5a2cSjsg 	{ 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
957ccd5a2cSjsg 	{ 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
967ccd5a2cSjsg 	{ 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
977ccd5a2cSjsg 	{ 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
987ccd5a2cSjsg 	{ 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
997ccd5a2cSjsg 	{ 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1007ccd5a2cSjsg 	{ 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1017ccd5a2cSjsg 	{ 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1027ccd5a2cSjsg 	{ 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1037ccd5a2cSjsg 	{ 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1047ccd5a2cSjsg 	{ 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1057ccd5a2cSjsg 	{ 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1067ccd5a2cSjsg 	{ 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1077ccd5a2cSjsg 	{ 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1087ccd5a2cSjsg 	{ 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1097ccd5a2cSjsg 	{ 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
1107ccd5a2cSjsg 	{ 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
1117ccd5a2cSjsg 	{ 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
1127ccd5a2cSjsg 	{ 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1137ccd5a2cSjsg 	{ 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1147ccd5a2cSjsg 	{ 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1157ccd5a2cSjsg 	{ 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1167ccd5a2cSjsg 	{ 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1177ccd5a2cSjsg 	{ 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1187ccd5a2cSjsg 	{ 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1197ccd5a2cSjsg 	{ 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1207ccd5a2cSjsg 	{ 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1217ccd5a2cSjsg 	{ 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1227ccd5a2cSjsg 	{ 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1237ccd5a2cSjsg 	{ 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1247ccd5a2cSjsg 	{ 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1257ccd5a2cSjsg 	{ 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1267ccd5a2cSjsg 	{ 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1277ccd5a2cSjsg 	{ 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
1287ccd5a2cSjsg 	{ 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
1297ccd5a2cSjsg 	{ 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
1307ccd5a2cSjsg 	{ 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1317ccd5a2cSjsg 	{ 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1327ccd5a2cSjsg 	{ 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1337ccd5a2cSjsg 	{ 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1347ccd5a2cSjsg 	{ 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1357ccd5a2cSjsg 	{ 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1367ccd5a2cSjsg 	{ 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1377ccd5a2cSjsg 	{ 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1387ccd5a2cSjsg 	{ 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1397ccd5a2cSjsg 	{ 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1407ccd5a2cSjsg 	{ 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1417ccd5a2cSjsg 	{ 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1427ccd5a2cSjsg 	{ 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1437ccd5a2cSjsg 	{ 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1447ccd5a2cSjsg 	{ 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1457ccd5a2cSjsg 	{ 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
1467ccd5a2cSjsg 	{ 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
1477ccd5a2cSjsg 	{ 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
1487ccd5a2cSjsg 	{ 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1497ccd5a2cSjsg 	{ 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
1507ccd5a2cSjsg 	{ 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
1517ccd5a2cSjsg 	{ 0xFFFFFFFF }
1527ccd5a2cSjsg };
1537ccd5a2cSjsg 
1547ccd5a2cSjsg extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
1557ccd5a2cSjsg extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
1567ccd5a2cSjsg 				       u32 arb_freq_src, u32 arb_freq_dest);
1577ccd5a2cSjsg static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
1587ccd5a2cSjsg 					 struct atom_voltage_table_entry *voltage_table,
1597ccd5a2cSjsg 					 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
1607ccd5a2cSjsg static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
1617ccd5a2cSjsg static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
1627ccd5a2cSjsg 				       u32 target_tdp);
1637ccd5a2cSjsg static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
1647ccd5a2cSjsg 
1657f4dd379Sjsg static PPSMC_Result ci_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg);
1667ccd5a2cSjsg static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
1677ccd5a2cSjsg 						      PPSMC_Msg msg, u32 parameter);
1687ccd5a2cSjsg 
1697ccd5a2cSjsg static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev);
1707ccd5a2cSjsg static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1717ccd5a2cSjsg 
ci_get_pi(struct radeon_device * rdev)1727ccd5a2cSjsg static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
1737ccd5a2cSjsg {
1747ccd5a2cSjsg 	struct ci_power_info *pi = rdev->pm.dpm.priv;
1757ccd5a2cSjsg 
1767ccd5a2cSjsg 	return pi;
1777ccd5a2cSjsg }
1787ccd5a2cSjsg 
ci_get_ps(struct radeon_ps * rps)1797ccd5a2cSjsg static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
1807ccd5a2cSjsg {
1817ccd5a2cSjsg 	struct ci_ps *ps = rps->ps_priv;
1827ccd5a2cSjsg 
1837ccd5a2cSjsg 	return ps;
1847ccd5a2cSjsg }
1857ccd5a2cSjsg 
ci_initialize_powertune_defaults(struct radeon_device * rdev)1867ccd5a2cSjsg static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
1877ccd5a2cSjsg {
1887ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
1897ccd5a2cSjsg 
1907ccd5a2cSjsg 	switch (rdev->pdev->device) {
1917ccd5a2cSjsg 	case 0x6649:
1927ccd5a2cSjsg 	case 0x6650:
1937ccd5a2cSjsg 	case 0x6651:
1947ccd5a2cSjsg 	case 0x6658:
1957ccd5a2cSjsg 	case 0x665C:
1967ccd5a2cSjsg 	case 0x665D:
1977ccd5a2cSjsg 	default:
1987ccd5a2cSjsg 		pi->powertune_defaults = &defaults_bonaire_xt;
1997ccd5a2cSjsg 		break;
2007ccd5a2cSjsg 	case 0x6640:
2017ccd5a2cSjsg 	case 0x6641:
2027ccd5a2cSjsg 	case 0x6646:
2037ccd5a2cSjsg 	case 0x6647:
2047ccd5a2cSjsg 		pi->powertune_defaults = &defaults_saturn_xt;
2057ccd5a2cSjsg 		break;
2067ccd5a2cSjsg 	case 0x67B8:
2077ccd5a2cSjsg 	case 0x67B0:
2087ccd5a2cSjsg 		pi->powertune_defaults = &defaults_hawaii_xt;
2097ccd5a2cSjsg 		break;
2107ccd5a2cSjsg 	case 0x67BA:
2117ccd5a2cSjsg 	case 0x67B1:
2127ccd5a2cSjsg 		pi->powertune_defaults = &defaults_hawaii_pro;
2137ccd5a2cSjsg 		break;
2147ccd5a2cSjsg 	case 0x67A0:
2157ccd5a2cSjsg 	case 0x67A1:
2167ccd5a2cSjsg 	case 0x67A2:
2177ccd5a2cSjsg 	case 0x67A8:
2187ccd5a2cSjsg 	case 0x67A9:
2197ccd5a2cSjsg 	case 0x67AA:
2207ccd5a2cSjsg 	case 0x67B9:
2217ccd5a2cSjsg 	case 0x67BE:
2227ccd5a2cSjsg 		pi->powertune_defaults = &defaults_bonaire_xt;
2237ccd5a2cSjsg 		break;
2247ccd5a2cSjsg 	}
2257ccd5a2cSjsg 
2267ccd5a2cSjsg 	pi->dte_tj_offset = 0;
2277ccd5a2cSjsg 
2287ccd5a2cSjsg 	pi->caps_power_containment = true;
2297ccd5a2cSjsg 	pi->caps_cac = false;
2307ccd5a2cSjsg 	pi->caps_sq_ramping = false;
2317ccd5a2cSjsg 	pi->caps_db_ramping = false;
2327ccd5a2cSjsg 	pi->caps_td_ramping = false;
2337ccd5a2cSjsg 	pi->caps_tcp_ramping = false;
2347ccd5a2cSjsg 
2357ccd5a2cSjsg 	if (pi->caps_power_containment) {
2367ccd5a2cSjsg 		pi->caps_cac = true;
2377ccd5a2cSjsg 		if (rdev->family == CHIP_HAWAII)
2387ccd5a2cSjsg 			pi->enable_bapm_feature = false;
2397ccd5a2cSjsg 		else
2407ccd5a2cSjsg 			pi->enable_bapm_feature = true;
2417ccd5a2cSjsg 		pi->enable_tdc_limit_feature = true;
2427ccd5a2cSjsg 		pi->enable_pkg_pwr_tracking_feature = true;
2437ccd5a2cSjsg 	}
2447ccd5a2cSjsg }
2457ccd5a2cSjsg 
ci_convert_to_vid(u16 vddc)2467ccd5a2cSjsg static u8 ci_convert_to_vid(u16 vddc)
2477ccd5a2cSjsg {
2487ccd5a2cSjsg 	return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
2497ccd5a2cSjsg }
2507ccd5a2cSjsg 
ci_populate_bapm_vddc_vid_sidd(struct radeon_device * rdev)2517ccd5a2cSjsg static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
2527ccd5a2cSjsg {
2537ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
2547ccd5a2cSjsg 	u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
2557ccd5a2cSjsg 	u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
2567ccd5a2cSjsg 	u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
2577ccd5a2cSjsg 	u32 i;
2587ccd5a2cSjsg 
2597ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
2607ccd5a2cSjsg 		return -EINVAL;
2617ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
2627ccd5a2cSjsg 		return -EINVAL;
2637ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
2647ccd5a2cSjsg 	    rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
2657ccd5a2cSjsg 		return -EINVAL;
2667ccd5a2cSjsg 
2677ccd5a2cSjsg 	for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
2687ccd5a2cSjsg 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
2697ccd5a2cSjsg 			lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
2707ccd5a2cSjsg 			hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
2717ccd5a2cSjsg 			hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
2727ccd5a2cSjsg 		} else {
2737ccd5a2cSjsg 			lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
2747ccd5a2cSjsg 			hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
2757ccd5a2cSjsg 		}
2767ccd5a2cSjsg 	}
2777ccd5a2cSjsg 	return 0;
2787ccd5a2cSjsg }
2797ccd5a2cSjsg 
ci_populate_vddc_vid(struct radeon_device * rdev)2807ccd5a2cSjsg static int ci_populate_vddc_vid(struct radeon_device *rdev)
2817ccd5a2cSjsg {
2827ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
2837ccd5a2cSjsg 	u8 *vid = pi->smc_powertune_table.VddCVid;
2847ccd5a2cSjsg 	u32 i;
2857ccd5a2cSjsg 
2867ccd5a2cSjsg 	if (pi->vddc_voltage_table.count > 8)
2877ccd5a2cSjsg 		return -EINVAL;
2887ccd5a2cSjsg 
2897ccd5a2cSjsg 	for (i = 0; i < pi->vddc_voltage_table.count; i++)
2907ccd5a2cSjsg 		vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
2917ccd5a2cSjsg 
2927ccd5a2cSjsg 	return 0;
2937ccd5a2cSjsg }
2947ccd5a2cSjsg 
ci_populate_svi_load_line(struct radeon_device * rdev)2957ccd5a2cSjsg static int ci_populate_svi_load_line(struct radeon_device *rdev)
2967ccd5a2cSjsg {
2977ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
2987ccd5a2cSjsg 	const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
2997ccd5a2cSjsg 
3007ccd5a2cSjsg 	pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
3017ccd5a2cSjsg 	pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
3027ccd5a2cSjsg 	pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
3037ccd5a2cSjsg 	pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
3047ccd5a2cSjsg 
3057ccd5a2cSjsg 	return 0;
3067ccd5a2cSjsg }
3077ccd5a2cSjsg 
ci_populate_tdc_limit(struct radeon_device * rdev)3087ccd5a2cSjsg static int ci_populate_tdc_limit(struct radeon_device *rdev)
3097ccd5a2cSjsg {
3107ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
3117ccd5a2cSjsg 	const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
3127ccd5a2cSjsg 	u16 tdc_limit;
3137ccd5a2cSjsg 
3147ccd5a2cSjsg 	tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
3157ccd5a2cSjsg 	pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
3167ccd5a2cSjsg 	pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
3177ccd5a2cSjsg 		pt_defaults->tdc_vddc_throttle_release_limit_perc;
3187ccd5a2cSjsg 	pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
3197ccd5a2cSjsg 
3207ccd5a2cSjsg 	return 0;
3217ccd5a2cSjsg }
3227ccd5a2cSjsg 
ci_populate_dw8(struct radeon_device * rdev)3237ccd5a2cSjsg static int ci_populate_dw8(struct radeon_device *rdev)
3247ccd5a2cSjsg {
3257ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
3267ccd5a2cSjsg 	const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
3277ccd5a2cSjsg 	int ret;
3287ccd5a2cSjsg 
3297ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
3307ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
3317ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, PmFuseTable) +
3327ccd5a2cSjsg 				     offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
3337ccd5a2cSjsg 				     (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
3347ccd5a2cSjsg 				     pi->sram_end);
3357ccd5a2cSjsg 	if (ret)
3367ccd5a2cSjsg 		return -EINVAL;
3377ccd5a2cSjsg 	else
3387ccd5a2cSjsg 		pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
3397ccd5a2cSjsg 
3407ccd5a2cSjsg 	return 0;
3417ccd5a2cSjsg }
3427ccd5a2cSjsg 
ci_populate_fuzzy_fan(struct radeon_device * rdev)3437ccd5a2cSjsg static int ci_populate_fuzzy_fan(struct radeon_device *rdev)
3447ccd5a2cSjsg {
3457ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
3467ccd5a2cSjsg 
3477ccd5a2cSjsg 	if ((rdev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
3487ccd5a2cSjsg 	    (rdev->pm.dpm.fan.fan_output_sensitivity == 0))
3497ccd5a2cSjsg 		rdev->pm.dpm.fan.fan_output_sensitivity =
3507ccd5a2cSjsg 			rdev->pm.dpm.fan.default_fan_output_sensitivity;
3517ccd5a2cSjsg 
3527ccd5a2cSjsg 	pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
3537ccd5a2cSjsg 		cpu_to_be16(rdev->pm.dpm.fan.fan_output_sensitivity);
3547ccd5a2cSjsg 
3557ccd5a2cSjsg 	return 0;
3567ccd5a2cSjsg }
3577ccd5a2cSjsg 
ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device * rdev)3587ccd5a2cSjsg static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
3597ccd5a2cSjsg {
3607ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
3617ccd5a2cSjsg 	u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
3627ccd5a2cSjsg 	u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
3637ccd5a2cSjsg 	int i, min, max;
3647ccd5a2cSjsg 
3657ccd5a2cSjsg 	min = max = hi_vid[0];
3667ccd5a2cSjsg 	for (i = 0; i < 8; i++) {
3677ccd5a2cSjsg 		if (0 != hi_vid[i]) {
3687ccd5a2cSjsg 			if (min > hi_vid[i])
3697ccd5a2cSjsg 				min = hi_vid[i];
3707ccd5a2cSjsg 			if (max < hi_vid[i])
3717ccd5a2cSjsg 				max = hi_vid[i];
3727ccd5a2cSjsg 		}
3737ccd5a2cSjsg 
3747ccd5a2cSjsg 		if (0 != lo_vid[i]) {
3757ccd5a2cSjsg 			if (min > lo_vid[i])
3767ccd5a2cSjsg 				min = lo_vid[i];
3777ccd5a2cSjsg 			if (max < lo_vid[i])
3787ccd5a2cSjsg 				max = lo_vid[i];
3797ccd5a2cSjsg 		}
3807ccd5a2cSjsg 	}
3817ccd5a2cSjsg 
3827ccd5a2cSjsg 	if ((min == 0) || (max == 0))
3837ccd5a2cSjsg 		return -EINVAL;
3847ccd5a2cSjsg 	pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
3857ccd5a2cSjsg 	pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
3867ccd5a2cSjsg 
3877ccd5a2cSjsg 	return 0;
3887ccd5a2cSjsg }
3897ccd5a2cSjsg 
ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device * rdev)3907ccd5a2cSjsg static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
3917ccd5a2cSjsg {
3927ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
3931bb76ff1Sjsg 	u16 hi_sidd, lo_sidd;
3947ccd5a2cSjsg 	struct radeon_cac_tdp_table *cac_tdp_table =
3957ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.cac_tdp_table;
3967ccd5a2cSjsg 
3977ccd5a2cSjsg 	hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
3987ccd5a2cSjsg 	lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
3997ccd5a2cSjsg 
4007ccd5a2cSjsg 	pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
4017ccd5a2cSjsg 	pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
4027ccd5a2cSjsg 
4037ccd5a2cSjsg 	return 0;
4047ccd5a2cSjsg }
4057ccd5a2cSjsg 
ci_populate_bapm_parameters_in_dpm_table(struct radeon_device * rdev)4067ccd5a2cSjsg static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
4077ccd5a2cSjsg {
4087ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
4097ccd5a2cSjsg 	const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
4107ccd5a2cSjsg 	SMU7_Discrete_DpmTable  *dpm_table = &pi->smc_state_table;
4117ccd5a2cSjsg 	struct radeon_cac_tdp_table *cac_tdp_table =
4127ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.cac_tdp_table;
4137ccd5a2cSjsg 	struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
4147ccd5a2cSjsg 	int i, j, k;
4157ccd5a2cSjsg 	const u16 *def1;
4167ccd5a2cSjsg 	const u16 *def2;
4177ccd5a2cSjsg 
4187ccd5a2cSjsg 	dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
4197ccd5a2cSjsg 	dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
4207ccd5a2cSjsg 
4217ccd5a2cSjsg 	dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
4227ccd5a2cSjsg 	dpm_table->GpuTjMax =
4237ccd5a2cSjsg 		(u8)(pi->thermal_temp_setting.temperature_high / 1000);
4247ccd5a2cSjsg 	dpm_table->GpuTjHyst = 8;
4257ccd5a2cSjsg 
4267ccd5a2cSjsg 	dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
4277ccd5a2cSjsg 
4287ccd5a2cSjsg 	if (ppm) {
4297ccd5a2cSjsg 		dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
4307ccd5a2cSjsg 		dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
4317ccd5a2cSjsg 	} else {
4327ccd5a2cSjsg 		dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
4337ccd5a2cSjsg 		dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
4347ccd5a2cSjsg 	}
4357ccd5a2cSjsg 
4367ccd5a2cSjsg 	dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
4377ccd5a2cSjsg 	def1 = pt_defaults->bapmti_r;
4387ccd5a2cSjsg 	def2 = pt_defaults->bapmti_rc;
4397ccd5a2cSjsg 
4407ccd5a2cSjsg 	for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
4417ccd5a2cSjsg 		for (j = 0; j < SMU7_DTE_SOURCES; j++) {
4427ccd5a2cSjsg 			for (k = 0; k < SMU7_DTE_SINKS; k++) {
4437ccd5a2cSjsg 				dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
4447ccd5a2cSjsg 				dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
4457ccd5a2cSjsg 				def1++;
4467ccd5a2cSjsg 				def2++;
4477ccd5a2cSjsg 			}
4487ccd5a2cSjsg 		}
4497ccd5a2cSjsg 	}
4507ccd5a2cSjsg 
4517ccd5a2cSjsg 	return 0;
4527ccd5a2cSjsg }
4537ccd5a2cSjsg 
ci_populate_pm_base(struct radeon_device * rdev)4547ccd5a2cSjsg static int ci_populate_pm_base(struct radeon_device *rdev)
4557ccd5a2cSjsg {
4567ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
4577ccd5a2cSjsg 	u32 pm_fuse_table_offset;
4587ccd5a2cSjsg 	int ret;
4597ccd5a2cSjsg 
4607ccd5a2cSjsg 	if (pi->caps_power_containment) {
4617ccd5a2cSjsg 		ret = ci_read_smc_sram_dword(rdev,
4627ccd5a2cSjsg 					     SMU7_FIRMWARE_HEADER_LOCATION +
4637ccd5a2cSjsg 					     offsetof(SMU7_Firmware_Header, PmFuseTable),
4647ccd5a2cSjsg 					     &pm_fuse_table_offset, pi->sram_end);
4657ccd5a2cSjsg 		if (ret)
4667ccd5a2cSjsg 			return ret;
4677ccd5a2cSjsg 		ret = ci_populate_bapm_vddc_vid_sidd(rdev);
4687ccd5a2cSjsg 		if (ret)
4697ccd5a2cSjsg 			return ret;
4707ccd5a2cSjsg 		ret = ci_populate_vddc_vid(rdev);
4717ccd5a2cSjsg 		if (ret)
4727ccd5a2cSjsg 			return ret;
4737ccd5a2cSjsg 		ret = ci_populate_svi_load_line(rdev);
4747ccd5a2cSjsg 		if (ret)
4757ccd5a2cSjsg 			return ret;
4767ccd5a2cSjsg 		ret = ci_populate_tdc_limit(rdev);
4777ccd5a2cSjsg 		if (ret)
4787ccd5a2cSjsg 			return ret;
4797ccd5a2cSjsg 		ret = ci_populate_dw8(rdev);
4807ccd5a2cSjsg 		if (ret)
4817ccd5a2cSjsg 			return ret;
4827ccd5a2cSjsg 		ret = ci_populate_fuzzy_fan(rdev);
4837ccd5a2cSjsg 		if (ret)
4847ccd5a2cSjsg 			return ret;
4857ccd5a2cSjsg 		ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
4867ccd5a2cSjsg 		if (ret)
4877ccd5a2cSjsg 			return ret;
4887ccd5a2cSjsg 		ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
4897ccd5a2cSjsg 		if (ret)
4907ccd5a2cSjsg 			return ret;
4917ccd5a2cSjsg 		ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
4927ccd5a2cSjsg 					   (u8 *)&pi->smc_powertune_table,
4937ccd5a2cSjsg 					   sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
4947ccd5a2cSjsg 		if (ret)
4957ccd5a2cSjsg 			return ret;
4967ccd5a2cSjsg 	}
4977ccd5a2cSjsg 
4987ccd5a2cSjsg 	return 0;
4997ccd5a2cSjsg }
5007ccd5a2cSjsg 
ci_do_enable_didt(struct radeon_device * rdev,const bool enable)5017ccd5a2cSjsg static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
5027ccd5a2cSjsg {
5037ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
5047ccd5a2cSjsg 	u32 data;
5057ccd5a2cSjsg 
5067ccd5a2cSjsg 	if (pi->caps_sq_ramping) {
5077ccd5a2cSjsg 		data = RREG32_DIDT(DIDT_SQ_CTRL0);
5087ccd5a2cSjsg 		if (enable)
5097ccd5a2cSjsg 			data |= DIDT_CTRL_EN;
5107ccd5a2cSjsg 		else
5117ccd5a2cSjsg 			data &= ~DIDT_CTRL_EN;
5127ccd5a2cSjsg 		WREG32_DIDT(DIDT_SQ_CTRL0, data);
5137ccd5a2cSjsg 	}
5147ccd5a2cSjsg 
5157ccd5a2cSjsg 	if (pi->caps_db_ramping) {
5167ccd5a2cSjsg 		data = RREG32_DIDT(DIDT_DB_CTRL0);
5177ccd5a2cSjsg 		if (enable)
5187ccd5a2cSjsg 			data |= DIDT_CTRL_EN;
5197ccd5a2cSjsg 		else
5207ccd5a2cSjsg 			data &= ~DIDT_CTRL_EN;
5217ccd5a2cSjsg 		WREG32_DIDT(DIDT_DB_CTRL0, data);
5227ccd5a2cSjsg 	}
5237ccd5a2cSjsg 
5247ccd5a2cSjsg 	if (pi->caps_td_ramping) {
5257ccd5a2cSjsg 		data = RREG32_DIDT(DIDT_TD_CTRL0);
5267ccd5a2cSjsg 		if (enable)
5277ccd5a2cSjsg 			data |= DIDT_CTRL_EN;
5287ccd5a2cSjsg 		else
5297ccd5a2cSjsg 			data &= ~DIDT_CTRL_EN;
5307ccd5a2cSjsg 		WREG32_DIDT(DIDT_TD_CTRL0, data);
5317ccd5a2cSjsg 	}
5327ccd5a2cSjsg 
5337ccd5a2cSjsg 	if (pi->caps_tcp_ramping) {
5347ccd5a2cSjsg 		data = RREG32_DIDT(DIDT_TCP_CTRL0);
5357ccd5a2cSjsg 		if (enable)
5367ccd5a2cSjsg 			data |= DIDT_CTRL_EN;
5377ccd5a2cSjsg 		else
5387ccd5a2cSjsg 			data &= ~DIDT_CTRL_EN;
5397ccd5a2cSjsg 		WREG32_DIDT(DIDT_TCP_CTRL0, data);
5407ccd5a2cSjsg 	}
5417ccd5a2cSjsg }
5427ccd5a2cSjsg 
ci_program_pt_config_registers(struct radeon_device * rdev,const struct ci_pt_config_reg * cac_config_regs)5437ccd5a2cSjsg static int ci_program_pt_config_registers(struct radeon_device *rdev,
5447ccd5a2cSjsg 					  const struct ci_pt_config_reg *cac_config_regs)
5457ccd5a2cSjsg {
5467ccd5a2cSjsg 	const struct ci_pt_config_reg *config_regs = cac_config_regs;
5477ccd5a2cSjsg 	u32 data;
5487ccd5a2cSjsg 	u32 cache = 0;
5497ccd5a2cSjsg 
5507ccd5a2cSjsg 	if (config_regs == NULL)
5517ccd5a2cSjsg 		return -EINVAL;
5527ccd5a2cSjsg 
5537ccd5a2cSjsg 	while (config_regs->offset != 0xFFFFFFFF) {
5547ccd5a2cSjsg 		if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
5557ccd5a2cSjsg 			cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
5567ccd5a2cSjsg 		} else {
5577ccd5a2cSjsg 			switch (config_regs->type) {
5587ccd5a2cSjsg 			case CISLANDS_CONFIGREG_SMC_IND:
5597ccd5a2cSjsg 				data = RREG32_SMC(config_regs->offset);
5607ccd5a2cSjsg 				break;
5617ccd5a2cSjsg 			case CISLANDS_CONFIGREG_DIDT_IND:
5627ccd5a2cSjsg 				data = RREG32_DIDT(config_regs->offset);
5637ccd5a2cSjsg 				break;
5647ccd5a2cSjsg 			default:
5657ccd5a2cSjsg 				data = RREG32(config_regs->offset << 2);
5667ccd5a2cSjsg 				break;
5677ccd5a2cSjsg 			}
5687ccd5a2cSjsg 
5697ccd5a2cSjsg 			data &= ~config_regs->mask;
5707ccd5a2cSjsg 			data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
5717ccd5a2cSjsg 			data |= cache;
5727ccd5a2cSjsg 
5737ccd5a2cSjsg 			switch (config_regs->type) {
5747ccd5a2cSjsg 			case CISLANDS_CONFIGREG_SMC_IND:
5757ccd5a2cSjsg 				WREG32_SMC(config_regs->offset, data);
5767ccd5a2cSjsg 				break;
5777ccd5a2cSjsg 			case CISLANDS_CONFIGREG_DIDT_IND:
5787ccd5a2cSjsg 				WREG32_DIDT(config_regs->offset, data);
5797ccd5a2cSjsg 				break;
5807ccd5a2cSjsg 			default:
5817ccd5a2cSjsg 				WREG32(config_regs->offset << 2, data);
5827ccd5a2cSjsg 				break;
5837ccd5a2cSjsg 			}
5847ccd5a2cSjsg 			cache = 0;
5857ccd5a2cSjsg 		}
5867ccd5a2cSjsg 		config_regs++;
5877ccd5a2cSjsg 	}
5887ccd5a2cSjsg 	return 0;
5897ccd5a2cSjsg }
5907ccd5a2cSjsg 
ci_enable_didt(struct radeon_device * rdev,bool enable)5917ccd5a2cSjsg static int ci_enable_didt(struct radeon_device *rdev, bool enable)
5927ccd5a2cSjsg {
5937ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
5947ccd5a2cSjsg 	int ret;
5957ccd5a2cSjsg 
5967ccd5a2cSjsg 	if (pi->caps_sq_ramping || pi->caps_db_ramping ||
5977ccd5a2cSjsg 	    pi->caps_td_ramping || pi->caps_tcp_ramping) {
5987ccd5a2cSjsg 		cik_enter_rlc_safe_mode(rdev);
5997ccd5a2cSjsg 
6007ccd5a2cSjsg 		if (enable) {
6017ccd5a2cSjsg 			ret = ci_program_pt_config_registers(rdev, didt_config_ci);
6027ccd5a2cSjsg 			if (ret) {
6037ccd5a2cSjsg 				cik_exit_rlc_safe_mode(rdev);
6047ccd5a2cSjsg 				return ret;
6057ccd5a2cSjsg 			}
6067ccd5a2cSjsg 		}
6077ccd5a2cSjsg 
6087ccd5a2cSjsg 		ci_do_enable_didt(rdev, enable);
6097ccd5a2cSjsg 
6107ccd5a2cSjsg 		cik_exit_rlc_safe_mode(rdev);
6117ccd5a2cSjsg 	}
6127ccd5a2cSjsg 
6137ccd5a2cSjsg 	return 0;
6147ccd5a2cSjsg }
6157ccd5a2cSjsg 
ci_enable_power_containment(struct radeon_device * rdev,bool enable)6167ccd5a2cSjsg static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
6177ccd5a2cSjsg {
6187ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
6197ccd5a2cSjsg 	PPSMC_Result smc_result;
6207ccd5a2cSjsg 	int ret = 0;
6217ccd5a2cSjsg 
6227ccd5a2cSjsg 	if (enable) {
6237ccd5a2cSjsg 		pi->power_containment_features = 0;
6247ccd5a2cSjsg 		if (pi->caps_power_containment) {
6257ccd5a2cSjsg 			if (pi->enable_bapm_feature) {
6267ccd5a2cSjsg 				smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
6277ccd5a2cSjsg 				if (smc_result != PPSMC_Result_OK)
6287ccd5a2cSjsg 					ret = -EINVAL;
6297ccd5a2cSjsg 				else
6307ccd5a2cSjsg 					pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
6317ccd5a2cSjsg 			}
6327ccd5a2cSjsg 
6337ccd5a2cSjsg 			if (pi->enable_tdc_limit_feature) {
6347ccd5a2cSjsg 				smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
6357ccd5a2cSjsg 				if (smc_result != PPSMC_Result_OK)
6367ccd5a2cSjsg 					ret = -EINVAL;
6377ccd5a2cSjsg 				else
6387ccd5a2cSjsg 					pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
6397ccd5a2cSjsg 			}
6407ccd5a2cSjsg 
6417ccd5a2cSjsg 			if (pi->enable_pkg_pwr_tracking_feature) {
6427ccd5a2cSjsg 				smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
6437ccd5a2cSjsg 				if (smc_result != PPSMC_Result_OK) {
6447ccd5a2cSjsg 					ret = -EINVAL;
6457ccd5a2cSjsg 				} else {
6467ccd5a2cSjsg 					struct radeon_cac_tdp_table *cac_tdp_table =
6477ccd5a2cSjsg 						rdev->pm.dpm.dyn_state.cac_tdp_table;
6487ccd5a2cSjsg 					u32 default_pwr_limit =
6497ccd5a2cSjsg 						(u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
6507ccd5a2cSjsg 
6517ccd5a2cSjsg 					pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
6527ccd5a2cSjsg 
6537ccd5a2cSjsg 					ci_set_power_limit(rdev, default_pwr_limit);
6547ccd5a2cSjsg 				}
6557ccd5a2cSjsg 			}
6567ccd5a2cSjsg 		}
6577ccd5a2cSjsg 	} else {
6587ccd5a2cSjsg 		if (pi->caps_power_containment && pi->power_containment_features) {
6597ccd5a2cSjsg 			if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
6607ccd5a2cSjsg 				ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
6617ccd5a2cSjsg 
6627ccd5a2cSjsg 			if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
6637ccd5a2cSjsg 				ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
6647ccd5a2cSjsg 
6657ccd5a2cSjsg 			if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
6667ccd5a2cSjsg 				ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
6677ccd5a2cSjsg 			pi->power_containment_features = 0;
6687ccd5a2cSjsg 		}
6697ccd5a2cSjsg 	}
6707ccd5a2cSjsg 
6717ccd5a2cSjsg 	return ret;
6727ccd5a2cSjsg }
6737ccd5a2cSjsg 
ci_enable_smc_cac(struct radeon_device * rdev,bool enable)6747ccd5a2cSjsg static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
6757ccd5a2cSjsg {
6767ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
6777ccd5a2cSjsg 	PPSMC_Result smc_result;
6787ccd5a2cSjsg 	int ret = 0;
6797ccd5a2cSjsg 
6807ccd5a2cSjsg 	if (pi->caps_cac) {
6817ccd5a2cSjsg 		if (enable) {
6827ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
6837ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK) {
6847ccd5a2cSjsg 				ret = -EINVAL;
6857ccd5a2cSjsg 				pi->cac_enabled = false;
6867ccd5a2cSjsg 			} else {
6877ccd5a2cSjsg 				pi->cac_enabled = true;
6887ccd5a2cSjsg 			}
6897ccd5a2cSjsg 		} else if (pi->cac_enabled) {
6907ccd5a2cSjsg 			ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
6917ccd5a2cSjsg 			pi->cac_enabled = false;
6927ccd5a2cSjsg 		}
6937ccd5a2cSjsg 	}
6947ccd5a2cSjsg 
6957ccd5a2cSjsg 	return ret;
6967ccd5a2cSjsg }
6977ccd5a2cSjsg 
ci_enable_thermal_based_sclk_dpm(struct radeon_device * rdev,bool enable)6987ccd5a2cSjsg static int ci_enable_thermal_based_sclk_dpm(struct radeon_device *rdev,
6997ccd5a2cSjsg 					    bool enable)
7007ccd5a2cSjsg {
7017ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
7027ccd5a2cSjsg 	PPSMC_Result smc_result = PPSMC_Result_OK;
7037ccd5a2cSjsg 
7047ccd5a2cSjsg 	if (pi->thermal_sclk_dpm_enabled) {
7057ccd5a2cSjsg 		if (enable)
7067ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_ENABLE_THERMAL_DPM);
7077ccd5a2cSjsg 		else
7087ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DISABLE_THERMAL_DPM);
7097ccd5a2cSjsg 	}
7107ccd5a2cSjsg 
7117ccd5a2cSjsg 	if (smc_result == PPSMC_Result_OK)
7127ccd5a2cSjsg 		return 0;
7137ccd5a2cSjsg 	else
7147ccd5a2cSjsg 		return -EINVAL;
7157ccd5a2cSjsg }
7167ccd5a2cSjsg 
ci_power_control_set_level(struct radeon_device * rdev)7177ccd5a2cSjsg static int ci_power_control_set_level(struct radeon_device *rdev)
7187ccd5a2cSjsg {
7197ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
7207ccd5a2cSjsg 	struct radeon_cac_tdp_table *cac_tdp_table =
7217ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.cac_tdp_table;
7227ccd5a2cSjsg 	s32 adjust_percent;
7237ccd5a2cSjsg 	s32 target_tdp;
7247ccd5a2cSjsg 	int ret = 0;
7257ccd5a2cSjsg 	bool adjust_polarity = false; /* ??? */
7267ccd5a2cSjsg 
7277ccd5a2cSjsg 	if (pi->caps_power_containment) {
7287ccd5a2cSjsg 		adjust_percent = adjust_polarity ?
7297ccd5a2cSjsg 			rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
7307ccd5a2cSjsg 		target_tdp = ((100 + adjust_percent) *
7317ccd5a2cSjsg 			      (s32)cac_tdp_table->configurable_tdp) / 100;
7327ccd5a2cSjsg 
7337ccd5a2cSjsg 		ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
7347ccd5a2cSjsg 	}
7357ccd5a2cSjsg 
7367ccd5a2cSjsg 	return ret;
7377ccd5a2cSjsg }
7387ccd5a2cSjsg 
ci_dpm_powergate_uvd(struct radeon_device * rdev,bool gate)7397ccd5a2cSjsg void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
7407ccd5a2cSjsg {
7417ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
7427ccd5a2cSjsg 
7437ccd5a2cSjsg 	if (pi->uvd_power_gated == gate)
7447ccd5a2cSjsg 		return;
7457ccd5a2cSjsg 
7467ccd5a2cSjsg 	pi->uvd_power_gated = gate;
7477ccd5a2cSjsg 
7487ccd5a2cSjsg 	ci_update_uvd_dpm(rdev, gate);
7497ccd5a2cSjsg }
7507ccd5a2cSjsg 
ci_dpm_vblank_too_short(struct radeon_device * rdev)7517ccd5a2cSjsg bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
7527ccd5a2cSjsg {
7537ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
7547ccd5a2cSjsg 	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
7557ccd5a2cSjsg 	u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
7567ccd5a2cSjsg 
7577ccd5a2cSjsg 	/* disable mclk switching if the refresh is >120Hz, even if the
7587ccd5a2cSjsg         * blanking period would allow it
7597ccd5a2cSjsg         */
7607ccd5a2cSjsg 	if (r600_dpm_get_vrefresh(rdev) > 120)
7617ccd5a2cSjsg 		return true;
7627ccd5a2cSjsg 
7637ccd5a2cSjsg 	if (vblank_time < switch_limit)
7647ccd5a2cSjsg 		return true;
7657ccd5a2cSjsg 	else
7667ccd5a2cSjsg 		return false;
7677ccd5a2cSjsg 
7687ccd5a2cSjsg }
7697ccd5a2cSjsg 
ci_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * rps)7707ccd5a2cSjsg static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
7717ccd5a2cSjsg 					struct radeon_ps *rps)
7727ccd5a2cSjsg {
7737ccd5a2cSjsg 	struct ci_ps *ps = ci_get_ps(rps);
7747ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
7757ccd5a2cSjsg 	struct radeon_clock_and_voltage_limits *max_limits;
7767ccd5a2cSjsg 	bool disable_mclk_switching;
7777ccd5a2cSjsg 	u32 sclk, mclk;
7787ccd5a2cSjsg 	int i;
7797ccd5a2cSjsg 
7807ccd5a2cSjsg 	if (rps->vce_active) {
7817ccd5a2cSjsg 		rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
7827ccd5a2cSjsg 		rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
7837ccd5a2cSjsg 	} else {
7847ccd5a2cSjsg 		rps->evclk = 0;
7857ccd5a2cSjsg 		rps->ecclk = 0;
7867ccd5a2cSjsg 	}
7877ccd5a2cSjsg 
7887ccd5a2cSjsg 	if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
7897ccd5a2cSjsg 	    ci_dpm_vblank_too_short(rdev))
7907ccd5a2cSjsg 		disable_mclk_switching = true;
7917ccd5a2cSjsg 	else
7927ccd5a2cSjsg 		disable_mclk_switching = false;
7937ccd5a2cSjsg 
7947ccd5a2cSjsg 	if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
7957ccd5a2cSjsg 		pi->battery_state = true;
7967ccd5a2cSjsg 	else
7977ccd5a2cSjsg 		pi->battery_state = false;
7987ccd5a2cSjsg 
7997ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power)
8007ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
8017ccd5a2cSjsg 	else
8027ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
8037ccd5a2cSjsg 
8047ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power == false) {
8057ccd5a2cSjsg 		for (i = 0; i < ps->performance_level_count; i++) {
8067ccd5a2cSjsg 			if (ps->performance_levels[i].mclk > max_limits->mclk)
8077ccd5a2cSjsg 				ps->performance_levels[i].mclk = max_limits->mclk;
8087ccd5a2cSjsg 			if (ps->performance_levels[i].sclk > max_limits->sclk)
8097ccd5a2cSjsg 				ps->performance_levels[i].sclk = max_limits->sclk;
8107ccd5a2cSjsg 		}
8117ccd5a2cSjsg 	}
8127ccd5a2cSjsg 
8137ccd5a2cSjsg 	/* XXX validate the min clocks required for display */
8147ccd5a2cSjsg 
8157ccd5a2cSjsg 	if (disable_mclk_switching) {
8167ccd5a2cSjsg 		mclk  = ps->performance_levels[ps->performance_level_count - 1].mclk;
8177ccd5a2cSjsg 		sclk = ps->performance_levels[0].sclk;
8187ccd5a2cSjsg 	} else {
8197ccd5a2cSjsg 		mclk = ps->performance_levels[0].mclk;
8207ccd5a2cSjsg 		sclk = ps->performance_levels[0].sclk;
8217ccd5a2cSjsg 	}
8227ccd5a2cSjsg 
8237ccd5a2cSjsg 	if (rps->vce_active) {
8247ccd5a2cSjsg 		if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
8257ccd5a2cSjsg 			sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
8267ccd5a2cSjsg 		if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
8277ccd5a2cSjsg 			mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
8287ccd5a2cSjsg 	}
8297ccd5a2cSjsg 
8307ccd5a2cSjsg 	ps->performance_levels[0].sclk = sclk;
8317ccd5a2cSjsg 	ps->performance_levels[0].mclk = mclk;
8327ccd5a2cSjsg 
8337ccd5a2cSjsg 	if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
8347ccd5a2cSjsg 		ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
8357ccd5a2cSjsg 
8367ccd5a2cSjsg 	if (disable_mclk_switching) {
8377ccd5a2cSjsg 		if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
8387ccd5a2cSjsg 			ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
8397ccd5a2cSjsg 	} else {
8407ccd5a2cSjsg 		if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
8417ccd5a2cSjsg 			ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
8427ccd5a2cSjsg 	}
8437ccd5a2cSjsg }
8447ccd5a2cSjsg 
ci_thermal_set_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)8457ccd5a2cSjsg static int ci_thermal_set_temperature_range(struct radeon_device *rdev,
8467ccd5a2cSjsg 					    int min_temp, int max_temp)
8477ccd5a2cSjsg {
8487ccd5a2cSjsg 	int low_temp = 0 * 1000;
8497ccd5a2cSjsg 	int high_temp = 255 * 1000;
8507ccd5a2cSjsg 	u32 tmp;
8517ccd5a2cSjsg 
8527ccd5a2cSjsg 	if (low_temp < min_temp)
8537ccd5a2cSjsg 		low_temp = min_temp;
8547ccd5a2cSjsg 	if (high_temp > max_temp)
8557ccd5a2cSjsg 		high_temp = max_temp;
8567ccd5a2cSjsg 	if (high_temp < low_temp) {
8577ccd5a2cSjsg 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
8587ccd5a2cSjsg 		return -EINVAL;
8597ccd5a2cSjsg 	}
8607ccd5a2cSjsg 
8617ccd5a2cSjsg 	tmp = RREG32_SMC(CG_THERMAL_INT);
8627ccd5a2cSjsg 	tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
8637ccd5a2cSjsg 	tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
8647ccd5a2cSjsg 		CI_DIG_THERM_INTL(low_temp / 1000);
8657ccd5a2cSjsg 	WREG32_SMC(CG_THERMAL_INT, tmp);
8667ccd5a2cSjsg 
8677ccd5a2cSjsg #if 0
8687ccd5a2cSjsg 	/* XXX: need to figure out how to handle this properly */
8697ccd5a2cSjsg 	tmp = RREG32_SMC(CG_THERMAL_CTRL);
8707ccd5a2cSjsg 	tmp &= DIG_THERM_DPM_MASK;
8717ccd5a2cSjsg 	tmp |= DIG_THERM_DPM(high_temp / 1000);
8727ccd5a2cSjsg 	WREG32_SMC(CG_THERMAL_CTRL, tmp);
8737ccd5a2cSjsg #endif
8747ccd5a2cSjsg 
8757ccd5a2cSjsg 	rdev->pm.dpm.thermal.min_temp = low_temp;
8767ccd5a2cSjsg 	rdev->pm.dpm.thermal.max_temp = high_temp;
8777ccd5a2cSjsg 
8787ccd5a2cSjsg 	return 0;
8797ccd5a2cSjsg }
8807ccd5a2cSjsg 
ci_thermal_enable_alert(struct radeon_device * rdev,bool enable)8817ccd5a2cSjsg static int ci_thermal_enable_alert(struct radeon_device *rdev,
8827ccd5a2cSjsg 				   bool enable)
8837ccd5a2cSjsg {
8847ccd5a2cSjsg 	u32 thermal_int = RREG32_SMC(CG_THERMAL_INT);
8857ccd5a2cSjsg 	PPSMC_Result result;
8867ccd5a2cSjsg 
8877ccd5a2cSjsg 	if (enable) {
8887ccd5a2cSjsg 		thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
8897ccd5a2cSjsg 		WREG32_SMC(CG_THERMAL_INT, thermal_int);
8907ccd5a2cSjsg 		rdev->irq.dpm_thermal = false;
8917ccd5a2cSjsg 		result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Enable);
8927ccd5a2cSjsg 		if (result != PPSMC_Result_OK) {
8937ccd5a2cSjsg 			DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
8947ccd5a2cSjsg 			return -EINVAL;
8957ccd5a2cSjsg 		}
8967ccd5a2cSjsg 	} else {
8977ccd5a2cSjsg 		thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
8987ccd5a2cSjsg 		WREG32_SMC(CG_THERMAL_INT, thermal_int);
8997ccd5a2cSjsg 		rdev->irq.dpm_thermal = true;
9007ccd5a2cSjsg 		result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Disable);
9017ccd5a2cSjsg 		if (result != PPSMC_Result_OK) {
9027ccd5a2cSjsg 			DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
9037ccd5a2cSjsg 			return -EINVAL;
9047ccd5a2cSjsg 		}
9057ccd5a2cSjsg 	}
9067ccd5a2cSjsg 
9077ccd5a2cSjsg 	return 0;
9087ccd5a2cSjsg }
9097ccd5a2cSjsg 
ci_fan_ctrl_set_static_mode(struct radeon_device * rdev,u32 mode)9107ccd5a2cSjsg static void ci_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
9117ccd5a2cSjsg {
9127ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
9137ccd5a2cSjsg 	u32 tmp;
9147ccd5a2cSjsg 
9157ccd5a2cSjsg 	if (pi->fan_ctrl_is_in_default_mode) {
9167ccd5a2cSjsg 		tmp = (RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
9177ccd5a2cSjsg 		pi->fan_ctrl_default_mode = tmp;
9187ccd5a2cSjsg 		tmp = (RREG32_SMC(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
9197ccd5a2cSjsg 		pi->t_min = tmp;
9207ccd5a2cSjsg 		pi->fan_ctrl_is_in_default_mode = false;
9217ccd5a2cSjsg 	}
9227ccd5a2cSjsg 
9237ccd5a2cSjsg 	tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
9247ccd5a2cSjsg 	tmp |= TMIN(0);
9257ccd5a2cSjsg 	WREG32_SMC(CG_FDO_CTRL2, tmp);
9267ccd5a2cSjsg 
9277ccd5a2cSjsg 	tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
9287ccd5a2cSjsg 	tmp |= FDO_PWM_MODE(mode);
9297ccd5a2cSjsg 	WREG32_SMC(CG_FDO_CTRL2, tmp);
9307ccd5a2cSjsg }
9317ccd5a2cSjsg 
ci_thermal_setup_fan_table(struct radeon_device * rdev)9327ccd5a2cSjsg static int ci_thermal_setup_fan_table(struct radeon_device *rdev)
9337ccd5a2cSjsg {
9347ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
9357ccd5a2cSjsg 	SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
9367ccd5a2cSjsg 	u32 duty100;
9377ccd5a2cSjsg 	u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
9387ccd5a2cSjsg 	u16 fdo_min, slope1, slope2;
9397ccd5a2cSjsg 	u32 reference_clock, tmp;
9407ccd5a2cSjsg 	int ret;
9417ccd5a2cSjsg 	u64 tmp64;
9427ccd5a2cSjsg 
9437ccd5a2cSjsg 	if (!pi->fan_table_start) {
9447ccd5a2cSjsg 		rdev->pm.dpm.fan.ucode_fan_control = false;
9457ccd5a2cSjsg 		return 0;
9467ccd5a2cSjsg 	}
9477ccd5a2cSjsg 
9487ccd5a2cSjsg 	duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
9497ccd5a2cSjsg 
9507ccd5a2cSjsg 	if (duty100 == 0) {
9517ccd5a2cSjsg 		rdev->pm.dpm.fan.ucode_fan_control = false;
9527ccd5a2cSjsg 		return 0;
9537ccd5a2cSjsg 	}
9547ccd5a2cSjsg 
9557ccd5a2cSjsg 	tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
9567ccd5a2cSjsg 	do_div(tmp64, 10000);
9577ccd5a2cSjsg 	fdo_min = (u16)tmp64;
9587ccd5a2cSjsg 
9597ccd5a2cSjsg 	t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
9607ccd5a2cSjsg 	t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
9617ccd5a2cSjsg 
9627ccd5a2cSjsg 	pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
9637ccd5a2cSjsg 	pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
9647ccd5a2cSjsg 
9657ccd5a2cSjsg 	slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
9667ccd5a2cSjsg 	slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
9677ccd5a2cSjsg 
9687ccd5a2cSjsg 	fan_table.TempMin = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
9697ccd5a2cSjsg 	fan_table.TempMed = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
9707ccd5a2cSjsg 	fan_table.TempMax = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
9717ccd5a2cSjsg 
9727ccd5a2cSjsg 	fan_table.Slope1 = cpu_to_be16(slope1);
9737ccd5a2cSjsg 	fan_table.Slope2 = cpu_to_be16(slope2);
9747ccd5a2cSjsg 
9757ccd5a2cSjsg 	fan_table.FdoMin = cpu_to_be16(fdo_min);
9767ccd5a2cSjsg 
9777ccd5a2cSjsg 	fan_table.HystDown = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
9787ccd5a2cSjsg 
9797ccd5a2cSjsg 	fan_table.HystUp = cpu_to_be16(1);
9807ccd5a2cSjsg 
9817ccd5a2cSjsg 	fan_table.HystSlope = cpu_to_be16(1);
9827ccd5a2cSjsg 
9837ccd5a2cSjsg 	fan_table.TempRespLim = cpu_to_be16(5);
9847ccd5a2cSjsg 
9857ccd5a2cSjsg 	reference_clock = radeon_get_xclk(rdev);
9867ccd5a2cSjsg 
9877ccd5a2cSjsg 	fan_table.RefreshPeriod = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
9887ccd5a2cSjsg 					       reference_clock) / 1600);
9897ccd5a2cSjsg 
9907ccd5a2cSjsg 	fan_table.FdoMax = cpu_to_be16((u16)duty100);
9917ccd5a2cSjsg 
9927ccd5a2cSjsg 	tmp = (RREG32_SMC(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
9937ccd5a2cSjsg 	fan_table.TempSrc = (uint8_t)tmp;
9947ccd5a2cSjsg 
9957ccd5a2cSjsg 	ret = ci_copy_bytes_to_smc(rdev,
9967ccd5a2cSjsg 				   pi->fan_table_start,
9977ccd5a2cSjsg 				   (u8 *)(&fan_table),
9987ccd5a2cSjsg 				   sizeof(fan_table),
9997ccd5a2cSjsg 				   pi->sram_end);
10007ccd5a2cSjsg 
10017ccd5a2cSjsg 	if (ret) {
10027ccd5a2cSjsg 		DRM_ERROR("Failed to load fan table to the SMC.");
10037ccd5a2cSjsg 		rdev->pm.dpm.fan.ucode_fan_control = false;
10047ccd5a2cSjsg 	}
10057ccd5a2cSjsg 
10067ccd5a2cSjsg 	return 0;
10077ccd5a2cSjsg }
10087ccd5a2cSjsg 
ci_fan_ctrl_start_smc_fan_control(struct radeon_device * rdev)10097ccd5a2cSjsg static int ci_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
10107ccd5a2cSjsg {
10117ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
10127ccd5a2cSjsg 	PPSMC_Result ret;
10137ccd5a2cSjsg 
10147ccd5a2cSjsg 	if (pi->caps_od_fuzzy_fan_control_support) {
10157ccd5a2cSjsg 		ret = ci_send_msg_to_smc_with_parameter(rdev,
10167ccd5a2cSjsg 							PPSMC_StartFanControl,
10177ccd5a2cSjsg 							FAN_CONTROL_FUZZY);
10187ccd5a2cSjsg 		if (ret != PPSMC_Result_OK)
10197ccd5a2cSjsg 			return -EINVAL;
10207ccd5a2cSjsg 		ret = ci_send_msg_to_smc_with_parameter(rdev,
10217ccd5a2cSjsg 							PPSMC_MSG_SetFanPwmMax,
10227ccd5a2cSjsg 							rdev->pm.dpm.fan.default_max_fan_pwm);
10237ccd5a2cSjsg 		if (ret != PPSMC_Result_OK)
10247ccd5a2cSjsg 			return -EINVAL;
10257ccd5a2cSjsg 	} else {
10267ccd5a2cSjsg 		ret = ci_send_msg_to_smc_with_parameter(rdev,
10277ccd5a2cSjsg 							PPSMC_StartFanControl,
10287ccd5a2cSjsg 							FAN_CONTROL_TABLE);
10297ccd5a2cSjsg 		if (ret != PPSMC_Result_OK)
10307ccd5a2cSjsg 			return -EINVAL;
10317ccd5a2cSjsg 	}
10327ccd5a2cSjsg 
10337ccd5a2cSjsg 	pi->fan_is_controlled_by_smc = true;
10347ccd5a2cSjsg 	return 0;
10357ccd5a2cSjsg }
10367ccd5a2cSjsg 
ci_fan_ctrl_stop_smc_fan_control(struct radeon_device * rdev)10377ccd5a2cSjsg static int ci_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
10387ccd5a2cSjsg {
10397ccd5a2cSjsg 	PPSMC_Result ret;
10407ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
10417ccd5a2cSjsg 
10427ccd5a2cSjsg 	ret = ci_send_msg_to_smc(rdev, PPSMC_StopFanControl);
10437ccd5a2cSjsg 	if (ret == PPSMC_Result_OK) {
10447ccd5a2cSjsg 		pi->fan_is_controlled_by_smc = false;
10457ccd5a2cSjsg 		return 0;
10467ccd5a2cSjsg 	} else
10477ccd5a2cSjsg 		return -EINVAL;
10487ccd5a2cSjsg }
10497ccd5a2cSjsg 
ci_fan_ctrl_get_fan_speed_percent(struct radeon_device * rdev,u32 * speed)10507ccd5a2cSjsg int ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
10517ccd5a2cSjsg 					     u32 *speed)
10527ccd5a2cSjsg {
10537ccd5a2cSjsg 	u32 duty, duty100;
10547ccd5a2cSjsg 	u64 tmp64;
10557ccd5a2cSjsg 
10567ccd5a2cSjsg 	if (rdev->pm.no_fan)
10577ccd5a2cSjsg 		return -ENOENT;
10587ccd5a2cSjsg 
10597ccd5a2cSjsg 	duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
10607ccd5a2cSjsg 	duty = (RREG32_SMC(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
10617ccd5a2cSjsg 
10627ccd5a2cSjsg 	if (duty100 == 0)
10637ccd5a2cSjsg 		return -EINVAL;
10647ccd5a2cSjsg 
10657ccd5a2cSjsg 	tmp64 = (u64)duty * 100;
10667ccd5a2cSjsg 	do_div(tmp64, duty100);
10677ccd5a2cSjsg 	*speed = (u32)tmp64;
10687ccd5a2cSjsg 
10697ccd5a2cSjsg 	if (*speed > 100)
10707ccd5a2cSjsg 		*speed = 100;
10717ccd5a2cSjsg 
10727ccd5a2cSjsg 	return 0;
10737ccd5a2cSjsg }
10747ccd5a2cSjsg 
ci_fan_ctrl_set_fan_speed_percent(struct radeon_device * rdev,u32 speed)10757ccd5a2cSjsg int ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
10767ccd5a2cSjsg 					     u32 speed)
10777ccd5a2cSjsg {
10787ccd5a2cSjsg 	u32 tmp;
10797ccd5a2cSjsg 	u32 duty, duty100;
10807ccd5a2cSjsg 	u64 tmp64;
10817ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
10827ccd5a2cSjsg 
10837ccd5a2cSjsg 	if (rdev->pm.no_fan)
10847ccd5a2cSjsg 		return -ENOENT;
10857ccd5a2cSjsg 
10867ccd5a2cSjsg 	if (pi->fan_is_controlled_by_smc)
10877ccd5a2cSjsg 		return -EINVAL;
10887ccd5a2cSjsg 
10897ccd5a2cSjsg 	if (speed > 100)
10907ccd5a2cSjsg 		return -EINVAL;
10917ccd5a2cSjsg 
10927ccd5a2cSjsg 	duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
10937ccd5a2cSjsg 
10947ccd5a2cSjsg 	if (duty100 == 0)
10957ccd5a2cSjsg 		return -EINVAL;
10967ccd5a2cSjsg 
10977ccd5a2cSjsg 	tmp64 = (u64)speed * duty100;
10987ccd5a2cSjsg 	do_div(tmp64, 100);
10997ccd5a2cSjsg 	duty = (u32)tmp64;
11007ccd5a2cSjsg 
11017ccd5a2cSjsg 	tmp = RREG32_SMC(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
11027ccd5a2cSjsg 	tmp |= FDO_STATIC_DUTY(duty);
11037ccd5a2cSjsg 	WREG32_SMC(CG_FDO_CTRL0, tmp);
11047ccd5a2cSjsg 
11057ccd5a2cSjsg 	return 0;
11067ccd5a2cSjsg }
11077ccd5a2cSjsg 
ci_fan_ctrl_set_mode(struct radeon_device * rdev,u32 mode)11087ccd5a2cSjsg void ci_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
11097ccd5a2cSjsg {
11107ccd5a2cSjsg 	if (mode) {
11117ccd5a2cSjsg 		/* stop auto-manage */
11127ccd5a2cSjsg 		if (rdev->pm.dpm.fan.ucode_fan_control)
11137ccd5a2cSjsg 			ci_fan_ctrl_stop_smc_fan_control(rdev);
11147ccd5a2cSjsg 		ci_fan_ctrl_set_static_mode(rdev, mode);
11157ccd5a2cSjsg 	} else {
11167ccd5a2cSjsg 		/* restart auto-manage */
11177ccd5a2cSjsg 		if (rdev->pm.dpm.fan.ucode_fan_control)
11187ccd5a2cSjsg 			ci_thermal_start_smc_fan_control(rdev);
11197ccd5a2cSjsg 		else
11207ccd5a2cSjsg 			ci_fan_ctrl_set_default_mode(rdev);
11217ccd5a2cSjsg 	}
11227ccd5a2cSjsg }
11237ccd5a2cSjsg 
ci_fan_ctrl_get_mode(struct radeon_device * rdev)11247ccd5a2cSjsg u32 ci_fan_ctrl_get_mode(struct radeon_device *rdev)
11257ccd5a2cSjsg {
11267ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
11277ccd5a2cSjsg 	u32 tmp;
11287ccd5a2cSjsg 
11297ccd5a2cSjsg 	if (pi->fan_is_controlled_by_smc)
11307ccd5a2cSjsg 		return 0;
11317ccd5a2cSjsg 
11327ccd5a2cSjsg 	tmp = RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
11337ccd5a2cSjsg 	return (tmp >> FDO_PWM_MODE_SHIFT);
11347ccd5a2cSjsg }
11357ccd5a2cSjsg 
11367ccd5a2cSjsg #if 0
11377ccd5a2cSjsg static int ci_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
11387ccd5a2cSjsg 					 u32 *speed)
11397ccd5a2cSjsg {
11407ccd5a2cSjsg 	u32 tach_period;
11417ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
11427ccd5a2cSjsg 
11437ccd5a2cSjsg 	if (rdev->pm.no_fan)
11447ccd5a2cSjsg 		return -ENOENT;
11457ccd5a2cSjsg 
11467ccd5a2cSjsg 	if (rdev->pm.fan_pulses_per_revolution == 0)
11477ccd5a2cSjsg 		return -ENOENT;
11487ccd5a2cSjsg 
11497ccd5a2cSjsg 	tach_period = (RREG32_SMC(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
11507ccd5a2cSjsg 	if (tach_period == 0)
11517ccd5a2cSjsg 		return -ENOENT;
11527ccd5a2cSjsg 
11537ccd5a2cSjsg 	*speed = 60 * xclk * 10000 / tach_period;
11547ccd5a2cSjsg 
11557ccd5a2cSjsg 	return 0;
11567ccd5a2cSjsg }
11577ccd5a2cSjsg 
11587ccd5a2cSjsg static int ci_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
11597ccd5a2cSjsg 					 u32 speed)
11607ccd5a2cSjsg {
11617ccd5a2cSjsg 	u32 tach_period, tmp;
11627ccd5a2cSjsg 	u32 xclk = radeon_get_xclk(rdev);
11637ccd5a2cSjsg 
11647ccd5a2cSjsg 	if (rdev->pm.no_fan)
11657ccd5a2cSjsg 		return -ENOENT;
11667ccd5a2cSjsg 
11677ccd5a2cSjsg 	if (rdev->pm.fan_pulses_per_revolution == 0)
11687ccd5a2cSjsg 		return -ENOENT;
11697ccd5a2cSjsg 
11707ccd5a2cSjsg 	if ((speed < rdev->pm.fan_min_rpm) ||
11717ccd5a2cSjsg 	    (speed > rdev->pm.fan_max_rpm))
11727ccd5a2cSjsg 		return -EINVAL;
11737ccd5a2cSjsg 
11747ccd5a2cSjsg 	if (rdev->pm.dpm.fan.ucode_fan_control)
11757ccd5a2cSjsg 		ci_fan_ctrl_stop_smc_fan_control(rdev);
11767ccd5a2cSjsg 
11777ccd5a2cSjsg 	tach_period = 60 * xclk * 10000 / (8 * speed);
11787ccd5a2cSjsg 	tmp = RREG32_SMC(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
11797ccd5a2cSjsg 	tmp |= TARGET_PERIOD(tach_period);
11807ccd5a2cSjsg 	WREG32_SMC(CG_TACH_CTRL, tmp);
11817ccd5a2cSjsg 
11827ccd5a2cSjsg 	ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
11837ccd5a2cSjsg 
11847ccd5a2cSjsg 	return 0;
11857ccd5a2cSjsg }
11867ccd5a2cSjsg #endif
11877ccd5a2cSjsg 
ci_fan_ctrl_set_default_mode(struct radeon_device * rdev)11887ccd5a2cSjsg static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev)
11897ccd5a2cSjsg {
11907ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
11917ccd5a2cSjsg 	u32 tmp;
11927ccd5a2cSjsg 
11937ccd5a2cSjsg 	if (!pi->fan_ctrl_is_in_default_mode) {
11947ccd5a2cSjsg 		tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
11957ccd5a2cSjsg 		tmp |= FDO_PWM_MODE(pi->fan_ctrl_default_mode);
11967ccd5a2cSjsg 		WREG32_SMC(CG_FDO_CTRL2, tmp);
11977ccd5a2cSjsg 
11987ccd5a2cSjsg 		tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
11997ccd5a2cSjsg 		tmp |= TMIN(pi->t_min);
12007ccd5a2cSjsg 		WREG32_SMC(CG_FDO_CTRL2, tmp);
12017ccd5a2cSjsg 		pi->fan_ctrl_is_in_default_mode = true;
12027ccd5a2cSjsg 	}
12037ccd5a2cSjsg }
12047ccd5a2cSjsg 
ci_thermal_start_smc_fan_control(struct radeon_device * rdev)12057ccd5a2cSjsg static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev)
12067ccd5a2cSjsg {
12077ccd5a2cSjsg 	if (rdev->pm.dpm.fan.ucode_fan_control) {
12087ccd5a2cSjsg 		ci_fan_ctrl_start_smc_fan_control(rdev);
12097ccd5a2cSjsg 		ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
12107ccd5a2cSjsg 	}
12117ccd5a2cSjsg }
12127ccd5a2cSjsg 
ci_thermal_initialize(struct radeon_device * rdev)12137ccd5a2cSjsg static void ci_thermal_initialize(struct radeon_device *rdev)
12147ccd5a2cSjsg {
12157ccd5a2cSjsg 	u32 tmp;
12167ccd5a2cSjsg 
12177ccd5a2cSjsg 	if (rdev->pm.fan_pulses_per_revolution) {
12187ccd5a2cSjsg 		tmp = RREG32_SMC(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
12197ccd5a2cSjsg 		tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
12207ccd5a2cSjsg 		WREG32_SMC(CG_TACH_CTRL, tmp);
12217ccd5a2cSjsg 	}
12227ccd5a2cSjsg 
12237ccd5a2cSjsg 	tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
12247ccd5a2cSjsg 	tmp |= TACH_PWM_RESP_RATE(0x28);
12257ccd5a2cSjsg 	WREG32_SMC(CG_FDO_CTRL2, tmp);
12267ccd5a2cSjsg }
12277ccd5a2cSjsg 
ci_thermal_start_thermal_controller(struct radeon_device * rdev)12287ccd5a2cSjsg static int ci_thermal_start_thermal_controller(struct radeon_device *rdev)
12297ccd5a2cSjsg {
12307ccd5a2cSjsg 	int ret;
12317ccd5a2cSjsg 
12327ccd5a2cSjsg 	ci_thermal_initialize(rdev);
12337ccd5a2cSjsg 	ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
12347ccd5a2cSjsg 	if (ret)
12357ccd5a2cSjsg 		return ret;
12367ccd5a2cSjsg 	ret = ci_thermal_enable_alert(rdev, true);
12377ccd5a2cSjsg 	if (ret)
12387ccd5a2cSjsg 		return ret;
12397ccd5a2cSjsg 	if (rdev->pm.dpm.fan.ucode_fan_control) {
12407ccd5a2cSjsg 		ret = ci_thermal_setup_fan_table(rdev);
12417ccd5a2cSjsg 		if (ret)
12427ccd5a2cSjsg 			return ret;
12437ccd5a2cSjsg 		ci_thermal_start_smc_fan_control(rdev);
12447ccd5a2cSjsg 	}
12457ccd5a2cSjsg 
12467ccd5a2cSjsg 	return 0;
12477ccd5a2cSjsg }
12487ccd5a2cSjsg 
ci_thermal_stop_thermal_controller(struct radeon_device * rdev)12497ccd5a2cSjsg static void ci_thermal_stop_thermal_controller(struct radeon_device *rdev)
12507ccd5a2cSjsg {
12517ccd5a2cSjsg 	if (!rdev->pm.no_fan)
12527ccd5a2cSjsg 		ci_fan_ctrl_set_default_mode(rdev);
12537ccd5a2cSjsg }
12547ccd5a2cSjsg 
12557ccd5a2cSjsg #if 0
12567ccd5a2cSjsg static int ci_read_smc_soft_register(struct radeon_device *rdev,
12577ccd5a2cSjsg 				     u16 reg_offset, u32 *value)
12587ccd5a2cSjsg {
12597ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
12607ccd5a2cSjsg 
12617ccd5a2cSjsg 	return ci_read_smc_sram_dword(rdev,
12627ccd5a2cSjsg 				      pi->soft_regs_start + reg_offset,
12637ccd5a2cSjsg 				      value, pi->sram_end);
12647ccd5a2cSjsg }
12657ccd5a2cSjsg #endif
12667ccd5a2cSjsg 
ci_write_smc_soft_register(struct radeon_device * rdev,u16 reg_offset,u32 value)12677ccd5a2cSjsg static int ci_write_smc_soft_register(struct radeon_device *rdev,
12687ccd5a2cSjsg 				      u16 reg_offset, u32 value)
12697ccd5a2cSjsg {
12707ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
12717ccd5a2cSjsg 
12727ccd5a2cSjsg 	return ci_write_smc_sram_dword(rdev,
12737ccd5a2cSjsg 				       pi->soft_regs_start + reg_offset,
12747ccd5a2cSjsg 				       value, pi->sram_end);
12757ccd5a2cSjsg }
12767ccd5a2cSjsg 
ci_init_fps_limits(struct radeon_device * rdev)12777ccd5a2cSjsg static void ci_init_fps_limits(struct radeon_device *rdev)
12787ccd5a2cSjsg {
12797ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
12807ccd5a2cSjsg 	SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
12817ccd5a2cSjsg 
12827ccd5a2cSjsg 	if (pi->caps_fps) {
12837ccd5a2cSjsg 		u16 tmp;
12847ccd5a2cSjsg 
12857ccd5a2cSjsg 		tmp = 45;
12867ccd5a2cSjsg 		table->FpsHighT = cpu_to_be16(tmp);
12877ccd5a2cSjsg 
12887ccd5a2cSjsg 		tmp = 30;
12897ccd5a2cSjsg 		table->FpsLowT = cpu_to_be16(tmp);
12907ccd5a2cSjsg 	}
12917ccd5a2cSjsg }
12927ccd5a2cSjsg 
ci_update_sclk_t(struct radeon_device * rdev)12937ccd5a2cSjsg static int ci_update_sclk_t(struct radeon_device *rdev)
12947ccd5a2cSjsg {
12957ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
12967ccd5a2cSjsg 	int ret = 0;
12977ccd5a2cSjsg 	u32 low_sclk_interrupt_t = 0;
12987ccd5a2cSjsg 
12997ccd5a2cSjsg 	if (pi->caps_sclk_throttle_low_notification) {
13007ccd5a2cSjsg 		low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
13017ccd5a2cSjsg 
13027ccd5a2cSjsg 		ret = ci_copy_bytes_to_smc(rdev,
13037ccd5a2cSjsg 					   pi->dpm_table_start +
13047ccd5a2cSjsg 					   offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
13057ccd5a2cSjsg 					   (u8 *)&low_sclk_interrupt_t,
13067ccd5a2cSjsg 					   sizeof(u32), pi->sram_end);
13077ccd5a2cSjsg 
13087ccd5a2cSjsg 	}
13097ccd5a2cSjsg 
13107ccd5a2cSjsg 	return ret;
13117ccd5a2cSjsg }
13127ccd5a2cSjsg 
ci_get_leakage_voltages(struct radeon_device * rdev)13137ccd5a2cSjsg static void ci_get_leakage_voltages(struct radeon_device *rdev)
13147ccd5a2cSjsg {
13157ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
13167ccd5a2cSjsg 	u16 leakage_id, virtual_voltage_id;
13177ccd5a2cSjsg 	u16 vddc, vddci;
13187ccd5a2cSjsg 	int i;
13197ccd5a2cSjsg 
13207ccd5a2cSjsg 	pi->vddc_leakage.count = 0;
13217ccd5a2cSjsg 	pi->vddci_leakage.count = 0;
13227ccd5a2cSjsg 
13237ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
13247ccd5a2cSjsg 		for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
13257ccd5a2cSjsg 			virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
13267ccd5a2cSjsg 			if (radeon_atom_get_voltage_evv(rdev, virtual_voltage_id, &vddc) != 0)
13277ccd5a2cSjsg 				continue;
13287ccd5a2cSjsg 			if (vddc != 0 && vddc != virtual_voltage_id) {
13297ccd5a2cSjsg 				pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
13307ccd5a2cSjsg 				pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
13317ccd5a2cSjsg 				pi->vddc_leakage.count++;
13327ccd5a2cSjsg 			}
13337ccd5a2cSjsg 		}
13347ccd5a2cSjsg 	} else if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
13357ccd5a2cSjsg 		for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
13367ccd5a2cSjsg 			virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
13377ccd5a2cSjsg 			if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
13387ccd5a2cSjsg 										 virtual_voltage_id,
13397ccd5a2cSjsg 										 leakage_id) == 0) {
13407ccd5a2cSjsg 				if (vddc != 0 && vddc != virtual_voltage_id) {
13417ccd5a2cSjsg 					pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
13427ccd5a2cSjsg 					pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
13437ccd5a2cSjsg 					pi->vddc_leakage.count++;
13447ccd5a2cSjsg 				}
13457ccd5a2cSjsg 				if (vddci != 0 && vddci != virtual_voltage_id) {
13467ccd5a2cSjsg 					pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
13477ccd5a2cSjsg 					pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
13487ccd5a2cSjsg 					pi->vddci_leakage.count++;
13497ccd5a2cSjsg 				}
13507ccd5a2cSjsg 			}
13517ccd5a2cSjsg 		}
13527ccd5a2cSjsg 	}
13537ccd5a2cSjsg }
13547ccd5a2cSjsg 
ci_set_dpm_event_sources(struct radeon_device * rdev,u32 sources)13557ccd5a2cSjsg static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
13567ccd5a2cSjsg {
13577ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
13587ccd5a2cSjsg 	bool want_thermal_protection;
13597ccd5a2cSjsg 	u32 tmp;
13607ccd5a2cSjsg 
13617ccd5a2cSjsg 	switch (sources) {
13627ccd5a2cSjsg 	case 0:
13637ccd5a2cSjsg 	default:
13647ccd5a2cSjsg 		want_thermal_protection = false;
13657ccd5a2cSjsg 		break;
13667ccd5a2cSjsg 	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
13677ccd5a2cSjsg 		want_thermal_protection = true;
13687ccd5a2cSjsg 		break;
13697ccd5a2cSjsg 	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
13707ccd5a2cSjsg 		want_thermal_protection = true;
13717ccd5a2cSjsg 		break;
13727ccd5a2cSjsg 	case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
13737ccd5a2cSjsg 	      (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
13747ccd5a2cSjsg 		want_thermal_protection = true;
13757ccd5a2cSjsg 		break;
13767ccd5a2cSjsg 	}
13777ccd5a2cSjsg 
13787ccd5a2cSjsg 	if (want_thermal_protection) {
13797ccd5a2cSjsg 		tmp = RREG32_SMC(GENERAL_PWRMGT);
13807ccd5a2cSjsg 		if (pi->thermal_protection)
13817ccd5a2cSjsg 			tmp &= ~THERMAL_PROTECTION_DIS;
13827ccd5a2cSjsg 		else
13837ccd5a2cSjsg 			tmp |= THERMAL_PROTECTION_DIS;
13847ccd5a2cSjsg 		WREG32_SMC(GENERAL_PWRMGT, tmp);
13857ccd5a2cSjsg 	} else {
13867ccd5a2cSjsg 		tmp = RREG32_SMC(GENERAL_PWRMGT);
13877ccd5a2cSjsg 		tmp |= THERMAL_PROTECTION_DIS;
13887ccd5a2cSjsg 		WREG32_SMC(GENERAL_PWRMGT, tmp);
13897ccd5a2cSjsg 	}
13907ccd5a2cSjsg }
13917ccd5a2cSjsg 
ci_enable_auto_throttle_source(struct radeon_device * rdev,enum radeon_dpm_auto_throttle_src source,bool enable)13927ccd5a2cSjsg static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
13937ccd5a2cSjsg 					   enum radeon_dpm_auto_throttle_src source,
13947ccd5a2cSjsg 					   bool enable)
13957ccd5a2cSjsg {
13967ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
13977ccd5a2cSjsg 
13987ccd5a2cSjsg 	if (enable) {
13997ccd5a2cSjsg 		if (!(pi->active_auto_throttle_sources & (1 << source))) {
14007ccd5a2cSjsg 			pi->active_auto_throttle_sources |= 1 << source;
14017ccd5a2cSjsg 			ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
14027ccd5a2cSjsg 		}
14037ccd5a2cSjsg 	} else {
14047ccd5a2cSjsg 		if (pi->active_auto_throttle_sources & (1 << source)) {
14057ccd5a2cSjsg 			pi->active_auto_throttle_sources &= ~(1 << source);
14067ccd5a2cSjsg 			ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
14077ccd5a2cSjsg 		}
14087ccd5a2cSjsg 	}
14097ccd5a2cSjsg }
14107ccd5a2cSjsg 
ci_enable_vr_hot_gpio_interrupt(struct radeon_device * rdev)14117ccd5a2cSjsg static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
14127ccd5a2cSjsg {
14137ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
14147ccd5a2cSjsg 		ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
14157ccd5a2cSjsg }
14167ccd5a2cSjsg 
ci_unfreeze_sclk_mclk_dpm(struct radeon_device * rdev)14177ccd5a2cSjsg static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
14187ccd5a2cSjsg {
14197ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
14207ccd5a2cSjsg 	PPSMC_Result smc_result;
14217ccd5a2cSjsg 
14227ccd5a2cSjsg 	if (!pi->need_update_smu7_dpm_table)
14237ccd5a2cSjsg 		return 0;
14247ccd5a2cSjsg 
14257ccd5a2cSjsg 	if ((!pi->sclk_dpm_key_disabled) &&
14267ccd5a2cSjsg 	    (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
14277ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
14287ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
14297ccd5a2cSjsg 			return -EINVAL;
14307ccd5a2cSjsg 	}
14317ccd5a2cSjsg 
14327ccd5a2cSjsg 	if ((!pi->mclk_dpm_key_disabled) &&
14337ccd5a2cSjsg 	    (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
14347ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
14357ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
14367ccd5a2cSjsg 			return -EINVAL;
14377ccd5a2cSjsg 	}
14387ccd5a2cSjsg 
14397ccd5a2cSjsg 	pi->need_update_smu7_dpm_table = 0;
14407ccd5a2cSjsg 	return 0;
14417ccd5a2cSjsg }
14427ccd5a2cSjsg 
ci_enable_sclk_mclk_dpm(struct radeon_device * rdev,bool enable)14437ccd5a2cSjsg static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
14447ccd5a2cSjsg {
14457ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
14467ccd5a2cSjsg 	PPSMC_Result smc_result;
14477ccd5a2cSjsg 
14487ccd5a2cSjsg 	if (enable) {
14497ccd5a2cSjsg 		if (!pi->sclk_dpm_key_disabled) {
14507ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
14517ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK)
14527ccd5a2cSjsg 				return -EINVAL;
14537ccd5a2cSjsg 		}
14547ccd5a2cSjsg 
14557ccd5a2cSjsg 		if (!pi->mclk_dpm_key_disabled) {
14567ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
14577ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK)
14587ccd5a2cSjsg 				return -EINVAL;
14597ccd5a2cSjsg 
14607ccd5a2cSjsg 			WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
14617ccd5a2cSjsg 
14627ccd5a2cSjsg 			WREG32_SMC(LCAC_MC0_CNTL, 0x05);
14637ccd5a2cSjsg 			WREG32_SMC(LCAC_MC1_CNTL, 0x05);
14647ccd5a2cSjsg 			WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
14657ccd5a2cSjsg 
14667ccd5a2cSjsg 			udelay(10);
14677ccd5a2cSjsg 
14687ccd5a2cSjsg 			WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
14697ccd5a2cSjsg 			WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
14707ccd5a2cSjsg 			WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
14717ccd5a2cSjsg 		}
14727ccd5a2cSjsg 	} else {
14737ccd5a2cSjsg 		if (!pi->sclk_dpm_key_disabled) {
14747ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
14757ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK)
14767ccd5a2cSjsg 				return -EINVAL;
14777ccd5a2cSjsg 		}
14787ccd5a2cSjsg 
14797ccd5a2cSjsg 		if (!pi->mclk_dpm_key_disabled) {
14807ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
14817ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK)
14827ccd5a2cSjsg 				return -EINVAL;
14837ccd5a2cSjsg 		}
14847ccd5a2cSjsg 	}
14857ccd5a2cSjsg 
14867ccd5a2cSjsg 	return 0;
14877ccd5a2cSjsg }
14887ccd5a2cSjsg 
ci_start_dpm(struct radeon_device * rdev)14897ccd5a2cSjsg static int ci_start_dpm(struct radeon_device *rdev)
14907ccd5a2cSjsg {
14917ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
14927ccd5a2cSjsg 	PPSMC_Result smc_result;
14937ccd5a2cSjsg 	int ret;
14947ccd5a2cSjsg 	u32 tmp;
14957ccd5a2cSjsg 
14967ccd5a2cSjsg 	tmp = RREG32_SMC(GENERAL_PWRMGT);
14977ccd5a2cSjsg 	tmp |= GLOBAL_PWRMGT_EN;
14987ccd5a2cSjsg 	WREG32_SMC(GENERAL_PWRMGT, tmp);
14997ccd5a2cSjsg 
15007ccd5a2cSjsg 	tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
15017ccd5a2cSjsg 	tmp |= DYNAMIC_PM_EN;
15027ccd5a2cSjsg 	WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
15037ccd5a2cSjsg 
15047ccd5a2cSjsg 	ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
15057ccd5a2cSjsg 
15067ccd5a2cSjsg 	WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
15077ccd5a2cSjsg 
15087ccd5a2cSjsg 	smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
15097ccd5a2cSjsg 	if (smc_result != PPSMC_Result_OK)
15107ccd5a2cSjsg 		return -EINVAL;
15117ccd5a2cSjsg 
15127ccd5a2cSjsg 	ret = ci_enable_sclk_mclk_dpm(rdev, true);
15137ccd5a2cSjsg 	if (ret)
15147ccd5a2cSjsg 		return ret;
15157ccd5a2cSjsg 
15167ccd5a2cSjsg 	if (!pi->pcie_dpm_key_disabled) {
15177ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
15187ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
15197ccd5a2cSjsg 			return -EINVAL;
15207ccd5a2cSjsg 	}
15217ccd5a2cSjsg 
15227ccd5a2cSjsg 	return 0;
15237ccd5a2cSjsg }
15247ccd5a2cSjsg 
ci_freeze_sclk_mclk_dpm(struct radeon_device * rdev)15257ccd5a2cSjsg static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
15267ccd5a2cSjsg {
15277ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
15287ccd5a2cSjsg 	PPSMC_Result smc_result;
15297ccd5a2cSjsg 
15307ccd5a2cSjsg 	if (!pi->need_update_smu7_dpm_table)
15317ccd5a2cSjsg 		return 0;
15327ccd5a2cSjsg 
15337ccd5a2cSjsg 	if ((!pi->sclk_dpm_key_disabled) &&
15347ccd5a2cSjsg 	    (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
15357ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
15367ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
15377ccd5a2cSjsg 			return -EINVAL;
15387ccd5a2cSjsg 	}
15397ccd5a2cSjsg 
15407ccd5a2cSjsg 	if ((!pi->mclk_dpm_key_disabled) &&
15417ccd5a2cSjsg 	    (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
15427ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
15437ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
15447ccd5a2cSjsg 			return -EINVAL;
15457ccd5a2cSjsg 	}
15467ccd5a2cSjsg 
15477ccd5a2cSjsg 	return 0;
15487ccd5a2cSjsg }
15497ccd5a2cSjsg 
ci_stop_dpm(struct radeon_device * rdev)15507ccd5a2cSjsg static int ci_stop_dpm(struct radeon_device *rdev)
15517ccd5a2cSjsg {
15527ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
15537ccd5a2cSjsg 	PPSMC_Result smc_result;
15547ccd5a2cSjsg 	int ret;
15557ccd5a2cSjsg 	u32 tmp;
15567ccd5a2cSjsg 
15577ccd5a2cSjsg 	tmp = RREG32_SMC(GENERAL_PWRMGT);
15587ccd5a2cSjsg 	tmp &= ~GLOBAL_PWRMGT_EN;
15597ccd5a2cSjsg 	WREG32_SMC(GENERAL_PWRMGT, tmp);
15607ccd5a2cSjsg 
15617ccd5a2cSjsg 	tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
15627ccd5a2cSjsg 	tmp &= ~DYNAMIC_PM_EN;
15637ccd5a2cSjsg 	WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
15647ccd5a2cSjsg 
15657ccd5a2cSjsg 	if (!pi->pcie_dpm_key_disabled) {
15667ccd5a2cSjsg 		smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
15677ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
15687ccd5a2cSjsg 			return -EINVAL;
15697ccd5a2cSjsg 	}
15707ccd5a2cSjsg 
15717ccd5a2cSjsg 	ret = ci_enable_sclk_mclk_dpm(rdev, false);
15727ccd5a2cSjsg 	if (ret)
15737ccd5a2cSjsg 		return ret;
15747ccd5a2cSjsg 
15757ccd5a2cSjsg 	smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
15767ccd5a2cSjsg 	if (smc_result != PPSMC_Result_OK)
15777ccd5a2cSjsg 		return -EINVAL;
15787ccd5a2cSjsg 
15797ccd5a2cSjsg 	return 0;
15807ccd5a2cSjsg }
15817ccd5a2cSjsg 
ci_enable_sclk_control(struct radeon_device * rdev,bool enable)15827ccd5a2cSjsg static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
15837ccd5a2cSjsg {
15847ccd5a2cSjsg 	u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
15857ccd5a2cSjsg 
15867ccd5a2cSjsg 	if (enable)
15877ccd5a2cSjsg 		tmp &= ~SCLK_PWRMGT_OFF;
15887ccd5a2cSjsg 	else
15897ccd5a2cSjsg 		tmp |= SCLK_PWRMGT_OFF;
15907ccd5a2cSjsg 	WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
15917ccd5a2cSjsg }
15927ccd5a2cSjsg 
15937ccd5a2cSjsg #if 0
15947ccd5a2cSjsg static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
15957ccd5a2cSjsg 					bool ac_power)
15967ccd5a2cSjsg {
15977ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
15987ccd5a2cSjsg 	struct radeon_cac_tdp_table *cac_tdp_table =
15997ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.cac_tdp_table;
16007ccd5a2cSjsg 	u32 power_limit;
16017ccd5a2cSjsg 
16027ccd5a2cSjsg 	if (ac_power)
16037ccd5a2cSjsg 		power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
16047ccd5a2cSjsg 	else
16057ccd5a2cSjsg 		power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
16067ccd5a2cSjsg 
16077ccd5a2cSjsg 	ci_set_power_limit(rdev, power_limit);
16087ccd5a2cSjsg 
16097ccd5a2cSjsg 	if (pi->caps_automatic_dc_transition) {
16107ccd5a2cSjsg 		if (ac_power)
16117ccd5a2cSjsg 			ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
16127ccd5a2cSjsg 		else
16137ccd5a2cSjsg 			ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
16147ccd5a2cSjsg 	}
16157ccd5a2cSjsg 
16167ccd5a2cSjsg 	return 0;
16177ccd5a2cSjsg }
16187ccd5a2cSjsg #endif
16197ccd5a2cSjsg 
ci_send_msg_to_smc(struct radeon_device * rdev,PPSMC_Msg msg)16207f4dd379Sjsg static PPSMC_Result ci_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg)
16217f4dd379Sjsg {
16227f4dd379Sjsg 	u32 tmp;
16237f4dd379Sjsg 	int i;
16247f4dd379Sjsg 
16257f4dd379Sjsg 	if (!ci_is_smc_running(rdev))
16267f4dd379Sjsg 		return PPSMC_Result_Failed;
16277f4dd379Sjsg 
16287f4dd379Sjsg 	WREG32(SMC_MESSAGE_0, msg);
16297f4dd379Sjsg 
16307f4dd379Sjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
16317f4dd379Sjsg 		tmp = RREG32(SMC_RESP_0);
16327f4dd379Sjsg 		if (tmp != 0)
16337f4dd379Sjsg 			break;
16347f4dd379Sjsg 		udelay(1);
16357f4dd379Sjsg 	}
16367f4dd379Sjsg 	tmp = RREG32(SMC_RESP_0);
16377f4dd379Sjsg 
16387f4dd379Sjsg 	return (PPSMC_Result)tmp;
16397f4dd379Sjsg }
16407f4dd379Sjsg 
ci_send_msg_to_smc_with_parameter(struct radeon_device * rdev,PPSMC_Msg msg,u32 parameter)16417ccd5a2cSjsg static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
16427ccd5a2cSjsg 						      PPSMC_Msg msg, u32 parameter)
16437ccd5a2cSjsg {
16447ccd5a2cSjsg 	WREG32(SMC_MSG_ARG_0, parameter);
16457ccd5a2cSjsg 	return ci_send_msg_to_smc(rdev, msg);
16467ccd5a2cSjsg }
16477ccd5a2cSjsg 
ci_send_msg_to_smc_return_parameter(struct radeon_device * rdev,PPSMC_Msg msg,u32 * parameter)16487ccd5a2cSjsg static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
16497ccd5a2cSjsg 							PPSMC_Msg msg, u32 *parameter)
16507ccd5a2cSjsg {
16517ccd5a2cSjsg 	PPSMC_Result smc_result;
16527ccd5a2cSjsg 
16537ccd5a2cSjsg 	smc_result = ci_send_msg_to_smc(rdev, msg);
16547ccd5a2cSjsg 
16557ccd5a2cSjsg 	if ((smc_result == PPSMC_Result_OK) && parameter)
16567ccd5a2cSjsg 		*parameter = RREG32(SMC_MSG_ARG_0);
16577ccd5a2cSjsg 
16587ccd5a2cSjsg 	return smc_result;
16597ccd5a2cSjsg }
16607ccd5a2cSjsg 
ci_dpm_force_state_sclk(struct radeon_device * rdev,u32 n)16617ccd5a2cSjsg static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
16627ccd5a2cSjsg {
16637ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
16647ccd5a2cSjsg 
16657ccd5a2cSjsg 	if (!pi->sclk_dpm_key_disabled) {
16667ccd5a2cSjsg 		PPSMC_Result smc_result =
16677ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
16687ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
16697ccd5a2cSjsg 			return -EINVAL;
16707ccd5a2cSjsg 	}
16717ccd5a2cSjsg 
16727ccd5a2cSjsg 	return 0;
16737ccd5a2cSjsg }
16747ccd5a2cSjsg 
ci_dpm_force_state_mclk(struct radeon_device * rdev,u32 n)16757ccd5a2cSjsg static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
16767ccd5a2cSjsg {
16777ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
16787ccd5a2cSjsg 
16797ccd5a2cSjsg 	if (!pi->mclk_dpm_key_disabled) {
16807ccd5a2cSjsg 		PPSMC_Result smc_result =
16817ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
16827ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
16837ccd5a2cSjsg 			return -EINVAL;
16847ccd5a2cSjsg 	}
16857ccd5a2cSjsg 
16867ccd5a2cSjsg 	return 0;
16877ccd5a2cSjsg }
16887ccd5a2cSjsg 
ci_dpm_force_state_pcie(struct radeon_device * rdev,u32 n)16897ccd5a2cSjsg static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
16907ccd5a2cSjsg {
16917ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
16927ccd5a2cSjsg 
16937ccd5a2cSjsg 	if (!pi->pcie_dpm_key_disabled) {
16947ccd5a2cSjsg 		PPSMC_Result smc_result =
16957ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
16967ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
16977ccd5a2cSjsg 			return -EINVAL;
16987ccd5a2cSjsg 	}
16997ccd5a2cSjsg 
17007ccd5a2cSjsg 	return 0;
17017ccd5a2cSjsg }
17027ccd5a2cSjsg 
ci_set_power_limit(struct radeon_device * rdev,u32 n)17037ccd5a2cSjsg static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
17047ccd5a2cSjsg {
17057ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
17067ccd5a2cSjsg 
17077ccd5a2cSjsg 	if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
17087ccd5a2cSjsg 		PPSMC_Result smc_result =
17097ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
17107ccd5a2cSjsg 		if (smc_result != PPSMC_Result_OK)
17117ccd5a2cSjsg 			return -EINVAL;
17127ccd5a2cSjsg 	}
17137ccd5a2cSjsg 
17147ccd5a2cSjsg 	return 0;
17157ccd5a2cSjsg }
17167ccd5a2cSjsg 
ci_set_overdrive_target_tdp(struct radeon_device * rdev,u32 target_tdp)17177ccd5a2cSjsg static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
17187ccd5a2cSjsg 				       u32 target_tdp)
17197ccd5a2cSjsg {
17207ccd5a2cSjsg 	PPSMC_Result smc_result =
17217ccd5a2cSjsg 		ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
17227ccd5a2cSjsg 	if (smc_result != PPSMC_Result_OK)
17237ccd5a2cSjsg 		return -EINVAL;
17247ccd5a2cSjsg 	return 0;
17257ccd5a2cSjsg }
17267ccd5a2cSjsg 
17277ccd5a2cSjsg #if 0
17287ccd5a2cSjsg static int ci_set_boot_state(struct radeon_device *rdev)
17297ccd5a2cSjsg {
17307ccd5a2cSjsg 	return ci_enable_sclk_mclk_dpm(rdev, false);
17317ccd5a2cSjsg }
17327ccd5a2cSjsg #endif
17337ccd5a2cSjsg 
ci_get_average_sclk_freq(struct radeon_device * rdev)17347ccd5a2cSjsg static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
17357ccd5a2cSjsg {
17367ccd5a2cSjsg 	u32 sclk_freq;
17377ccd5a2cSjsg 	PPSMC_Result smc_result =
17387ccd5a2cSjsg 		ci_send_msg_to_smc_return_parameter(rdev,
17397ccd5a2cSjsg 						    PPSMC_MSG_API_GetSclkFrequency,
17407ccd5a2cSjsg 						    &sclk_freq);
17417ccd5a2cSjsg 	if (smc_result != PPSMC_Result_OK)
17427ccd5a2cSjsg 		sclk_freq = 0;
17437ccd5a2cSjsg 
17447ccd5a2cSjsg 	return sclk_freq;
17457ccd5a2cSjsg }
17467ccd5a2cSjsg 
ci_get_average_mclk_freq(struct radeon_device * rdev)17477ccd5a2cSjsg static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
17487ccd5a2cSjsg {
17497ccd5a2cSjsg 	u32 mclk_freq;
17507ccd5a2cSjsg 	PPSMC_Result smc_result =
17517ccd5a2cSjsg 		ci_send_msg_to_smc_return_parameter(rdev,
17527ccd5a2cSjsg 						    PPSMC_MSG_API_GetMclkFrequency,
17537ccd5a2cSjsg 						    &mclk_freq);
17547ccd5a2cSjsg 	if (smc_result != PPSMC_Result_OK)
17557ccd5a2cSjsg 		mclk_freq = 0;
17567ccd5a2cSjsg 
17577ccd5a2cSjsg 	return mclk_freq;
17587ccd5a2cSjsg }
17597ccd5a2cSjsg 
ci_dpm_start_smc(struct radeon_device * rdev)17607ccd5a2cSjsg static void ci_dpm_start_smc(struct radeon_device *rdev)
17617ccd5a2cSjsg {
17627ccd5a2cSjsg 	int i;
17637ccd5a2cSjsg 
17647ccd5a2cSjsg 	ci_program_jump_on_start(rdev);
17657ccd5a2cSjsg 	ci_start_smc_clock(rdev);
17667ccd5a2cSjsg 	ci_start_smc(rdev);
17677ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
17687ccd5a2cSjsg 		if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
17697ccd5a2cSjsg 			break;
17707ccd5a2cSjsg 	}
17717ccd5a2cSjsg }
17727ccd5a2cSjsg 
ci_dpm_stop_smc(struct radeon_device * rdev)17737ccd5a2cSjsg static void ci_dpm_stop_smc(struct radeon_device *rdev)
17747ccd5a2cSjsg {
17757ccd5a2cSjsg 	ci_reset_smc(rdev);
17767ccd5a2cSjsg 	ci_stop_smc_clock(rdev);
17777ccd5a2cSjsg }
17787ccd5a2cSjsg 
ci_process_firmware_header(struct radeon_device * rdev)17797ccd5a2cSjsg static int ci_process_firmware_header(struct radeon_device *rdev)
17807ccd5a2cSjsg {
17817ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
17827ccd5a2cSjsg 	u32 tmp;
17837ccd5a2cSjsg 	int ret;
17847ccd5a2cSjsg 
17857ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
17867ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
17877ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, DpmTable),
17887ccd5a2cSjsg 				     &tmp, pi->sram_end);
17897ccd5a2cSjsg 	if (ret)
17907ccd5a2cSjsg 		return ret;
17917ccd5a2cSjsg 
17927ccd5a2cSjsg 	pi->dpm_table_start = tmp;
17937ccd5a2cSjsg 
17947ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
17957ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
17967ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, SoftRegisters),
17977ccd5a2cSjsg 				     &tmp, pi->sram_end);
17987ccd5a2cSjsg 	if (ret)
17997ccd5a2cSjsg 		return ret;
18007ccd5a2cSjsg 
18017ccd5a2cSjsg 	pi->soft_regs_start = tmp;
18027ccd5a2cSjsg 
18037ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
18047ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
18057ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, mcRegisterTable),
18067ccd5a2cSjsg 				     &tmp, pi->sram_end);
18077ccd5a2cSjsg 	if (ret)
18087ccd5a2cSjsg 		return ret;
18097ccd5a2cSjsg 
18107ccd5a2cSjsg 	pi->mc_reg_table_start = tmp;
18117ccd5a2cSjsg 
18127ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
18137ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
18147ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, FanTable),
18157ccd5a2cSjsg 				     &tmp, pi->sram_end);
18167ccd5a2cSjsg 	if (ret)
18177ccd5a2cSjsg 		return ret;
18187ccd5a2cSjsg 
18197ccd5a2cSjsg 	pi->fan_table_start = tmp;
18207ccd5a2cSjsg 
18217ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev,
18227ccd5a2cSjsg 				     SMU7_FIRMWARE_HEADER_LOCATION +
18237ccd5a2cSjsg 				     offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
18247ccd5a2cSjsg 				     &tmp, pi->sram_end);
18257ccd5a2cSjsg 	if (ret)
18267ccd5a2cSjsg 		return ret;
18277ccd5a2cSjsg 
18287ccd5a2cSjsg 	pi->arb_table_start = tmp;
18297ccd5a2cSjsg 
18307ccd5a2cSjsg 	return 0;
18317ccd5a2cSjsg }
18327ccd5a2cSjsg 
ci_read_clock_registers(struct radeon_device * rdev)18337ccd5a2cSjsg static void ci_read_clock_registers(struct radeon_device *rdev)
18347ccd5a2cSjsg {
18357ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
18367ccd5a2cSjsg 
18377ccd5a2cSjsg 	pi->clock_registers.cg_spll_func_cntl =
18387ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_FUNC_CNTL);
18397ccd5a2cSjsg 	pi->clock_registers.cg_spll_func_cntl_2 =
18407ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
18417ccd5a2cSjsg 	pi->clock_registers.cg_spll_func_cntl_3 =
18427ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
18437ccd5a2cSjsg 	pi->clock_registers.cg_spll_func_cntl_4 =
18447ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
18457ccd5a2cSjsg 	pi->clock_registers.cg_spll_spread_spectrum =
18467ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
18477ccd5a2cSjsg 	pi->clock_registers.cg_spll_spread_spectrum_2 =
18487ccd5a2cSjsg 		RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
18497ccd5a2cSjsg 	pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
18507ccd5a2cSjsg 	pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
18517ccd5a2cSjsg 	pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
18527ccd5a2cSjsg 	pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
18537ccd5a2cSjsg 	pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
18547ccd5a2cSjsg 	pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
18557ccd5a2cSjsg 	pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
18567ccd5a2cSjsg 	pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
18577ccd5a2cSjsg 	pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
18587ccd5a2cSjsg }
18597ccd5a2cSjsg 
ci_init_sclk_t(struct radeon_device * rdev)18607ccd5a2cSjsg static void ci_init_sclk_t(struct radeon_device *rdev)
18617ccd5a2cSjsg {
18627ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
18637ccd5a2cSjsg 
18647ccd5a2cSjsg 	pi->low_sclk_interrupt_t = 0;
18657ccd5a2cSjsg }
18667ccd5a2cSjsg 
ci_enable_thermal_protection(struct radeon_device * rdev,bool enable)18677ccd5a2cSjsg static void ci_enable_thermal_protection(struct radeon_device *rdev,
18687ccd5a2cSjsg 					 bool enable)
18697ccd5a2cSjsg {
18707ccd5a2cSjsg 	u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
18717ccd5a2cSjsg 
18727ccd5a2cSjsg 	if (enable)
18737ccd5a2cSjsg 		tmp &= ~THERMAL_PROTECTION_DIS;
18747ccd5a2cSjsg 	else
18757ccd5a2cSjsg 		tmp |= THERMAL_PROTECTION_DIS;
18767ccd5a2cSjsg 	WREG32_SMC(GENERAL_PWRMGT, tmp);
18777ccd5a2cSjsg }
18787ccd5a2cSjsg 
ci_enable_acpi_power_management(struct radeon_device * rdev)18797ccd5a2cSjsg static void ci_enable_acpi_power_management(struct radeon_device *rdev)
18807ccd5a2cSjsg {
18817ccd5a2cSjsg 	u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
18827ccd5a2cSjsg 
18837ccd5a2cSjsg 	tmp |= STATIC_PM_EN;
18847ccd5a2cSjsg 
18857ccd5a2cSjsg 	WREG32_SMC(GENERAL_PWRMGT, tmp);
18867ccd5a2cSjsg }
18877ccd5a2cSjsg 
18887ccd5a2cSjsg #if 0
18897ccd5a2cSjsg static int ci_enter_ulp_state(struct radeon_device *rdev)
18907ccd5a2cSjsg {
18917ccd5a2cSjsg 
18927ccd5a2cSjsg 	WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
18937ccd5a2cSjsg 
18947ccd5a2cSjsg 	udelay(25000);
18957ccd5a2cSjsg 
18967ccd5a2cSjsg 	return 0;
18977ccd5a2cSjsg }
18987ccd5a2cSjsg 
18997ccd5a2cSjsg static int ci_exit_ulp_state(struct radeon_device *rdev)
19007ccd5a2cSjsg {
19017ccd5a2cSjsg 	int i;
19027ccd5a2cSjsg 
19037ccd5a2cSjsg 	WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
19047ccd5a2cSjsg 
19057ccd5a2cSjsg 	udelay(7000);
19067ccd5a2cSjsg 
19077ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
19087ccd5a2cSjsg 		if (RREG32(SMC_RESP_0) == 1)
19097ccd5a2cSjsg 			break;
19107ccd5a2cSjsg 		udelay(1000);
19117ccd5a2cSjsg 	}
19127ccd5a2cSjsg 
19137ccd5a2cSjsg 	return 0;
19147ccd5a2cSjsg }
19157ccd5a2cSjsg #endif
19167ccd5a2cSjsg 
ci_notify_smc_display_change(struct radeon_device * rdev,bool has_display)19177ccd5a2cSjsg static int ci_notify_smc_display_change(struct radeon_device *rdev,
19187ccd5a2cSjsg 					bool has_display)
19197ccd5a2cSjsg {
19207ccd5a2cSjsg 	PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
19217ccd5a2cSjsg 
19227ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?  0 : -EINVAL;
19237ccd5a2cSjsg }
19247ccd5a2cSjsg 
ci_enable_ds_master_switch(struct radeon_device * rdev,bool enable)19257ccd5a2cSjsg static int ci_enable_ds_master_switch(struct radeon_device *rdev,
19267ccd5a2cSjsg 				      bool enable)
19277ccd5a2cSjsg {
19287ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
19297ccd5a2cSjsg 
19307ccd5a2cSjsg 	if (enable) {
19317ccd5a2cSjsg 		if (pi->caps_sclk_ds) {
19327ccd5a2cSjsg 			if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
19337ccd5a2cSjsg 				return -EINVAL;
19347ccd5a2cSjsg 		} else {
19357ccd5a2cSjsg 			if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
19367ccd5a2cSjsg 				return -EINVAL;
19377ccd5a2cSjsg 		}
19387ccd5a2cSjsg 	} else {
19397ccd5a2cSjsg 		if (pi->caps_sclk_ds) {
19407ccd5a2cSjsg 			if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
19417ccd5a2cSjsg 				return -EINVAL;
19427ccd5a2cSjsg 		}
19437ccd5a2cSjsg 	}
19447ccd5a2cSjsg 
19457ccd5a2cSjsg 	return 0;
19467ccd5a2cSjsg }
19477ccd5a2cSjsg 
ci_program_display_gap(struct radeon_device * rdev)19487ccd5a2cSjsg static void ci_program_display_gap(struct radeon_device *rdev)
19497ccd5a2cSjsg {
19507ccd5a2cSjsg 	u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
19517ccd5a2cSjsg 	u32 pre_vbi_time_in_us;
19527ccd5a2cSjsg 	u32 frame_time_in_us;
19537ccd5a2cSjsg 	u32 ref_clock = rdev->clock.spll.reference_freq;
19547ccd5a2cSjsg 	u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
19557ccd5a2cSjsg 	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
19567ccd5a2cSjsg 
19577ccd5a2cSjsg 	tmp &= ~DISP_GAP_MASK;
19587ccd5a2cSjsg 	if (rdev->pm.dpm.new_active_crtc_count > 0)
19597ccd5a2cSjsg 		tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
19607ccd5a2cSjsg 	else
19617ccd5a2cSjsg 		tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
19627ccd5a2cSjsg 	WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
19637ccd5a2cSjsg 
19647ccd5a2cSjsg 	if (refresh_rate == 0)
19657ccd5a2cSjsg 		refresh_rate = 60;
19667ccd5a2cSjsg 	if (vblank_time == 0xffffffff)
19677ccd5a2cSjsg 		vblank_time = 500;
19687ccd5a2cSjsg 	frame_time_in_us = 1000000 / refresh_rate;
19697ccd5a2cSjsg 	pre_vbi_time_in_us =
19707ccd5a2cSjsg 		frame_time_in_us - 200 - vblank_time;
19717ccd5a2cSjsg 	tmp = pre_vbi_time_in_us * (ref_clock / 100);
19727ccd5a2cSjsg 
19737ccd5a2cSjsg 	WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
19747ccd5a2cSjsg 	ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
19757ccd5a2cSjsg 	ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
19767ccd5a2cSjsg 
19777ccd5a2cSjsg 
19787ccd5a2cSjsg 	ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
19797ccd5a2cSjsg 
19807ccd5a2cSjsg }
19817ccd5a2cSjsg 
ci_enable_spread_spectrum(struct radeon_device * rdev,bool enable)19827ccd5a2cSjsg static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
19837ccd5a2cSjsg {
19847ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
19857ccd5a2cSjsg 	u32 tmp;
19867ccd5a2cSjsg 
19877ccd5a2cSjsg 	if (enable) {
19887ccd5a2cSjsg 		if (pi->caps_sclk_ss_support) {
19897ccd5a2cSjsg 			tmp = RREG32_SMC(GENERAL_PWRMGT);
19907ccd5a2cSjsg 			tmp |= DYN_SPREAD_SPECTRUM_EN;
19917ccd5a2cSjsg 			WREG32_SMC(GENERAL_PWRMGT, tmp);
19927ccd5a2cSjsg 		}
19937ccd5a2cSjsg 	} else {
19947ccd5a2cSjsg 		tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
19957ccd5a2cSjsg 		tmp &= ~SSEN;
19967ccd5a2cSjsg 		WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
19977ccd5a2cSjsg 
19987ccd5a2cSjsg 		tmp = RREG32_SMC(GENERAL_PWRMGT);
19997ccd5a2cSjsg 		tmp &= ~DYN_SPREAD_SPECTRUM_EN;
20007ccd5a2cSjsg 		WREG32_SMC(GENERAL_PWRMGT, tmp);
20017ccd5a2cSjsg 	}
20027ccd5a2cSjsg }
20037ccd5a2cSjsg 
ci_program_sstp(struct radeon_device * rdev)20047ccd5a2cSjsg static void ci_program_sstp(struct radeon_device *rdev)
20057ccd5a2cSjsg {
20067ccd5a2cSjsg 	WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
20077ccd5a2cSjsg }
20087ccd5a2cSjsg 
ci_enable_display_gap(struct radeon_device * rdev)20097ccd5a2cSjsg static void ci_enable_display_gap(struct radeon_device *rdev)
20107ccd5a2cSjsg {
20117ccd5a2cSjsg 	u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
20127ccd5a2cSjsg 
20137ccd5a2cSjsg 	tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
20147ccd5a2cSjsg 	tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
20157ccd5a2cSjsg 		DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
20167ccd5a2cSjsg 
20177ccd5a2cSjsg 	WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
20187ccd5a2cSjsg }
20197ccd5a2cSjsg 
ci_program_vc(struct radeon_device * rdev)20207ccd5a2cSjsg static void ci_program_vc(struct radeon_device *rdev)
20217ccd5a2cSjsg {
20227ccd5a2cSjsg 	u32 tmp;
20237ccd5a2cSjsg 
20247ccd5a2cSjsg 	tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
20257ccd5a2cSjsg 	tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
20267ccd5a2cSjsg 	WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
20277ccd5a2cSjsg 
20287ccd5a2cSjsg 	WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
20297ccd5a2cSjsg 	WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
20307ccd5a2cSjsg 	WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
20317ccd5a2cSjsg 	WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
20327ccd5a2cSjsg 	WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
20337ccd5a2cSjsg 	WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
20347ccd5a2cSjsg 	WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
20357ccd5a2cSjsg 	WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
20367ccd5a2cSjsg }
20377ccd5a2cSjsg 
ci_clear_vc(struct radeon_device * rdev)20387ccd5a2cSjsg static void ci_clear_vc(struct radeon_device *rdev)
20397ccd5a2cSjsg {
20407ccd5a2cSjsg 	u32 tmp;
20417ccd5a2cSjsg 
20427ccd5a2cSjsg 	tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
20437ccd5a2cSjsg 	tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
20447ccd5a2cSjsg 	WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
20457ccd5a2cSjsg 
20467ccd5a2cSjsg 	WREG32_SMC(CG_FTV_0, 0);
20477ccd5a2cSjsg 	WREG32_SMC(CG_FTV_1, 0);
20487ccd5a2cSjsg 	WREG32_SMC(CG_FTV_2, 0);
20497ccd5a2cSjsg 	WREG32_SMC(CG_FTV_3, 0);
20507ccd5a2cSjsg 	WREG32_SMC(CG_FTV_4, 0);
20517ccd5a2cSjsg 	WREG32_SMC(CG_FTV_5, 0);
20527ccd5a2cSjsg 	WREG32_SMC(CG_FTV_6, 0);
20537ccd5a2cSjsg 	WREG32_SMC(CG_FTV_7, 0);
20547ccd5a2cSjsg }
20557ccd5a2cSjsg 
ci_upload_firmware(struct radeon_device * rdev)20567ccd5a2cSjsg static int ci_upload_firmware(struct radeon_device *rdev)
20577ccd5a2cSjsg {
20587ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
20591bb76ff1Sjsg 	int i;
20607ccd5a2cSjsg 
20617ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
20627ccd5a2cSjsg 		if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
20637ccd5a2cSjsg 			break;
20647ccd5a2cSjsg 	}
20657ccd5a2cSjsg 	WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
20667ccd5a2cSjsg 
20677ccd5a2cSjsg 	ci_stop_smc_clock(rdev);
20687ccd5a2cSjsg 	ci_reset_smc(rdev);
20697ccd5a2cSjsg 
20701bb76ff1Sjsg 	return ci_load_smc_ucode(rdev, pi->sram_end);
20717ccd5a2cSjsg 
20727ccd5a2cSjsg }
20737ccd5a2cSjsg 
ci_get_svi2_voltage_table(struct radeon_device * rdev,struct radeon_clock_voltage_dependency_table * voltage_dependency_table,struct atom_voltage_table * voltage_table)20747ccd5a2cSjsg static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
20757ccd5a2cSjsg 				     struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
20767ccd5a2cSjsg 				     struct atom_voltage_table *voltage_table)
20777ccd5a2cSjsg {
20787ccd5a2cSjsg 	u32 i;
20797ccd5a2cSjsg 
20807ccd5a2cSjsg 	if (voltage_dependency_table == NULL)
20817ccd5a2cSjsg 		return -EINVAL;
20827ccd5a2cSjsg 
20837ccd5a2cSjsg 	voltage_table->mask_low = 0;
20847ccd5a2cSjsg 	voltage_table->phase_delay = 0;
20857ccd5a2cSjsg 
20867ccd5a2cSjsg 	voltage_table->count = voltage_dependency_table->count;
20877ccd5a2cSjsg 	for (i = 0; i < voltage_table->count; i++) {
20887ccd5a2cSjsg 		voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
20897ccd5a2cSjsg 		voltage_table->entries[i].smio_low = 0;
20907ccd5a2cSjsg 	}
20917ccd5a2cSjsg 
20927ccd5a2cSjsg 	return 0;
20937ccd5a2cSjsg }
20947ccd5a2cSjsg 
ci_construct_voltage_tables(struct radeon_device * rdev)20957ccd5a2cSjsg static int ci_construct_voltage_tables(struct radeon_device *rdev)
20967ccd5a2cSjsg {
20977ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
20987ccd5a2cSjsg 	int ret;
20997ccd5a2cSjsg 
21007ccd5a2cSjsg 	if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
21017ccd5a2cSjsg 		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
21027ccd5a2cSjsg 						    VOLTAGE_OBJ_GPIO_LUT,
21037ccd5a2cSjsg 						    &pi->vddc_voltage_table);
21047ccd5a2cSjsg 		if (ret)
21057ccd5a2cSjsg 			return ret;
21067ccd5a2cSjsg 	} else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
21077ccd5a2cSjsg 		ret = ci_get_svi2_voltage_table(rdev,
21087ccd5a2cSjsg 						&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
21097ccd5a2cSjsg 						&pi->vddc_voltage_table);
21107ccd5a2cSjsg 		if (ret)
21117ccd5a2cSjsg 			return ret;
21127ccd5a2cSjsg 	}
21137ccd5a2cSjsg 
21147ccd5a2cSjsg 	if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
21157ccd5a2cSjsg 		si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
21167ccd5a2cSjsg 							 &pi->vddc_voltage_table);
21177ccd5a2cSjsg 
21187ccd5a2cSjsg 	if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
21197ccd5a2cSjsg 		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
21207ccd5a2cSjsg 						    VOLTAGE_OBJ_GPIO_LUT,
21217ccd5a2cSjsg 						    &pi->vddci_voltage_table);
21227ccd5a2cSjsg 		if (ret)
21237ccd5a2cSjsg 			return ret;
21247ccd5a2cSjsg 	} else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
21257ccd5a2cSjsg 		ret = ci_get_svi2_voltage_table(rdev,
21267ccd5a2cSjsg 						&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
21277ccd5a2cSjsg 						&pi->vddci_voltage_table);
21287ccd5a2cSjsg 		if (ret)
21297ccd5a2cSjsg 			return ret;
21307ccd5a2cSjsg 	}
21317ccd5a2cSjsg 
21327ccd5a2cSjsg 	if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
21337ccd5a2cSjsg 		si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
21347ccd5a2cSjsg 							 &pi->vddci_voltage_table);
21357ccd5a2cSjsg 
21367ccd5a2cSjsg 	if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
21377ccd5a2cSjsg 		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
21387ccd5a2cSjsg 						    VOLTAGE_OBJ_GPIO_LUT,
21397ccd5a2cSjsg 						    &pi->mvdd_voltage_table);
21407ccd5a2cSjsg 		if (ret)
21417ccd5a2cSjsg 			return ret;
21427ccd5a2cSjsg 	} else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
21437ccd5a2cSjsg 		ret = ci_get_svi2_voltage_table(rdev,
21447ccd5a2cSjsg 						&rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
21457ccd5a2cSjsg 						&pi->mvdd_voltage_table);
21467ccd5a2cSjsg 		if (ret)
21477ccd5a2cSjsg 			return ret;
21487ccd5a2cSjsg 	}
21497ccd5a2cSjsg 
21507ccd5a2cSjsg 	if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
21517ccd5a2cSjsg 		si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
21527ccd5a2cSjsg 							 &pi->mvdd_voltage_table);
21537ccd5a2cSjsg 
21547ccd5a2cSjsg 	return 0;
21557ccd5a2cSjsg }
21567ccd5a2cSjsg 
ci_populate_smc_voltage_table(struct radeon_device * rdev,struct atom_voltage_table_entry * voltage_table,SMU7_Discrete_VoltageLevel * smc_voltage_table)21577ccd5a2cSjsg static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
21587ccd5a2cSjsg 					  struct atom_voltage_table_entry *voltage_table,
21597ccd5a2cSjsg 					  SMU7_Discrete_VoltageLevel *smc_voltage_table)
21607ccd5a2cSjsg {
21617ccd5a2cSjsg 	int ret;
21627ccd5a2cSjsg 
21637ccd5a2cSjsg 	ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
21647ccd5a2cSjsg 					    &smc_voltage_table->StdVoltageHiSidd,
21657ccd5a2cSjsg 					    &smc_voltage_table->StdVoltageLoSidd);
21667ccd5a2cSjsg 
21677ccd5a2cSjsg 	if (ret) {
21687ccd5a2cSjsg 		smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
21697ccd5a2cSjsg 		smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
21707ccd5a2cSjsg 	}
21717ccd5a2cSjsg 
21727ccd5a2cSjsg 	smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
21737ccd5a2cSjsg 	smc_voltage_table->StdVoltageHiSidd =
21747ccd5a2cSjsg 		cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
21757ccd5a2cSjsg 	smc_voltage_table->StdVoltageLoSidd =
21767ccd5a2cSjsg 		cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
21777ccd5a2cSjsg }
21787ccd5a2cSjsg 
ci_populate_smc_vddc_table(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)21797ccd5a2cSjsg static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
21807ccd5a2cSjsg 				      SMU7_Discrete_DpmTable *table)
21817ccd5a2cSjsg {
21827ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
21837ccd5a2cSjsg 	unsigned int count;
21847ccd5a2cSjsg 
21857ccd5a2cSjsg 	table->VddcLevelCount = pi->vddc_voltage_table.count;
21867ccd5a2cSjsg 	for (count = 0; count < table->VddcLevelCount; count++) {
21877ccd5a2cSjsg 		ci_populate_smc_voltage_table(rdev,
21887ccd5a2cSjsg 					      &pi->vddc_voltage_table.entries[count],
21897ccd5a2cSjsg 					      &table->VddcLevel[count]);
21907ccd5a2cSjsg 
21917ccd5a2cSjsg 		if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
21927ccd5a2cSjsg 			table->VddcLevel[count].Smio |=
21937ccd5a2cSjsg 				pi->vddc_voltage_table.entries[count].smio_low;
21947ccd5a2cSjsg 		else
21957ccd5a2cSjsg 			table->VddcLevel[count].Smio = 0;
21967ccd5a2cSjsg 	}
21977ccd5a2cSjsg 	table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
21987ccd5a2cSjsg 
21997ccd5a2cSjsg 	return 0;
22007ccd5a2cSjsg }
22017ccd5a2cSjsg 
ci_populate_smc_vddci_table(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)22027ccd5a2cSjsg static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
22037ccd5a2cSjsg 				       SMU7_Discrete_DpmTable *table)
22047ccd5a2cSjsg {
22057ccd5a2cSjsg 	unsigned int count;
22067ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
22077ccd5a2cSjsg 
22087ccd5a2cSjsg 	table->VddciLevelCount = pi->vddci_voltage_table.count;
22097ccd5a2cSjsg 	for (count = 0; count < table->VddciLevelCount; count++) {
22107ccd5a2cSjsg 		ci_populate_smc_voltage_table(rdev,
22117ccd5a2cSjsg 					      &pi->vddci_voltage_table.entries[count],
22127ccd5a2cSjsg 					      &table->VddciLevel[count]);
22137ccd5a2cSjsg 
22147ccd5a2cSjsg 		if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
22157ccd5a2cSjsg 			table->VddciLevel[count].Smio |=
22167ccd5a2cSjsg 				pi->vddci_voltage_table.entries[count].smio_low;
22177ccd5a2cSjsg 		else
22187ccd5a2cSjsg 			table->VddciLevel[count].Smio = 0;
22197ccd5a2cSjsg 	}
22207ccd5a2cSjsg 	table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
22217ccd5a2cSjsg 
22227ccd5a2cSjsg 	return 0;
22237ccd5a2cSjsg }
22247ccd5a2cSjsg 
ci_populate_smc_mvdd_table(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)22257ccd5a2cSjsg static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
22267ccd5a2cSjsg 				      SMU7_Discrete_DpmTable *table)
22277ccd5a2cSjsg {
22287ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
22297ccd5a2cSjsg 	unsigned int count;
22307ccd5a2cSjsg 
22317ccd5a2cSjsg 	table->MvddLevelCount = pi->mvdd_voltage_table.count;
22327ccd5a2cSjsg 	for (count = 0; count < table->MvddLevelCount; count++) {
22337ccd5a2cSjsg 		ci_populate_smc_voltage_table(rdev,
22347ccd5a2cSjsg 					      &pi->mvdd_voltage_table.entries[count],
22357ccd5a2cSjsg 					      &table->MvddLevel[count]);
22367ccd5a2cSjsg 
22377ccd5a2cSjsg 		if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
22387ccd5a2cSjsg 			table->MvddLevel[count].Smio |=
22397ccd5a2cSjsg 				pi->mvdd_voltage_table.entries[count].smio_low;
22407ccd5a2cSjsg 		else
22417ccd5a2cSjsg 			table->MvddLevel[count].Smio = 0;
22427ccd5a2cSjsg 	}
22437ccd5a2cSjsg 	table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
22447ccd5a2cSjsg 
22457ccd5a2cSjsg 	return 0;
22467ccd5a2cSjsg }
22477ccd5a2cSjsg 
ci_populate_smc_voltage_tables(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)22487ccd5a2cSjsg static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
22497ccd5a2cSjsg 					  SMU7_Discrete_DpmTable *table)
22507ccd5a2cSjsg {
22517ccd5a2cSjsg 	int ret;
22527ccd5a2cSjsg 
22537ccd5a2cSjsg 	ret = ci_populate_smc_vddc_table(rdev, table);
22547ccd5a2cSjsg 	if (ret)
22557ccd5a2cSjsg 		return ret;
22567ccd5a2cSjsg 
22577ccd5a2cSjsg 	ret = ci_populate_smc_vddci_table(rdev, table);
22587ccd5a2cSjsg 	if (ret)
22597ccd5a2cSjsg 		return ret;
22607ccd5a2cSjsg 
22617ccd5a2cSjsg 	ret = ci_populate_smc_mvdd_table(rdev, table);
22627ccd5a2cSjsg 	if (ret)
22637ccd5a2cSjsg 		return ret;
22647ccd5a2cSjsg 
22657ccd5a2cSjsg 	return 0;
22667ccd5a2cSjsg }
22677ccd5a2cSjsg 
ci_populate_mvdd_value(struct radeon_device * rdev,u32 mclk,SMU7_Discrete_VoltageLevel * voltage)22687ccd5a2cSjsg static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
22697ccd5a2cSjsg 				  SMU7_Discrete_VoltageLevel *voltage)
22707ccd5a2cSjsg {
22717ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
22727ccd5a2cSjsg 	u32 i = 0;
22737ccd5a2cSjsg 
22747ccd5a2cSjsg 	if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
22757ccd5a2cSjsg 		for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
22767ccd5a2cSjsg 			if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
22777ccd5a2cSjsg 				voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
22787ccd5a2cSjsg 				break;
22797ccd5a2cSjsg 			}
22807ccd5a2cSjsg 		}
22817ccd5a2cSjsg 
22827ccd5a2cSjsg 		if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
22837ccd5a2cSjsg 			return -EINVAL;
22847ccd5a2cSjsg 	}
22857ccd5a2cSjsg 
22867ccd5a2cSjsg 	return -EINVAL;
22877ccd5a2cSjsg }
22887ccd5a2cSjsg 
ci_get_std_voltage_value_sidd(struct radeon_device * rdev,struct atom_voltage_table_entry * voltage_table,u16 * std_voltage_hi_sidd,u16 * std_voltage_lo_sidd)22897ccd5a2cSjsg static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
22907ccd5a2cSjsg 					 struct atom_voltage_table_entry *voltage_table,
22917ccd5a2cSjsg 					 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
22927ccd5a2cSjsg {
22937ccd5a2cSjsg 	u16 v_index, idx;
22947ccd5a2cSjsg 	bool voltage_found = false;
22957ccd5a2cSjsg 	*std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
22967ccd5a2cSjsg 	*std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
22977ccd5a2cSjsg 
22987ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
22997ccd5a2cSjsg 		return -EINVAL;
23007ccd5a2cSjsg 
23017ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
23027ccd5a2cSjsg 		for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
23037ccd5a2cSjsg 			if (voltage_table->value ==
23047ccd5a2cSjsg 			    rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
23057ccd5a2cSjsg 				voltage_found = true;
23067ccd5a2cSjsg 				if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
23077ccd5a2cSjsg 					idx = v_index;
23087ccd5a2cSjsg 				else
23097ccd5a2cSjsg 					idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
23107ccd5a2cSjsg 				*std_voltage_lo_sidd =
23117ccd5a2cSjsg 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
23127ccd5a2cSjsg 				*std_voltage_hi_sidd =
23137ccd5a2cSjsg 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
23147ccd5a2cSjsg 				break;
23157ccd5a2cSjsg 			}
23167ccd5a2cSjsg 		}
23177ccd5a2cSjsg 
23187ccd5a2cSjsg 		if (!voltage_found) {
23197ccd5a2cSjsg 			for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
23207ccd5a2cSjsg 				if (voltage_table->value <=
23217ccd5a2cSjsg 				    rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
23227ccd5a2cSjsg 					voltage_found = true;
23237ccd5a2cSjsg 					if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
23247ccd5a2cSjsg 						idx = v_index;
23257ccd5a2cSjsg 					else
23267ccd5a2cSjsg 						idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
23277ccd5a2cSjsg 					*std_voltage_lo_sidd =
23287ccd5a2cSjsg 						rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
23297ccd5a2cSjsg 					*std_voltage_hi_sidd =
23307ccd5a2cSjsg 						rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
23317ccd5a2cSjsg 					break;
23327ccd5a2cSjsg 				}
23337ccd5a2cSjsg 			}
23347ccd5a2cSjsg 		}
23357ccd5a2cSjsg 	}
23367ccd5a2cSjsg 
23377ccd5a2cSjsg 	return 0;
23387ccd5a2cSjsg }
23397ccd5a2cSjsg 
ci_populate_phase_value_based_on_sclk(struct radeon_device * rdev,const struct radeon_phase_shedding_limits_table * limits,u32 sclk,u32 * phase_shedding)23407ccd5a2cSjsg static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
23417ccd5a2cSjsg 						  const struct radeon_phase_shedding_limits_table *limits,
23427ccd5a2cSjsg 						  u32 sclk,
23437ccd5a2cSjsg 						  u32 *phase_shedding)
23447ccd5a2cSjsg {
23457ccd5a2cSjsg 	unsigned int i;
23467ccd5a2cSjsg 
23477ccd5a2cSjsg 	*phase_shedding = 1;
23487ccd5a2cSjsg 
23497ccd5a2cSjsg 	for (i = 0; i < limits->count; i++) {
23507ccd5a2cSjsg 		if (sclk < limits->entries[i].sclk) {
23517ccd5a2cSjsg 			*phase_shedding = i;
23527ccd5a2cSjsg 			break;
23537ccd5a2cSjsg 		}
23547ccd5a2cSjsg 	}
23557ccd5a2cSjsg }
23567ccd5a2cSjsg 
ci_populate_phase_value_based_on_mclk(struct radeon_device * rdev,const struct radeon_phase_shedding_limits_table * limits,u32 mclk,u32 * phase_shedding)23577ccd5a2cSjsg static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
23587ccd5a2cSjsg 						  const struct radeon_phase_shedding_limits_table *limits,
23597ccd5a2cSjsg 						  u32 mclk,
23607ccd5a2cSjsg 						  u32 *phase_shedding)
23617ccd5a2cSjsg {
23627ccd5a2cSjsg 	unsigned int i;
23637ccd5a2cSjsg 
23647ccd5a2cSjsg 	*phase_shedding = 1;
23657ccd5a2cSjsg 
23667ccd5a2cSjsg 	for (i = 0; i < limits->count; i++) {
23677ccd5a2cSjsg 		if (mclk < limits->entries[i].mclk) {
23687ccd5a2cSjsg 			*phase_shedding = i;
23697ccd5a2cSjsg 			break;
23707ccd5a2cSjsg 		}
23717ccd5a2cSjsg 	}
23727ccd5a2cSjsg }
23737ccd5a2cSjsg 
ci_init_arb_table_index(struct radeon_device * rdev)23747ccd5a2cSjsg static int ci_init_arb_table_index(struct radeon_device *rdev)
23757ccd5a2cSjsg {
23767ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
23777ccd5a2cSjsg 	u32 tmp;
23787ccd5a2cSjsg 	int ret;
23797ccd5a2cSjsg 
23807ccd5a2cSjsg 	ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
23817ccd5a2cSjsg 				     &tmp, pi->sram_end);
23827ccd5a2cSjsg 	if (ret)
23837ccd5a2cSjsg 		return ret;
23847ccd5a2cSjsg 
23857ccd5a2cSjsg 	tmp &= 0x00FFFFFF;
23867ccd5a2cSjsg 	tmp |= MC_CG_ARB_FREQ_F1 << 24;
23877ccd5a2cSjsg 
23887ccd5a2cSjsg 	return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
23897ccd5a2cSjsg 				       tmp, pi->sram_end);
23907ccd5a2cSjsg }
23917ccd5a2cSjsg 
ci_get_dependency_volt_by_clk(struct radeon_device * rdev,struct radeon_clock_voltage_dependency_table * allowed_clock_voltage_table,u32 clock,u32 * voltage)23927ccd5a2cSjsg static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
23937ccd5a2cSjsg 					 struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
23947ccd5a2cSjsg 					 u32 clock, u32 *voltage)
23957ccd5a2cSjsg {
23967ccd5a2cSjsg 	u32 i = 0;
23977ccd5a2cSjsg 
23987ccd5a2cSjsg 	if (allowed_clock_voltage_table->count == 0)
23997ccd5a2cSjsg 		return -EINVAL;
24007ccd5a2cSjsg 
24017ccd5a2cSjsg 	for (i = 0; i < allowed_clock_voltage_table->count; i++) {
24027ccd5a2cSjsg 		if (allowed_clock_voltage_table->entries[i].clk >= clock) {
24037ccd5a2cSjsg 			*voltage = allowed_clock_voltage_table->entries[i].v;
24047ccd5a2cSjsg 			return 0;
24057ccd5a2cSjsg 		}
24067ccd5a2cSjsg 	}
24077ccd5a2cSjsg 
24087ccd5a2cSjsg 	*voltage = allowed_clock_voltage_table->entries[i-1].v;
24097ccd5a2cSjsg 
24107ccd5a2cSjsg 	return 0;
24117ccd5a2cSjsg }
24127ccd5a2cSjsg 
ci_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)24137ccd5a2cSjsg static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
24147ccd5a2cSjsg 					     u32 sclk, u32 min_sclk_in_sr)
24157ccd5a2cSjsg {
24167ccd5a2cSjsg 	u32 i;
24177ccd5a2cSjsg 	u32 tmp;
24187ccd5a2cSjsg 	u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
24197ccd5a2cSjsg 		min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
24207ccd5a2cSjsg 
24217ccd5a2cSjsg 	if (sclk < min)
24227ccd5a2cSjsg 		return 0;
24237ccd5a2cSjsg 
24247ccd5a2cSjsg 	for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID;  ; i--) {
24257ccd5a2cSjsg 		tmp = sclk / (1 << i);
24267ccd5a2cSjsg 		if (tmp >= min || i == 0)
24277ccd5a2cSjsg 			break;
24287ccd5a2cSjsg 	}
24297ccd5a2cSjsg 
24307ccd5a2cSjsg 	return (u8)i;
24317ccd5a2cSjsg }
24327ccd5a2cSjsg 
ci_initial_switch_from_arb_f0_to_f1(struct radeon_device * rdev)24337ccd5a2cSjsg static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
24347ccd5a2cSjsg {
24357ccd5a2cSjsg 	return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
24367ccd5a2cSjsg }
24377ccd5a2cSjsg 
ci_reset_to_default(struct radeon_device * rdev)24387ccd5a2cSjsg static int ci_reset_to_default(struct radeon_device *rdev)
24397ccd5a2cSjsg {
24407ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
24417ccd5a2cSjsg 		0 : -EINVAL;
24427ccd5a2cSjsg }
24437ccd5a2cSjsg 
ci_force_switch_to_arb_f0(struct radeon_device * rdev)24447ccd5a2cSjsg static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
24457ccd5a2cSjsg {
24467ccd5a2cSjsg 	u32 tmp;
24477ccd5a2cSjsg 
24487ccd5a2cSjsg 	tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
24497ccd5a2cSjsg 
24507ccd5a2cSjsg 	if (tmp == MC_CG_ARB_FREQ_F0)
24517ccd5a2cSjsg 		return 0;
24527ccd5a2cSjsg 
24537ccd5a2cSjsg 	return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
24547ccd5a2cSjsg }
24557ccd5a2cSjsg 
ci_register_patching_mc_arb(struct radeon_device * rdev,const u32 engine_clock,const u32 memory_clock,u32 * dram_timimg2)24567ccd5a2cSjsg static void ci_register_patching_mc_arb(struct radeon_device *rdev,
24577ccd5a2cSjsg 					const u32 engine_clock,
24587ccd5a2cSjsg 					const u32 memory_clock,
24597ccd5a2cSjsg 					u32 *dram_timimg2)
24607ccd5a2cSjsg {
24617ccd5a2cSjsg 	bool patch;
24627ccd5a2cSjsg 	u32 tmp, tmp2;
24637ccd5a2cSjsg 
24647ccd5a2cSjsg 	tmp = RREG32(MC_SEQ_MISC0);
24657ccd5a2cSjsg 	patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
24667ccd5a2cSjsg 
24677ccd5a2cSjsg 	if (patch &&
24687ccd5a2cSjsg 	    ((rdev->pdev->device == 0x67B0) ||
24697ccd5a2cSjsg 	     (rdev->pdev->device == 0x67B1))) {
24707ccd5a2cSjsg 		if ((memory_clock > 100000) && (memory_clock <= 125000)) {
24717ccd5a2cSjsg 			tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
24727ccd5a2cSjsg 			*dram_timimg2 &= ~0x00ff0000;
24737ccd5a2cSjsg 			*dram_timimg2 |= tmp2 << 16;
24747ccd5a2cSjsg 		} else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
24757ccd5a2cSjsg 			tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
24767ccd5a2cSjsg 			*dram_timimg2 &= ~0x00ff0000;
24777ccd5a2cSjsg 			*dram_timimg2 |= tmp2 << 16;
24787ccd5a2cSjsg 		}
24797ccd5a2cSjsg 	}
24807ccd5a2cSjsg }
24817ccd5a2cSjsg 
24827ccd5a2cSjsg 
ci_populate_memory_timing_parameters(struct radeon_device * rdev,u32 sclk,u32 mclk,SMU7_Discrete_MCArbDramTimingTableEntry * arb_regs)24837ccd5a2cSjsg static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
24847ccd5a2cSjsg 						u32 sclk,
24857ccd5a2cSjsg 						u32 mclk,
24867ccd5a2cSjsg 						SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
24877ccd5a2cSjsg {
24887ccd5a2cSjsg 	u32 dram_timing;
24897ccd5a2cSjsg 	u32 dram_timing2;
24907ccd5a2cSjsg 	u32 burst_time;
24917ccd5a2cSjsg 
24927ccd5a2cSjsg 	radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
24937ccd5a2cSjsg 
24947ccd5a2cSjsg 	dram_timing  = RREG32(MC_ARB_DRAM_TIMING);
24957ccd5a2cSjsg 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
24967ccd5a2cSjsg 	burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
24977ccd5a2cSjsg 
24987ccd5a2cSjsg 	ci_register_patching_mc_arb(rdev, sclk, mclk, &dram_timing2);
24997ccd5a2cSjsg 
25007ccd5a2cSjsg 	arb_regs->McArbDramTiming  = cpu_to_be32(dram_timing);
25017ccd5a2cSjsg 	arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
25027ccd5a2cSjsg 	arb_regs->McArbBurstTime = (u8)burst_time;
25037ccd5a2cSjsg 
25047ccd5a2cSjsg 	return 0;
25057ccd5a2cSjsg }
25067ccd5a2cSjsg 
ci_do_program_memory_timing_parameters(struct radeon_device * rdev)25077ccd5a2cSjsg static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
25087ccd5a2cSjsg {
25097ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
25107ccd5a2cSjsg 	SMU7_Discrete_MCArbDramTimingTable arb_regs;
25117ccd5a2cSjsg 	u32 i, j;
25127ccd5a2cSjsg 	int ret =  0;
25137ccd5a2cSjsg 
25147ccd5a2cSjsg 	memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
25157ccd5a2cSjsg 
25167ccd5a2cSjsg 	for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
25177ccd5a2cSjsg 		for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
25187ccd5a2cSjsg 			ret = ci_populate_memory_timing_parameters(rdev,
25197ccd5a2cSjsg 								   pi->dpm_table.sclk_table.dpm_levels[i].value,
25207ccd5a2cSjsg 								   pi->dpm_table.mclk_table.dpm_levels[j].value,
25217ccd5a2cSjsg 								   &arb_regs.entries[i][j]);
25227ccd5a2cSjsg 			if (ret)
25237ccd5a2cSjsg 				break;
25247ccd5a2cSjsg 		}
25257ccd5a2cSjsg 	}
25267ccd5a2cSjsg 
25277ccd5a2cSjsg 	if (ret == 0)
25287ccd5a2cSjsg 		ret = ci_copy_bytes_to_smc(rdev,
25297ccd5a2cSjsg 					   pi->arb_table_start,
25307ccd5a2cSjsg 					   (u8 *)&arb_regs,
25317ccd5a2cSjsg 					   sizeof(SMU7_Discrete_MCArbDramTimingTable),
25327ccd5a2cSjsg 					   pi->sram_end);
25337ccd5a2cSjsg 
25347ccd5a2cSjsg 	return ret;
25357ccd5a2cSjsg }
25367ccd5a2cSjsg 
ci_program_memory_timing_parameters(struct radeon_device * rdev)25377ccd5a2cSjsg static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
25387ccd5a2cSjsg {
25397ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
25407ccd5a2cSjsg 
25417ccd5a2cSjsg 	if (pi->need_update_smu7_dpm_table == 0)
25427ccd5a2cSjsg 		return 0;
25437ccd5a2cSjsg 
25447ccd5a2cSjsg 	return ci_do_program_memory_timing_parameters(rdev);
25457ccd5a2cSjsg }
25467ccd5a2cSjsg 
ci_populate_smc_initial_state(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)25477ccd5a2cSjsg static void ci_populate_smc_initial_state(struct radeon_device *rdev,
25487ccd5a2cSjsg 					  struct radeon_ps *radeon_boot_state)
25497ccd5a2cSjsg {
25507ccd5a2cSjsg 	struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
25517ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
25527ccd5a2cSjsg 	u32 level = 0;
25537ccd5a2cSjsg 
25547ccd5a2cSjsg 	for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
25557ccd5a2cSjsg 		if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
25567ccd5a2cSjsg 		    boot_state->performance_levels[0].sclk) {
25577ccd5a2cSjsg 			pi->smc_state_table.GraphicsBootLevel = level;
25587ccd5a2cSjsg 			break;
25597ccd5a2cSjsg 		}
25607ccd5a2cSjsg 	}
25617ccd5a2cSjsg 
25627ccd5a2cSjsg 	for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
25637ccd5a2cSjsg 		if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
25647ccd5a2cSjsg 		    boot_state->performance_levels[0].mclk) {
25657ccd5a2cSjsg 			pi->smc_state_table.MemoryBootLevel = level;
25667ccd5a2cSjsg 			break;
25677ccd5a2cSjsg 		}
25687ccd5a2cSjsg 	}
25697ccd5a2cSjsg }
25707ccd5a2cSjsg 
ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table * dpm_table)25717ccd5a2cSjsg static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
25727ccd5a2cSjsg {
25737ccd5a2cSjsg 	u32 i;
25747ccd5a2cSjsg 	u32 mask_value = 0;
25757ccd5a2cSjsg 
25767ccd5a2cSjsg 	for (i = dpm_table->count; i > 0; i--) {
25777ccd5a2cSjsg 		mask_value = mask_value << 1;
25787ccd5a2cSjsg 		if (dpm_table->dpm_levels[i-1].enabled)
25797ccd5a2cSjsg 			mask_value |= 0x1;
25807ccd5a2cSjsg 		else
25817ccd5a2cSjsg 			mask_value &= 0xFFFFFFFE;
25827ccd5a2cSjsg 	}
25837ccd5a2cSjsg 
25847ccd5a2cSjsg 	return mask_value;
25857ccd5a2cSjsg }
25867ccd5a2cSjsg 
ci_populate_smc_link_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)25877ccd5a2cSjsg static void ci_populate_smc_link_level(struct radeon_device *rdev,
25887ccd5a2cSjsg 				       SMU7_Discrete_DpmTable *table)
25897ccd5a2cSjsg {
25907ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
25917ccd5a2cSjsg 	struct ci_dpm_table *dpm_table = &pi->dpm_table;
25927ccd5a2cSjsg 	u32 i;
25937ccd5a2cSjsg 
25947ccd5a2cSjsg 	for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
25957ccd5a2cSjsg 		table->LinkLevel[i].PcieGenSpeed =
25967ccd5a2cSjsg 			(u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
25977ccd5a2cSjsg 		table->LinkLevel[i].PcieLaneCount =
25987ccd5a2cSjsg 			r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
25997ccd5a2cSjsg 		table->LinkLevel[i].EnabledForActivity = 1;
26007ccd5a2cSjsg 		table->LinkLevel[i].DownT = cpu_to_be32(5);
26017ccd5a2cSjsg 		table->LinkLevel[i].UpT = cpu_to_be32(30);
26027ccd5a2cSjsg 	}
26037ccd5a2cSjsg 
26047ccd5a2cSjsg 	pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
26057ccd5a2cSjsg 	pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
26067ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
26077ccd5a2cSjsg }
26087ccd5a2cSjsg 
ci_populate_smc_uvd_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)26097ccd5a2cSjsg static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
26107ccd5a2cSjsg 				     SMU7_Discrete_DpmTable *table)
26117ccd5a2cSjsg {
26127ccd5a2cSjsg 	u32 count;
26137ccd5a2cSjsg 	struct atom_clock_dividers dividers;
26147ccd5a2cSjsg 	int ret = -EINVAL;
26157ccd5a2cSjsg 
26167ccd5a2cSjsg 	table->UvdLevelCount =
26177ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
26187ccd5a2cSjsg 
26197ccd5a2cSjsg 	for (count = 0; count < table->UvdLevelCount; count++) {
26207ccd5a2cSjsg 		table->UvdLevel[count].VclkFrequency =
26217ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
26227ccd5a2cSjsg 		table->UvdLevel[count].DclkFrequency =
26237ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
26247ccd5a2cSjsg 		table->UvdLevel[count].MinVddc =
26257ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
26267ccd5a2cSjsg 		table->UvdLevel[count].MinVddcPhases = 1;
26277ccd5a2cSjsg 
26287ccd5a2cSjsg 		ret = radeon_atom_get_clock_dividers(rdev,
26297ccd5a2cSjsg 						     COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
26307ccd5a2cSjsg 						     table->UvdLevel[count].VclkFrequency, false, &dividers);
26317ccd5a2cSjsg 		if (ret)
26327ccd5a2cSjsg 			return ret;
26337ccd5a2cSjsg 
26347ccd5a2cSjsg 		table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
26357ccd5a2cSjsg 
26367ccd5a2cSjsg 		ret = radeon_atom_get_clock_dividers(rdev,
26377ccd5a2cSjsg 						     COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
26387ccd5a2cSjsg 						     table->UvdLevel[count].DclkFrequency, false, &dividers);
26397ccd5a2cSjsg 		if (ret)
26407ccd5a2cSjsg 			return ret;
26417ccd5a2cSjsg 
26427ccd5a2cSjsg 		table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
26437ccd5a2cSjsg 
26447ccd5a2cSjsg 		table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
26457ccd5a2cSjsg 		table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
26467ccd5a2cSjsg 		table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
26477ccd5a2cSjsg 	}
26487ccd5a2cSjsg 
26497ccd5a2cSjsg 	return ret;
26507ccd5a2cSjsg }
26517ccd5a2cSjsg 
ci_populate_smc_vce_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)26527ccd5a2cSjsg static int ci_populate_smc_vce_level(struct radeon_device *rdev,
26537ccd5a2cSjsg 				     SMU7_Discrete_DpmTable *table)
26547ccd5a2cSjsg {
26557ccd5a2cSjsg 	u32 count;
26567ccd5a2cSjsg 	struct atom_clock_dividers dividers;
26577ccd5a2cSjsg 	int ret = -EINVAL;
26587ccd5a2cSjsg 
26597ccd5a2cSjsg 	table->VceLevelCount =
26607ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
26617ccd5a2cSjsg 
26627ccd5a2cSjsg 	for (count = 0; count < table->VceLevelCount; count++) {
26637ccd5a2cSjsg 		table->VceLevel[count].Frequency =
26647ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
26657ccd5a2cSjsg 		table->VceLevel[count].MinVoltage =
26667ccd5a2cSjsg 			(u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
26677ccd5a2cSjsg 		table->VceLevel[count].MinPhases = 1;
26687ccd5a2cSjsg 
26697ccd5a2cSjsg 		ret = radeon_atom_get_clock_dividers(rdev,
26707ccd5a2cSjsg 						     COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
26717ccd5a2cSjsg 						     table->VceLevel[count].Frequency, false, &dividers);
26727ccd5a2cSjsg 		if (ret)
26737ccd5a2cSjsg 			return ret;
26747ccd5a2cSjsg 
26757ccd5a2cSjsg 		table->VceLevel[count].Divider = (u8)dividers.post_divider;
26767ccd5a2cSjsg 
26777ccd5a2cSjsg 		table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
26787ccd5a2cSjsg 		table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
26797ccd5a2cSjsg 	}
26807ccd5a2cSjsg 
26817ccd5a2cSjsg 	return ret;
26827ccd5a2cSjsg 
26837ccd5a2cSjsg }
26847ccd5a2cSjsg 
ci_populate_smc_acp_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)26857ccd5a2cSjsg static int ci_populate_smc_acp_level(struct radeon_device *rdev,
26867ccd5a2cSjsg 				     SMU7_Discrete_DpmTable *table)
26877ccd5a2cSjsg {
26887ccd5a2cSjsg 	u32 count;
26897ccd5a2cSjsg 	struct atom_clock_dividers dividers;
26907ccd5a2cSjsg 	int ret = -EINVAL;
26917ccd5a2cSjsg 
26927ccd5a2cSjsg 	table->AcpLevelCount = (u8)
26937ccd5a2cSjsg 		(rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
26947ccd5a2cSjsg 
26957ccd5a2cSjsg 	for (count = 0; count < table->AcpLevelCount; count++) {
26967ccd5a2cSjsg 		table->AcpLevel[count].Frequency =
26977ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
26987ccd5a2cSjsg 		table->AcpLevel[count].MinVoltage =
26997ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
27007ccd5a2cSjsg 		table->AcpLevel[count].MinPhases = 1;
27017ccd5a2cSjsg 
27027ccd5a2cSjsg 		ret = radeon_atom_get_clock_dividers(rdev,
27037ccd5a2cSjsg 						     COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
27047ccd5a2cSjsg 						     table->AcpLevel[count].Frequency, false, &dividers);
27057ccd5a2cSjsg 		if (ret)
27067ccd5a2cSjsg 			return ret;
27077ccd5a2cSjsg 
27087ccd5a2cSjsg 		table->AcpLevel[count].Divider = (u8)dividers.post_divider;
27097ccd5a2cSjsg 
27107ccd5a2cSjsg 		table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
27117ccd5a2cSjsg 		table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
27127ccd5a2cSjsg 	}
27137ccd5a2cSjsg 
27147ccd5a2cSjsg 	return ret;
27157ccd5a2cSjsg }
27167ccd5a2cSjsg 
ci_populate_smc_samu_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)27177ccd5a2cSjsg static int ci_populate_smc_samu_level(struct radeon_device *rdev,
27187ccd5a2cSjsg 				      SMU7_Discrete_DpmTable *table)
27197ccd5a2cSjsg {
27207ccd5a2cSjsg 	u32 count;
27217ccd5a2cSjsg 	struct atom_clock_dividers dividers;
27227ccd5a2cSjsg 	int ret = -EINVAL;
27237ccd5a2cSjsg 
27247ccd5a2cSjsg 	table->SamuLevelCount =
27257ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
27267ccd5a2cSjsg 
27277ccd5a2cSjsg 	for (count = 0; count < table->SamuLevelCount; count++) {
27287ccd5a2cSjsg 		table->SamuLevel[count].Frequency =
27297ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
27307ccd5a2cSjsg 		table->SamuLevel[count].MinVoltage =
27317ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
27327ccd5a2cSjsg 		table->SamuLevel[count].MinPhases = 1;
27337ccd5a2cSjsg 
27347ccd5a2cSjsg 		ret = radeon_atom_get_clock_dividers(rdev,
27357ccd5a2cSjsg 						     COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
27367ccd5a2cSjsg 						     table->SamuLevel[count].Frequency, false, &dividers);
27377ccd5a2cSjsg 		if (ret)
27387ccd5a2cSjsg 			return ret;
27397ccd5a2cSjsg 
27407ccd5a2cSjsg 		table->SamuLevel[count].Divider = (u8)dividers.post_divider;
27417ccd5a2cSjsg 
27427ccd5a2cSjsg 		table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
27437ccd5a2cSjsg 		table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
27447ccd5a2cSjsg 	}
27457ccd5a2cSjsg 
27467ccd5a2cSjsg 	return ret;
27477ccd5a2cSjsg }
27487ccd5a2cSjsg 
ci_calculate_mclk_params(struct radeon_device * rdev,u32 memory_clock,SMU7_Discrete_MemoryLevel * mclk,bool strobe_mode,bool dll_state_on)27497ccd5a2cSjsg static int ci_calculate_mclk_params(struct radeon_device *rdev,
27507ccd5a2cSjsg 				    u32 memory_clock,
27517ccd5a2cSjsg 				    SMU7_Discrete_MemoryLevel *mclk,
27527ccd5a2cSjsg 				    bool strobe_mode,
27537ccd5a2cSjsg 				    bool dll_state_on)
27547ccd5a2cSjsg {
27557ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
27567ccd5a2cSjsg 	u32  dll_cntl = pi->clock_registers.dll_cntl;
27577ccd5a2cSjsg 	u32  mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
27587ccd5a2cSjsg 	u32  mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
27597ccd5a2cSjsg 	u32  mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
27607ccd5a2cSjsg 	u32  mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
27617ccd5a2cSjsg 	u32  mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
27627ccd5a2cSjsg 	u32  mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
27637ccd5a2cSjsg 	u32  mpll_ss1 = pi->clock_registers.mpll_ss1;
27647ccd5a2cSjsg 	u32  mpll_ss2 = pi->clock_registers.mpll_ss2;
27657ccd5a2cSjsg 	struct atom_mpll_param mpll_param;
27667ccd5a2cSjsg 	int ret;
27677ccd5a2cSjsg 
27687ccd5a2cSjsg 	ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
27697ccd5a2cSjsg 	if (ret)
27707ccd5a2cSjsg 		return ret;
27717ccd5a2cSjsg 
27727ccd5a2cSjsg 	mpll_func_cntl &= ~BWCTRL_MASK;
27737ccd5a2cSjsg 	mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
27747ccd5a2cSjsg 
27757ccd5a2cSjsg 	mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
27767ccd5a2cSjsg 	mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
27777ccd5a2cSjsg 		CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
27787ccd5a2cSjsg 
27797ccd5a2cSjsg 	mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
27807ccd5a2cSjsg 	mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
27817ccd5a2cSjsg 
27827ccd5a2cSjsg 	if (pi->mem_gddr5) {
27837ccd5a2cSjsg 		mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
27847ccd5a2cSjsg 		mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
27857ccd5a2cSjsg 			YCLK_POST_DIV(mpll_param.post_div);
27867ccd5a2cSjsg 	}
27877ccd5a2cSjsg 
27887ccd5a2cSjsg 	if (pi->caps_mclk_ss_support) {
27897ccd5a2cSjsg 		struct radeon_atom_ss ss;
27907ccd5a2cSjsg 		u32 freq_nom;
27917ccd5a2cSjsg 		u32 tmp;
27927ccd5a2cSjsg 		u32 reference_clock = rdev->clock.mpll.reference_freq;
27937ccd5a2cSjsg 
27947ccd5a2cSjsg 		if (mpll_param.qdr == 1)
27957ccd5a2cSjsg 			freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
27967ccd5a2cSjsg 		else
27977ccd5a2cSjsg 			freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
27987ccd5a2cSjsg 
27997ccd5a2cSjsg 		tmp = (freq_nom / reference_clock);
28007ccd5a2cSjsg 		tmp = tmp * tmp;
28017ccd5a2cSjsg 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
28027ccd5a2cSjsg 						     ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
28037ccd5a2cSjsg 			u32 clks = reference_clock * 5 / ss.rate;
28047ccd5a2cSjsg 			u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
28057ccd5a2cSjsg 
28067ccd5a2cSjsg 			mpll_ss1 &= ~CLKV_MASK;
28077ccd5a2cSjsg 			mpll_ss1 |= CLKV(clkv);
28087ccd5a2cSjsg 
28097ccd5a2cSjsg 			mpll_ss2 &= ~CLKS_MASK;
28107ccd5a2cSjsg 			mpll_ss2 |= CLKS(clks);
28117ccd5a2cSjsg 		}
28127ccd5a2cSjsg 	}
28137ccd5a2cSjsg 
28147ccd5a2cSjsg 	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
28157ccd5a2cSjsg 	mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
28167ccd5a2cSjsg 
28177ccd5a2cSjsg 	if (dll_state_on)
28187ccd5a2cSjsg 		mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
28197ccd5a2cSjsg 	else
28207ccd5a2cSjsg 		mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
28217ccd5a2cSjsg 
28227ccd5a2cSjsg 	mclk->MclkFrequency = memory_clock;
28237ccd5a2cSjsg 	mclk->MpllFuncCntl = mpll_func_cntl;
28247ccd5a2cSjsg 	mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
28257ccd5a2cSjsg 	mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
28267ccd5a2cSjsg 	mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
28277ccd5a2cSjsg 	mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
28287ccd5a2cSjsg 	mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
28297ccd5a2cSjsg 	mclk->DllCntl = dll_cntl;
28307ccd5a2cSjsg 	mclk->MpllSs1 = mpll_ss1;
28317ccd5a2cSjsg 	mclk->MpllSs2 = mpll_ss2;
28327ccd5a2cSjsg 
28337ccd5a2cSjsg 	return 0;
28347ccd5a2cSjsg }
28357ccd5a2cSjsg 
ci_populate_single_memory_level(struct radeon_device * rdev,u32 memory_clock,SMU7_Discrete_MemoryLevel * memory_level)28367ccd5a2cSjsg static int ci_populate_single_memory_level(struct radeon_device *rdev,
28377ccd5a2cSjsg 					   u32 memory_clock,
28387ccd5a2cSjsg 					   SMU7_Discrete_MemoryLevel *memory_level)
28397ccd5a2cSjsg {
28407ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
28417ccd5a2cSjsg 	int ret;
28427ccd5a2cSjsg 	bool dll_state_on;
28437ccd5a2cSjsg 
28447ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
28457ccd5a2cSjsg 		ret = ci_get_dependency_volt_by_clk(rdev,
28467ccd5a2cSjsg 						    &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
28477ccd5a2cSjsg 						    memory_clock, &memory_level->MinVddc);
28487ccd5a2cSjsg 		if (ret)
28497ccd5a2cSjsg 			return ret;
28507ccd5a2cSjsg 	}
28517ccd5a2cSjsg 
28527ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
28537ccd5a2cSjsg 		ret = ci_get_dependency_volt_by_clk(rdev,
28547ccd5a2cSjsg 						    &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
28557ccd5a2cSjsg 						    memory_clock, &memory_level->MinVddci);
28567ccd5a2cSjsg 		if (ret)
28577ccd5a2cSjsg 			return ret;
28587ccd5a2cSjsg 	}
28597ccd5a2cSjsg 
28607ccd5a2cSjsg 	if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
28617ccd5a2cSjsg 		ret = ci_get_dependency_volt_by_clk(rdev,
28627ccd5a2cSjsg 						    &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
28637ccd5a2cSjsg 						    memory_clock, &memory_level->MinMvdd);
28647ccd5a2cSjsg 		if (ret)
28657ccd5a2cSjsg 			return ret;
28667ccd5a2cSjsg 	}
28677ccd5a2cSjsg 
28687ccd5a2cSjsg 	memory_level->MinVddcPhases = 1;
28697ccd5a2cSjsg 
28707ccd5a2cSjsg 	if (pi->vddc_phase_shed_control)
28717ccd5a2cSjsg 		ci_populate_phase_value_based_on_mclk(rdev,
28727ccd5a2cSjsg 						      &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
28737ccd5a2cSjsg 						      memory_clock,
28747ccd5a2cSjsg 						      &memory_level->MinVddcPhases);
28757ccd5a2cSjsg 
28767ccd5a2cSjsg 	memory_level->EnabledForThrottle = 1;
28777ccd5a2cSjsg 	memory_level->UpH = 0;
28787ccd5a2cSjsg 	memory_level->DownH = 100;
28797ccd5a2cSjsg 	memory_level->VoltageDownH = 0;
28807ccd5a2cSjsg 	memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
28817ccd5a2cSjsg 
28827ccd5a2cSjsg 	memory_level->StutterEnable = false;
28837ccd5a2cSjsg 	memory_level->StrobeEnable = false;
28847ccd5a2cSjsg 	memory_level->EdcReadEnable = false;
28857ccd5a2cSjsg 	memory_level->EdcWriteEnable = false;
28867ccd5a2cSjsg 	memory_level->RttEnable = false;
28877ccd5a2cSjsg 
28887ccd5a2cSjsg 	memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
28897ccd5a2cSjsg 
28907ccd5a2cSjsg 	if (pi->mclk_stutter_mode_threshold &&
28917ccd5a2cSjsg 	    (memory_clock <= pi->mclk_stutter_mode_threshold) &&
28927ccd5a2cSjsg 	    (pi->uvd_enabled == false) &&
28937ccd5a2cSjsg 	    (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
28947ccd5a2cSjsg 	    (rdev->pm.dpm.new_active_crtc_count <= 2))
28957ccd5a2cSjsg 		memory_level->StutterEnable = true;
28967ccd5a2cSjsg 
28977ccd5a2cSjsg 	if (pi->mclk_strobe_mode_threshold &&
28987ccd5a2cSjsg 	    (memory_clock <= pi->mclk_strobe_mode_threshold))
28997ccd5a2cSjsg 		memory_level->StrobeEnable = 1;
29007ccd5a2cSjsg 
29017ccd5a2cSjsg 	if (pi->mem_gddr5) {
29027ccd5a2cSjsg 		memory_level->StrobeRatio =
29037ccd5a2cSjsg 			si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
29047ccd5a2cSjsg 		if (pi->mclk_edc_enable_threshold &&
29057ccd5a2cSjsg 		    (memory_clock > pi->mclk_edc_enable_threshold))
29067ccd5a2cSjsg 			memory_level->EdcReadEnable = true;
29077ccd5a2cSjsg 
29087ccd5a2cSjsg 		if (pi->mclk_edc_wr_enable_threshold &&
29097ccd5a2cSjsg 		    (memory_clock > pi->mclk_edc_wr_enable_threshold))
29107ccd5a2cSjsg 			memory_level->EdcWriteEnable = true;
29117ccd5a2cSjsg 
29127ccd5a2cSjsg 		if (memory_level->StrobeEnable) {
29137ccd5a2cSjsg 			if (si_get_mclk_frequency_ratio(memory_clock, true) >=
29147ccd5a2cSjsg 			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
29157ccd5a2cSjsg 				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
29167ccd5a2cSjsg 			else
29177ccd5a2cSjsg 				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
29187ccd5a2cSjsg 		} else {
29197ccd5a2cSjsg 			dll_state_on = pi->dll_default_on;
29207ccd5a2cSjsg 		}
29217ccd5a2cSjsg 	} else {
29227ccd5a2cSjsg 		memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
29237ccd5a2cSjsg 		dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
29247ccd5a2cSjsg 	}
29257ccd5a2cSjsg 
29267ccd5a2cSjsg 	ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
29277ccd5a2cSjsg 	if (ret)
29287ccd5a2cSjsg 		return ret;
29297ccd5a2cSjsg 
29307ccd5a2cSjsg 	memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
29317ccd5a2cSjsg 	memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
29327ccd5a2cSjsg 	memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
29337ccd5a2cSjsg 	memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
29347ccd5a2cSjsg 
29357ccd5a2cSjsg 	memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
29367ccd5a2cSjsg 	memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
29377ccd5a2cSjsg 	memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
29387ccd5a2cSjsg 	memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
29397ccd5a2cSjsg 	memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
29407ccd5a2cSjsg 	memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
29417ccd5a2cSjsg 	memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
29427ccd5a2cSjsg 	memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
29437ccd5a2cSjsg 	memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
29447ccd5a2cSjsg 	memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
29457ccd5a2cSjsg 	memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
29467ccd5a2cSjsg 
29477ccd5a2cSjsg 	return 0;
29487ccd5a2cSjsg }
29497ccd5a2cSjsg 
ci_populate_smc_acpi_level(struct radeon_device * rdev,SMU7_Discrete_DpmTable * table)29507ccd5a2cSjsg static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
29517ccd5a2cSjsg 				      SMU7_Discrete_DpmTable *table)
29527ccd5a2cSjsg {
29537ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
29547ccd5a2cSjsg 	struct atom_clock_dividers dividers;
29557ccd5a2cSjsg 	SMU7_Discrete_VoltageLevel voltage_level;
29567ccd5a2cSjsg 	u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
29577ccd5a2cSjsg 	u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
29587ccd5a2cSjsg 	u32 dll_cntl = pi->clock_registers.dll_cntl;
29597ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
29607ccd5a2cSjsg 	int ret;
29617ccd5a2cSjsg 
29627ccd5a2cSjsg 	table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
29637ccd5a2cSjsg 
29647ccd5a2cSjsg 	if (pi->acpi_vddc)
29657ccd5a2cSjsg 		table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
29667ccd5a2cSjsg 	else
29677ccd5a2cSjsg 		table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
29687ccd5a2cSjsg 
29697ccd5a2cSjsg 	table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
29707ccd5a2cSjsg 
29717ccd5a2cSjsg 	table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
29727ccd5a2cSjsg 
29737ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev,
29747ccd5a2cSjsg 					     COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
29757ccd5a2cSjsg 					     table->ACPILevel.SclkFrequency, false, &dividers);
29767ccd5a2cSjsg 	if (ret)
29777ccd5a2cSjsg 		return ret;
29787ccd5a2cSjsg 
29797ccd5a2cSjsg 	table->ACPILevel.SclkDid = (u8)dividers.post_divider;
29807ccd5a2cSjsg 	table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
29817ccd5a2cSjsg 	table->ACPILevel.DeepSleepDivId = 0;
29827ccd5a2cSjsg 
29837ccd5a2cSjsg 	spll_func_cntl &= ~SPLL_PWRON;
29847ccd5a2cSjsg 	spll_func_cntl |= SPLL_RESET;
29857ccd5a2cSjsg 
29867ccd5a2cSjsg 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
29877ccd5a2cSjsg 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
29887ccd5a2cSjsg 
29897ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
29907ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
29917ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
29927ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
29937ccd5a2cSjsg 	table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
29947ccd5a2cSjsg 	table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
29957ccd5a2cSjsg 	table->ACPILevel.CcPwrDynRm = 0;
29967ccd5a2cSjsg 	table->ACPILevel.CcPwrDynRm1 = 0;
29977ccd5a2cSjsg 
29987ccd5a2cSjsg 	table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
29997ccd5a2cSjsg 	table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
30007ccd5a2cSjsg 	table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
30017ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
30027ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
30037ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
30047ccd5a2cSjsg 	table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
30057ccd5a2cSjsg 	table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
30067ccd5a2cSjsg 	table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
30077ccd5a2cSjsg 	table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
30087ccd5a2cSjsg 	table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
30097ccd5a2cSjsg 
30107ccd5a2cSjsg 	table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
30117ccd5a2cSjsg 	table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
30127ccd5a2cSjsg 
30137ccd5a2cSjsg 	if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
30147ccd5a2cSjsg 		if (pi->acpi_vddci)
30157ccd5a2cSjsg 			table->MemoryACPILevel.MinVddci =
30167ccd5a2cSjsg 				cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
30177ccd5a2cSjsg 		else
30187ccd5a2cSjsg 			table->MemoryACPILevel.MinVddci =
30197ccd5a2cSjsg 				cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
30207ccd5a2cSjsg 	}
30217ccd5a2cSjsg 
30227ccd5a2cSjsg 	if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
30237ccd5a2cSjsg 		table->MemoryACPILevel.MinMvdd = 0;
30247ccd5a2cSjsg 	else
30257ccd5a2cSjsg 		table->MemoryACPILevel.MinMvdd =
30267ccd5a2cSjsg 			cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
30277ccd5a2cSjsg 
30287ccd5a2cSjsg 	mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
30297ccd5a2cSjsg 	mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
30307ccd5a2cSjsg 
30317ccd5a2cSjsg 	dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
30327ccd5a2cSjsg 
30337ccd5a2cSjsg 	table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
30347ccd5a2cSjsg 	table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
30357ccd5a2cSjsg 	table->MemoryACPILevel.MpllAdFuncCntl =
30367ccd5a2cSjsg 		cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
30377ccd5a2cSjsg 	table->MemoryACPILevel.MpllDqFuncCntl =
30387ccd5a2cSjsg 		cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
30397ccd5a2cSjsg 	table->MemoryACPILevel.MpllFuncCntl =
30407ccd5a2cSjsg 		cpu_to_be32(pi->clock_registers.mpll_func_cntl);
30417ccd5a2cSjsg 	table->MemoryACPILevel.MpllFuncCntl_1 =
30427ccd5a2cSjsg 		cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
30437ccd5a2cSjsg 	table->MemoryACPILevel.MpllFuncCntl_2 =
30447ccd5a2cSjsg 		cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
30457ccd5a2cSjsg 	table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
30467ccd5a2cSjsg 	table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
30477ccd5a2cSjsg 
30487ccd5a2cSjsg 	table->MemoryACPILevel.EnabledForThrottle = 0;
30497ccd5a2cSjsg 	table->MemoryACPILevel.EnabledForActivity = 0;
30507ccd5a2cSjsg 	table->MemoryACPILevel.UpH = 0;
30517ccd5a2cSjsg 	table->MemoryACPILevel.DownH = 100;
30527ccd5a2cSjsg 	table->MemoryACPILevel.VoltageDownH = 0;
30537ccd5a2cSjsg 	table->MemoryACPILevel.ActivityLevel =
30547ccd5a2cSjsg 		cpu_to_be16((u16)pi->mclk_activity_target);
30557ccd5a2cSjsg 
30567ccd5a2cSjsg 	table->MemoryACPILevel.StutterEnable = false;
30577ccd5a2cSjsg 	table->MemoryACPILevel.StrobeEnable = false;
30587ccd5a2cSjsg 	table->MemoryACPILevel.EdcReadEnable = false;
30597ccd5a2cSjsg 	table->MemoryACPILevel.EdcWriteEnable = false;
30607ccd5a2cSjsg 	table->MemoryACPILevel.RttEnable = false;
30617ccd5a2cSjsg 
30627ccd5a2cSjsg 	return 0;
30637ccd5a2cSjsg }
30647ccd5a2cSjsg 
30657ccd5a2cSjsg 
ci_enable_ulv(struct radeon_device * rdev,bool enable)30667ccd5a2cSjsg static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
30677ccd5a2cSjsg {
30687ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
30697ccd5a2cSjsg 	struct ci_ulv_parm *ulv = &pi->ulv;
30707ccd5a2cSjsg 
30717ccd5a2cSjsg 	if (ulv->supported) {
30727ccd5a2cSjsg 		if (enable)
30737ccd5a2cSjsg 			return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
30747ccd5a2cSjsg 				0 : -EINVAL;
30757ccd5a2cSjsg 		else
30767ccd5a2cSjsg 			return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
30777ccd5a2cSjsg 				0 : -EINVAL;
30787ccd5a2cSjsg 	}
30797ccd5a2cSjsg 
30807ccd5a2cSjsg 	return 0;
30817ccd5a2cSjsg }
30827ccd5a2cSjsg 
ci_populate_ulv_level(struct radeon_device * rdev,SMU7_Discrete_Ulv * state)30837ccd5a2cSjsg static int ci_populate_ulv_level(struct radeon_device *rdev,
30847ccd5a2cSjsg 				 SMU7_Discrete_Ulv *state)
30857ccd5a2cSjsg {
30867ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
30877ccd5a2cSjsg 	u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
30887ccd5a2cSjsg 
30897ccd5a2cSjsg 	state->CcPwrDynRm = 0;
30907ccd5a2cSjsg 	state->CcPwrDynRm1 = 0;
30917ccd5a2cSjsg 
30927ccd5a2cSjsg 	if (ulv_voltage == 0) {
30937ccd5a2cSjsg 		pi->ulv.supported = false;
30947ccd5a2cSjsg 		return 0;
30957ccd5a2cSjsg 	}
30967ccd5a2cSjsg 
30977ccd5a2cSjsg 	if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
30987ccd5a2cSjsg 		if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
30997ccd5a2cSjsg 			state->VddcOffset = 0;
31007ccd5a2cSjsg 		else
31017ccd5a2cSjsg 			state->VddcOffset =
31027ccd5a2cSjsg 				rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
31037ccd5a2cSjsg 	} else {
31047ccd5a2cSjsg 		if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
31057ccd5a2cSjsg 			state->VddcOffsetVid = 0;
31067ccd5a2cSjsg 		else
31077ccd5a2cSjsg 			state->VddcOffsetVid = (u8)
31087ccd5a2cSjsg 				((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
31097ccd5a2cSjsg 				 VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
31107ccd5a2cSjsg 	}
31117ccd5a2cSjsg 	state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
31127ccd5a2cSjsg 
31137ccd5a2cSjsg 	state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
31147ccd5a2cSjsg 	state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
31157ccd5a2cSjsg 	state->VddcOffset = cpu_to_be16(state->VddcOffset);
31167ccd5a2cSjsg 
31177ccd5a2cSjsg 	return 0;
31187ccd5a2cSjsg }
31197ccd5a2cSjsg 
ci_calculate_sclk_params(struct radeon_device * rdev,u32 engine_clock,SMU7_Discrete_GraphicsLevel * sclk)31207ccd5a2cSjsg static int ci_calculate_sclk_params(struct radeon_device *rdev,
31217ccd5a2cSjsg 				    u32 engine_clock,
31227ccd5a2cSjsg 				    SMU7_Discrete_GraphicsLevel *sclk)
31237ccd5a2cSjsg {
31247ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
31257ccd5a2cSjsg 	struct atom_clock_dividers dividers;
31267ccd5a2cSjsg 	u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
31277ccd5a2cSjsg 	u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
31287ccd5a2cSjsg 	u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
31297ccd5a2cSjsg 	u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
31307ccd5a2cSjsg 	u32 reference_clock = rdev->clock.spll.reference_freq;
31317ccd5a2cSjsg 	u32 reference_divider;
31327ccd5a2cSjsg 	u32 fbdiv;
31337ccd5a2cSjsg 	int ret;
31347ccd5a2cSjsg 
31357ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev,
31367ccd5a2cSjsg 					     COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
31377ccd5a2cSjsg 					     engine_clock, false, &dividers);
31387ccd5a2cSjsg 	if (ret)
31397ccd5a2cSjsg 		return ret;
31407ccd5a2cSjsg 
31417ccd5a2cSjsg 	reference_divider = 1 + dividers.ref_div;
31427ccd5a2cSjsg 	fbdiv = dividers.fb_div & 0x3FFFFFF;
31437ccd5a2cSjsg 
31447ccd5a2cSjsg 	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
31457ccd5a2cSjsg 	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
31467ccd5a2cSjsg 	spll_func_cntl_3 |= SPLL_DITHEN;
31477ccd5a2cSjsg 
31487ccd5a2cSjsg 	if (pi->caps_sclk_ss_support) {
31497ccd5a2cSjsg 		struct radeon_atom_ss ss;
31507ccd5a2cSjsg 		u32 vco_freq = engine_clock * dividers.post_div;
31517ccd5a2cSjsg 
31527ccd5a2cSjsg 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
31537ccd5a2cSjsg 						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
31547ccd5a2cSjsg 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
31557ccd5a2cSjsg 			u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
31567ccd5a2cSjsg 
31577ccd5a2cSjsg 			cg_spll_spread_spectrum &= ~CLK_S_MASK;
31587ccd5a2cSjsg 			cg_spll_spread_spectrum |= CLK_S(clk_s);
31597ccd5a2cSjsg 			cg_spll_spread_spectrum |= SSEN;
31607ccd5a2cSjsg 
31617ccd5a2cSjsg 			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
31627ccd5a2cSjsg 			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
31637ccd5a2cSjsg 		}
31647ccd5a2cSjsg 	}
31657ccd5a2cSjsg 
31667ccd5a2cSjsg 	sclk->SclkFrequency = engine_clock;
31677ccd5a2cSjsg 	sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
31687ccd5a2cSjsg 	sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
31697ccd5a2cSjsg 	sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
31707ccd5a2cSjsg 	sclk->SpllSpreadSpectrum2  = cg_spll_spread_spectrum_2;
31717ccd5a2cSjsg 	sclk->SclkDid = (u8)dividers.post_divider;
31727ccd5a2cSjsg 
31737ccd5a2cSjsg 	return 0;
31747ccd5a2cSjsg }
31757ccd5a2cSjsg 
ci_populate_single_graphic_level(struct radeon_device * rdev,u32 engine_clock,u16 sclk_activity_level_t,SMU7_Discrete_GraphicsLevel * graphic_level)31767ccd5a2cSjsg static int ci_populate_single_graphic_level(struct radeon_device *rdev,
31777ccd5a2cSjsg 					    u32 engine_clock,
31787ccd5a2cSjsg 					    u16 sclk_activity_level_t,
31797ccd5a2cSjsg 					    SMU7_Discrete_GraphicsLevel *graphic_level)
31807ccd5a2cSjsg {
31817ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
31827ccd5a2cSjsg 	int ret;
31837ccd5a2cSjsg 
31847ccd5a2cSjsg 	ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
31857ccd5a2cSjsg 	if (ret)
31867ccd5a2cSjsg 		return ret;
31877ccd5a2cSjsg 
31887ccd5a2cSjsg 	ret = ci_get_dependency_volt_by_clk(rdev,
31897ccd5a2cSjsg 					    &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
31907ccd5a2cSjsg 					    engine_clock, &graphic_level->MinVddc);
31917ccd5a2cSjsg 	if (ret)
31927ccd5a2cSjsg 		return ret;
31937ccd5a2cSjsg 
31947ccd5a2cSjsg 	graphic_level->SclkFrequency = engine_clock;
31957ccd5a2cSjsg 
31967ccd5a2cSjsg 	graphic_level->Flags =  0;
31977ccd5a2cSjsg 	graphic_level->MinVddcPhases = 1;
31987ccd5a2cSjsg 
31997ccd5a2cSjsg 	if (pi->vddc_phase_shed_control)
32007ccd5a2cSjsg 		ci_populate_phase_value_based_on_sclk(rdev,
32017ccd5a2cSjsg 						      &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
32027ccd5a2cSjsg 						      engine_clock,
32037ccd5a2cSjsg 						      &graphic_level->MinVddcPhases);
32047ccd5a2cSjsg 
32057ccd5a2cSjsg 	graphic_level->ActivityLevel = sclk_activity_level_t;
32067ccd5a2cSjsg 
32077ccd5a2cSjsg 	graphic_level->CcPwrDynRm = 0;
32087ccd5a2cSjsg 	graphic_level->CcPwrDynRm1 = 0;
32097ccd5a2cSjsg 	graphic_level->EnabledForThrottle = 1;
32107ccd5a2cSjsg 	graphic_level->UpH = 0;
32117ccd5a2cSjsg 	graphic_level->DownH = 0;
32127ccd5a2cSjsg 	graphic_level->VoltageDownH = 0;
32137ccd5a2cSjsg 	graphic_level->PowerThrottle = 0;
32147ccd5a2cSjsg 
32157ccd5a2cSjsg 	if (pi->caps_sclk_ds)
32167ccd5a2cSjsg 		graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
32177ccd5a2cSjsg 										   engine_clock,
32187ccd5a2cSjsg 										   CISLAND_MINIMUM_ENGINE_CLOCK);
32197ccd5a2cSjsg 
32207ccd5a2cSjsg 	graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
32217ccd5a2cSjsg 
32227ccd5a2cSjsg 	graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
32237ccd5a2cSjsg 	graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
32247ccd5a2cSjsg 	graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
32257ccd5a2cSjsg 	graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
32267ccd5a2cSjsg 	graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
32277ccd5a2cSjsg 	graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
32287ccd5a2cSjsg 	graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
32297ccd5a2cSjsg 	graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
32307ccd5a2cSjsg 	graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
32317ccd5a2cSjsg 	graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
32327ccd5a2cSjsg 	graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
32337ccd5a2cSjsg 
32347ccd5a2cSjsg 	return 0;
32357ccd5a2cSjsg }
32367ccd5a2cSjsg 
ci_populate_all_graphic_levels(struct radeon_device * rdev)32377ccd5a2cSjsg static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
32387ccd5a2cSjsg {
32397ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
32407ccd5a2cSjsg 	struct ci_dpm_table *dpm_table = &pi->dpm_table;
32417ccd5a2cSjsg 	u32 level_array_address = pi->dpm_table_start +
32427ccd5a2cSjsg 		offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
32437ccd5a2cSjsg 	u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
32447ccd5a2cSjsg 		SMU7_MAX_LEVELS_GRAPHICS;
32457ccd5a2cSjsg 	SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
32467ccd5a2cSjsg 	u32 i, ret;
32477ccd5a2cSjsg 
32487ccd5a2cSjsg 	memset(levels, 0, level_array_size);
32497ccd5a2cSjsg 
32507ccd5a2cSjsg 	for (i = 0; i < dpm_table->sclk_table.count; i++) {
32517ccd5a2cSjsg 		ret = ci_populate_single_graphic_level(rdev,
32527ccd5a2cSjsg 						       dpm_table->sclk_table.dpm_levels[i].value,
32537ccd5a2cSjsg 						       (u16)pi->activity_target[i],
32547ccd5a2cSjsg 						       &pi->smc_state_table.GraphicsLevel[i]);
32557ccd5a2cSjsg 		if (ret)
32567ccd5a2cSjsg 			return ret;
32577ccd5a2cSjsg 		if (i > 1)
32587ccd5a2cSjsg 			pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
32597ccd5a2cSjsg 		if (i == (dpm_table->sclk_table.count - 1))
32607ccd5a2cSjsg 			pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
32617ccd5a2cSjsg 				PPSMC_DISPLAY_WATERMARK_HIGH;
32627ccd5a2cSjsg 	}
32637ccd5a2cSjsg 	pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
32647ccd5a2cSjsg 
32657ccd5a2cSjsg 	pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
32667ccd5a2cSjsg 	pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
32677ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
32687ccd5a2cSjsg 
32697ccd5a2cSjsg 	ret = ci_copy_bytes_to_smc(rdev, level_array_address,
32707ccd5a2cSjsg 				   (u8 *)levels, level_array_size,
32717ccd5a2cSjsg 				   pi->sram_end);
32727ccd5a2cSjsg 	if (ret)
32737ccd5a2cSjsg 		return ret;
32747ccd5a2cSjsg 
32757ccd5a2cSjsg 	return 0;
32767ccd5a2cSjsg }
32777ccd5a2cSjsg 
ci_populate_ulv_state(struct radeon_device * rdev,SMU7_Discrete_Ulv * ulv_level)32787ccd5a2cSjsg static int ci_populate_ulv_state(struct radeon_device *rdev,
32797ccd5a2cSjsg 				 SMU7_Discrete_Ulv *ulv_level)
32807ccd5a2cSjsg {
32817ccd5a2cSjsg 	return ci_populate_ulv_level(rdev, ulv_level);
32827ccd5a2cSjsg }
32837ccd5a2cSjsg 
ci_populate_all_memory_levels(struct radeon_device * rdev)32847ccd5a2cSjsg static int ci_populate_all_memory_levels(struct radeon_device *rdev)
32857ccd5a2cSjsg {
32867ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
32877ccd5a2cSjsg 	struct ci_dpm_table *dpm_table = &pi->dpm_table;
32887ccd5a2cSjsg 	u32 level_array_address = pi->dpm_table_start +
32897ccd5a2cSjsg 		offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
32907ccd5a2cSjsg 	u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
32917ccd5a2cSjsg 		SMU7_MAX_LEVELS_MEMORY;
32927ccd5a2cSjsg 	SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
32937ccd5a2cSjsg 	u32 i, ret;
32947ccd5a2cSjsg 
32957ccd5a2cSjsg 	memset(levels, 0, level_array_size);
32967ccd5a2cSjsg 
32977ccd5a2cSjsg 	for (i = 0; i < dpm_table->mclk_table.count; i++) {
32987ccd5a2cSjsg 		if (dpm_table->mclk_table.dpm_levels[i].value == 0)
32997ccd5a2cSjsg 			return -EINVAL;
33007ccd5a2cSjsg 		ret = ci_populate_single_memory_level(rdev,
33017ccd5a2cSjsg 						      dpm_table->mclk_table.dpm_levels[i].value,
33027ccd5a2cSjsg 						      &pi->smc_state_table.MemoryLevel[i]);
33037ccd5a2cSjsg 		if (ret)
33047ccd5a2cSjsg 			return ret;
33057ccd5a2cSjsg 	}
33067ccd5a2cSjsg 
33077ccd5a2cSjsg 	pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
33087ccd5a2cSjsg 
33097ccd5a2cSjsg 	if ((dpm_table->mclk_table.count >= 2) &&
33107ccd5a2cSjsg 	    ((rdev->pdev->device == 0x67B0) || (rdev->pdev->device == 0x67B1))) {
33117ccd5a2cSjsg 		pi->smc_state_table.MemoryLevel[1].MinVddc =
33127ccd5a2cSjsg 			pi->smc_state_table.MemoryLevel[0].MinVddc;
33137ccd5a2cSjsg 		pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
33147ccd5a2cSjsg 			pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
33157ccd5a2cSjsg 	}
33167ccd5a2cSjsg 
33177ccd5a2cSjsg 	pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
33187ccd5a2cSjsg 
33197ccd5a2cSjsg 	pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
33207ccd5a2cSjsg 	pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
33217ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
33227ccd5a2cSjsg 
33237ccd5a2cSjsg 	pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
33247ccd5a2cSjsg 		PPSMC_DISPLAY_WATERMARK_HIGH;
33257ccd5a2cSjsg 
33267ccd5a2cSjsg 	ret = ci_copy_bytes_to_smc(rdev, level_array_address,
33277ccd5a2cSjsg 				   (u8 *)levels, level_array_size,
33287ccd5a2cSjsg 				   pi->sram_end);
33297ccd5a2cSjsg 	if (ret)
33307ccd5a2cSjsg 		return ret;
33317ccd5a2cSjsg 
33327ccd5a2cSjsg 	return 0;
33337ccd5a2cSjsg }
33347ccd5a2cSjsg 
ci_reset_single_dpm_table(struct radeon_device * rdev,struct ci_single_dpm_table * dpm_table,u32 count)33357ccd5a2cSjsg static void ci_reset_single_dpm_table(struct radeon_device *rdev,
33367ccd5a2cSjsg 				      struct ci_single_dpm_table* dpm_table,
33377ccd5a2cSjsg 				      u32 count)
33387ccd5a2cSjsg {
33397ccd5a2cSjsg 	u32 i;
33407ccd5a2cSjsg 
33417ccd5a2cSjsg 	dpm_table->count = count;
33427ccd5a2cSjsg 	for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
33437ccd5a2cSjsg 		dpm_table->dpm_levels[i].enabled = false;
33447ccd5a2cSjsg }
33457ccd5a2cSjsg 
ci_setup_pcie_table_entry(struct ci_single_dpm_table * dpm_table,u32 index,u32 pcie_gen,u32 pcie_lanes)33467ccd5a2cSjsg static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
33477ccd5a2cSjsg 				      u32 index, u32 pcie_gen, u32 pcie_lanes)
33487ccd5a2cSjsg {
33497ccd5a2cSjsg 	dpm_table->dpm_levels[index].value = pcie_gen;
33507ccd5a2cSjsg 	dpm_table->dpm_levels[index].param1 = pcie_lanes;
33517ccd5a2cSjsg 	dpm_table->dpm_levels[index].enabled = true;
33527ccd5a2cSjsg }
33537ccd5a2cSjsg 
ci_setup_default_pcie_tables(struct radeon_device * rdev)33547ccd5a2cSjsg static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
33557ccd5a2cSjsg {
33567ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
33577ccd5a2cSjsg 
33587ccd5a2cSjsg 	if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
33597ccd5a2cSjsg 		return -EINVAL;
33607ccd5a2cSjsg 
33617ccd5a2cSjsg 	if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
33627ccd5a2cSjsg 		pi->pcie_gen_powersaving = pi->pcie_gen_performance;
33637ccd5a2cSjsg 		pi->pcie_lane_powersaving = pi->pcie_lane_performance;
33647ccd5a2cSjsg 	} else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
33657ccd5a2cSjsg 		pi->pcie_gen_performance = pi->pcie_gen_powersaving;
33667ccd5a2cSjsg 		pi->pcie_lane_performance = pi->pcie_lane_powersaving;
33677ccd5a2cSjsg 	}
33687ccd5a2cSjsg 
33697ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
33707ccd5a2cSjsg 				  &pi->dpm_table.pcie_speed_table,
33717ccd5a2cSjsg 				  SMU7_MAX_LEVELS_LINK);
33727ccd5a2cSjsg 
33737ccd5a2cSjsg 	if (rdev->family == CHIP_BONAIRE)
33747ccd5a2cSjsg 		ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
33757ccd5a2cSjsg 					  pi->pcie_gen_powersaving.min,
33767ccd5a2cSjsg 					  pi->pcie_lane_powersaving.max);
33777ccd5a2cSjsg 	else
33787ccd5a2cSjsg 		ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
33797ccd5a2cSjsg 					  pi->pcie_gen_powersaving.min,
33807ccd5a2cSjsg 					  pi->pcie_lane_powersaving.min);
33817ccd5a2cSjsg 	ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
33827ccd5a2cSjsg 				  pi->pcie_gen_performance.min,
33837ccd5a2cSjsg 				  pi->pcie_lane_performance.min);
33847ccd5a2cSjsg 	ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
33857ccd5a2cSjsg 				  pi->pcie_gen_powersaving.min,
33867ccd5a2cSjsg 				  pi->pcie_lane_powersaving.max);
33877ccd5a2cSjsg 	ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
33887ccd5a2cSjsg 				  pi->pcie_gen_performance.min,
33897ccd5a2cSjsg 				  pi->pcie_lane_performance.max);
33907ccd5a2cSjsg 	ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
33917ccd5a2cSjsg 				  pi->pcie_gen_powersaving.max,
33927ccd5a2cSjsg 				  pi->pcie_lane_powersaving.max);
33937ccd5a2cSjsg 	ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
33947ccd5a2cSjsg 				  pi->pcie_gen_performance.max,
33957ccd5a2cSjsg 				  pi->pcie_lane_performance.max);
33967ccd5a2cSjsg 
33977ccd5a2cSjsg 	pi->dpm_table.pcie_speed_table.count = 6;
33987ccd5a2cSjsg 
33997ccd5a2cSjsg 	return 0;
34007ccd5a2cSjsg }
34017ccd5a2cSjsg 
ci_setup_default_dpm_tables(struct radeon_device * rdev)34027ccd5a2cSjsg static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
34037ccd5a2cSjsg {
34047ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
34057ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
34067ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
34077ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
34087ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
34097ccd5a2cSjsg 	struct radeon_cac_leakage_table *std_voltage_table =
34107ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.cac_leakage_table;
34117ccd5a2cSjsg 	u32 i;
34127ccd5a2cSjsg 
34137ccd5a2cSjsg 	if (allowed_sclk_vddc_table == NULL)
34147ccd5a2cSjsg 		return -EINVAL;
34157ccd5a2cSjsg 	if (allowed_sclk_vddc_table->count < 1)
34167ccd5a2cSjsg 		return -EINVAL;
34177ccd5a2cSjsg 	if (allowed_mclk_table == NULL)
34187ccd5a2cSjsg 		return -EINVAL;
34197ccd5a2cSjsg 	if (allowed_mclk_table->count < 1)
34207ccd5a2cSjsg 		return -EINVAL;
34217ccd5a2cSjsg 
34227ccd5a2cSjsg 	memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
34237ccd5a2cSjsg 
34247ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
34257ccd5a2cSjsg 				  &pi->dpm_table.sclk_table,
34267ccd5a2cSjsg 				  SMU7_MAX_LEVELS_GRAPHICS);
34277ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
34287ccd5a2cSjsg 				  &pi->dpm_table.mclk_table,
34297ccd5a2cSjsg 				  SMU7_MAX_LEVELS_MEMORY);
34307ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
34317ccd5a2cSjsg 				  &pi->dpm_table.vddc_table,
34327ccd5a2cSjsg 				  SMU7_MAX_LEVELS_VDDC);
34337ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
34347ccd5a2cSjsg 				  &pi->dpm_table.vddci_table,
34357ccd5a2cSjsg 				  SMU7_MAX_LEVELS_VDDCI);
34367ccd5a2cSjsg 	ci_reset_single_dpm_table(rdev,
34377ccd5a2cSjsg 				  &pi->dpm_table.mvdd_table,
34387ccd5a2cSjsg 				  SMU7_MAX_LEVELS_MVDD);
34397ccd5a2cSjsg 
34407ccd5a2cSjsg 	pi->dpm_table.sclk_table.count = 0;
34417ccd5a2cSjsg 	for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
34427ccd5a2cSjsg 		if ((i == 0) ||
34437ccd5a2cSjsg 		    (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
34447ccd5a2cSjsg 		     allowed_sclk_vddc_table->entries[i].clk)) {
34457ccd5a2cSjsg 			pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
34467ccd5a2cSjsg 				allowed_sclk_vddc_table->entries[i].clk;
34477ccd5a2cSjsg 			pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
34487ccd5a2cSjsg 				(i == 0) ? true : false;
34497ccd5a2cSjsg 			pi->dpm_table.sclk_table.count++;
34507ccd5a2cSjsg 		}
34517ccd5a2cSjsg 	}
34527ccd5a2cSjsg 
34537ccd5a2cSjsg 	pi->dpm_table.mclk_table.count = 0;
34547ccd5a2cSjsg 	for (i = 0; i < allowed_mclk_table->count; i++) {
34557ccd5a2cSjsg 		if ((i == 0) ||
34567ccd5a2cSjsg 		    (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
34577ccd5a2cSjsg 		     allowed_mclk_table->entries[i].clk)) {
34587ccd5a2cSjsg 			pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
34597ccd5a2cSjsg 				allowed_mclk_table->entries[i].clk;
34607ccd5a2cSjsg 			pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
34617ccd5a2cSjsg 				(i == 0) ? true : false;
34627ccd5a2cSjsg 			pi->dpm_table.mclk_table.count++;
34637ccd5a2cSjsg 		}
34647ccd5a2cSjsg 	}
34657ccd5a2cSjsg 
34667ccd5a2cSjsg 	for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
34677ccd5a2cSjsg 		pi->dpm_table.vddc_table.dpm_levels[i].value =
34687ccd5a2cSjsg 			allowed_sclk_vddc_table->entries[i].v;
34697ccd5a2cSjsg 		pi->dpm_table.vddc_table.dpm_levels[i].param1 =
34707ccd5a2cSjsg 			std_voltage_table->entries[i].leakage;
34717ccd5a2cSjsg 		pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
34727ccd5a2cSjsg 	}
34737ccd5a2cSjsg 	pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
34747ccd5a2cSjsg 
34757ccd5a2cSjsg 	allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
34767ccd5a2cSjsg 	if (allowed_mclk_table) {
34777ccd5a2cSjsg 		for (i = 0; i < allowed_mclk_table->count; i++) {
34787ccd5a2cSjsg 			pi->dpm_table.vddci_table.dpm_levels[i].value =
34797ccd5a2cSjsg 				allowed_mclk_table->entries[i].v;
34807ccd5a2cSjsg 			pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
34817ccd5a2cSjsg 		}
34827ccd5a2cSjsg 		pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
34837ccd5a2cSjsg 	}
34847ccd5a2cSjsg 
34857ccd5a2cSjsg 	allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
34867ccd5a2cSjsg 	if (allowed_mclk_table) {
34877ccd5a2cSjsg 		for (i = 0; i < allowed_mclk_table->count; i++) {
34887ccd5a2cSjsg 			pi->dpm_table.mvdd_table.dpm_levels[i].value =
34897ccd5a2cSjsg 				allowed_mclk_table->entries[i].v;
34907ccd5a2cSjsg 			pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
34917ccd5a2cSjsg 		}
34927ccd5a2cSjsg 		pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
34937ccd5a2cSjsg 	}
34947ccd5a2cSjsg 
34957ccd5a2cSjsg 	ci_setup_default_pcie_tables(rdev);
34967ccd5a2cSjsg 
34977ccd5a2cSjsg 	return 0;
34987ccd5a2cSjsg }
34997ccd5a2cSjsg 
ci_find_boot_level(struct ci_single_dpm_table * table,u32 value,u32 * boot_level)35007ccd5a2cSjsg static int ci_find_boot_level(struct ci_single_dpm_table *table,
35017ccd5a2cSjsg 			      u32 value, u32 *boot_level)
35027ccd5a2cSjsg {
35037ccd5a2cSjsg 	u32 i;
35047ccd5a2cSjsg 	int ret = -EINVAL;
35057ccd5a2cSjsg 
35067ccd5a2cSjsg 	for(i = 0; i < table->count; i++) {
35077ccd5a2cSjsg 		if (value == table->dpm_levels[i].value) {
35087ccd5a2cSjsg 			*boot_level = i;
35097ccd5a2cSjsg 			ret = 0;
35107ccd5a2cSjsg 		}
35117ccd5a2cSjsg 	}
35127ccd5a2cSjsg 
35137ccd5a2cSjsg 	return ret;
35147ccd5a2cSjsg }
35157ccd5a2cSjsg 
ci_init_smc_table(struct radeon_device * rdev)35167ccd5a2cSjsg static int ci_init_smc_table(struct radeon_device *rdev)
35177ccd5a2cSjsg {
35187ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
35197ccd5a2cSjsg 	struct ci_ulv_parm *ulv = &pi->ulv;
35207ccd5a2cSjsg 	struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
35217ccd5a2cSjsg 	SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
35227ccd5a2cSjsg 	int ret;
35237ccd5a2cSjsg 
35247ccd5a2cSjsg 	ret = ci_setup_default_dpm_tables(rdev);
35257ccd5a2cSjsg 	if (ret)
35267ccd5a2cSjsg 		return ret;
35277ccd5a2cSjsg 
35287ccd5a2cSjsg 	if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
35297ccd5a2cSjsg 		ci_populate_smc_voltage_tables(rdev, table);
35307ccd5a2cSjsg 
35317ccd5a2cSjsg 	ci_init_fps_limits(rdev);
35327ccd5a2cSjsg 
35337ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
35347ccd5a2cSjsg 		table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
35357ccd5a2cSjsg 
35367ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
35377ccd5a2cSjsg 		table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
35387ccd5a2cSjsg 
35397ccd5a2cSjsg 	if (pi->mem_gddr5)
35407ccd5a2cSjsg 		table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
35417ccd5a2cSjsg 
35427ccd5a2cSjsg 	if (ulv->supported) {
35437ccd5a2cSjsg 		ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
35447ccd5a2cSjsg 		if (ret)
35457ccd5a2cSjsg 			return ret;
35467ccd5a2cSjsg 		WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
35477ccd5a2cSjsg 	}
35487ccd5a2cSjsg 
35497ccd5a2cSjsg 	ret = ci_populate_all_graphic_levels(rdev);
35507ccd5a2cSjsg 	if (ret)
35517ccd5a2cSjsg 		return ret;
35527ccd5a2cSjsg 
35537ccd5a2cSjsg 	ret = ci_populate_all_memory_levels(rdev);
35547ccd5a2cSjsg 	if (ret)
35557ccd5a2cSjsg 		return ret;
35567ccd5a2cSjsg 
35577ccd5a2cSjsg 	ci_populate_smc_link_level(rdev, table);
35587ccd5a2cSjsg 
35597ccd5a2cSjsg 	ret = ci_populate_smc_acpi_level(rdev, table);
35607ccd5a2cSjsg 	if (ret)
35617ccd5a2cSjsg 		return ret;
35627ccd5a2cSjsg 
35637ccd5a2cSjsg 	ret = ci_populate_smc_vce_level(rdev, table);
35647ccd5a2cSjsg 	if (ret)
35657ccd5a2cSjsg 		return ret;
35667ccd5a2cSjsg 
35677ccd5a2cSjsg 	ret = ci_populate_smc_acp_level(rdev, table);
35687ccd5a2cSjsg 	if (ret)
35697ccd5a2cSjsg 		return ret;
35707ccd5a2cSjsg 
35717ccd5a2cSjsg 	ret = ci_populate_smc_samu_level(rdev, table);
35727ccd5a2cSjsg 	if (ret)
35737ccd5a2cSjsg 		return ret;
35747ccd5a2cSjsg 
35757ccd5a2cSjsg 	ret = ci_do_program_memory_timing_parameters(rdev);
35767ccd5a2cSjsg 	if (ret)
35777ccd5a2cSjsg 		return ret;
35787ccd5a2cSjsg 
35797ccd5a2cSjsg 	ret = ci_populate_smc_uvd_level(rdev, table);
35807ccd5a2cSjsg 	if (ret)
35817ccd5a2cSjsg 		return ret;
35827ccd5a2cSjsg 
35837ccd5a2cSjsg 	table->UvdBootLevel  = 0;
35847ccd5a2cSjsg 	table->VceBootLevel  = 0;
35857ccd5a2cSjsg 	table->AcpBootLevel  = 0;
35867ccd5a2cSjsg 	table->SamuBootLevel  = 0;
35877ccd5a2cSjsg 	table->GraphicsBootLevel  = 0;
35887ccd5a2cSjsg 	table->MemoryBootLevel  = 0;
35897ccd5a2cSjsg 
35907ccd5a2cSjsg 	ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
35917ccd5a2cSjsg 				 pi->vbios_boot_state.sclk_bootup_value,
35927ccd5a2cSjsg 				 (u32 *)&pi->smc_state_table.GraphicsBootLevel);
35937ccd5a2cSjsg 
35947ccd5a2cSjsg 	ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
35957ccd5a2cSjsg 				 pi->vbios_boot_state.mclk_bootup_value,
35967ccd5a2cSjsg 				 (u32 *)&pi->smc_state_table.MemoryBootLevel);
35977ccd5a2cSjsg 
35987ccd5a2cSjsg 	table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
35997ccd5a2cSjsg 	table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
36007ccd5a2cSjsg 	table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
36017ccd5a2cSjsg 
36027ccd5a2cSjsg 	ci_populate_smc_initial_state(rdev, radeon_boot_state);
36037ccd5a2cSjsg 
36047ccd5a2cSjsg 	ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
36057ccd5a2cSjsg 	if (ret)
36067ccd5a2cSjsg 		return ret;
36077ccd5a2cSjsg 
36087ccd5a2cSjsg 	table->UVDInterval = 1;
36097ccd5a2cSjsg 	table->VCEInterval = 1;
36107ccd5a2cSjsg 	table->ACPInterval = 1;
36117ccd5a2cSjsg 	table->SAMUInterval = 1;
36127ccd5a2cSjsg 	table->GraphicsVoltageChangeEnable = 1;
36137ccd5a2cSjsg 	table->GraphicsThermThrottleEnable = 1;
36147ccd5a2cSjsg 	table->GraphicsInterval = 1;
36157ccd5a2cSjsg 	table->VoltageInterval = 1;
36167ccd5a2cSjsg 	table->ThermalInterval = 1;
36177ccd5a2cSjsg 	table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
36187ccd5a2cSjsg 					     CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
36197ccd5a2cSjsg 	table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
36207ccd5a2cSjsg 					    CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
36217ccd5a2cSjsg 	table->MemoryVoltageChangeEnable = 1;
36227ccd5a2cSjsg 	table->MemoryInterval = 1;
36237ccd5a2cSjsg 	table->VoltageResponseTime = 0;
36247ccd5a2cSjsg 	table->VddcVddciDelta = 4000;
36257ccd5a2cSjsg 	table->PhaseResponseTime = 0;
36267ccd5a2cSjsg 	table->MemoryThermThrottleEnable = 1;
36277ccd5a2cSjsg 	table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
36287ccd5a2cSjsg 	table->PCIeGenInterval = 1;
36297ccd5a2cSjsg 	if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
36307ccd5a2cSjsg 		table->SVI2Enable  = 1;
36317ccd5a2cSjsg 	else
36327ccd5a2cSjsg 		table->SVI2Enable  = 0;
36337ccd5a2cSjsg 
36347ccd5a2cSjsg 	table->ThermGpio = 17;
36357ccd5a2cSjsg 	table->SclkStepSize = 0x4000;
36367ccd5a2cSjsg 
36377ccd5a2cSjsg 	table->SystemFlags = cpu_to_be32(table->SystemFlags);
36387ccd5a2cSjsg 	table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
36397ccd5a2cSjsg 	table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
36407ccd5a2cSjsg 	table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
36417ccd5a2cSjsg 	table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
36427ccd5a2cSjsg 	table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
36437ccd5a2cSjsg 	table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
36447ccd5a2cSjsg 	table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
36457ccd5a2cSjsg 	table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
36467ccd5a2cSjsg 	table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
36477ccd5a2cSjsg 	table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
36487ccd5a2cSjsg 	table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
36497ccd5a2cSjsg 	table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
36507ccd5a2cSjsg 	table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
36517ccd5a2cSjsg 
36527ccd5a2cSjsg 	ret = ci_copy_bytes_to_smc(rdev,
36537ccd5a2cSjsg 				   pi->dpm_table_start +
36547ccd5a2cSjsg 				   offsetof(SMU7_Discrete_DpmTable, SystemFlags),
36557ccd5a2cSjsg 				   (u8 *)&table->SystemFlags,
36567ccd5a2cSjsg 				   sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
36577ccd5a2cSjsg 				   pi->sram_end);
36587ccd5a2cSjsg 	if (ret)
36597ccd5a2cSjsg 		return ret;
36607ccd5a2cSjsg 
36617ccd5a2cSjsg 	return 0;
36627ccd5a2cSjsg }
36637ccd5a2cSjsg 
ci_trim_single_dpm_states(struct radeon_device * rdev,struct ci_single_dpm_table * dpm_table,u32 low_limit,u32 high_limit)36647ccd5a2cSjsg static void ci_trim_single_dpm_states(struct radeon_device *rdev,
36657ccd5a2cSjsg 				      struct ci_single_dpm_table *dpm_table,
36667ccd5a2cSjsg 				      u32 low_limit, u32 high_limit)
36677ccd5a2cSjsg {
36687ccd5a2cSjsg 	u32 i;
36697ccd5a2cSjsg 
36707ccd5a2cSjsg 	for (i = 0; i < dpm_table->count; i++) {
36717ccd5a2cSjsg 		if ((dpm_table->dpm_levels[i].value < low_limit) ||
36727ccd5a2cSjsg 		    (dpm_table->dpm_levels[i].value > high_limit))
36737ccd5a2cSjsg 			dpm_table->dpm_levels[i].enabled = false;
36747ccd5a2cSjsg 		else
36757ccd5a2cSjsg 			dpm_table->dpm_levels[i].enabled = true;
36767ccd5a2cSjsg 	}
36777ccd5a2cSjsg }
36787ccd5a2cSjsg 
ci_trim_pcie_dpm_states(struct radeon_device * rdev,u32 speed_low,u32 lanes_low,u32 speed_high,u32 lanes_high)36797ccd5a2cSjsg static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
36807ccd5a2cSjsg 				    u32 speed_low, u32 lanes_low,
36817ccd5a2cSjsg 				    u32 speed_high, u32 lanes_high)
36827ccd5a2cSjsg {
36837ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
36847ccd5a2cSjsg 	struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
36857ccd5a2cSjsg 	u32 i, j;
36867ccd5a2cSjsg 
36877ccd5a2cSjsg 	for (i = 0; i < pcie_table->count; i++) {
36887ccd5a2cSjsg 		if ((pcie_table->dpm_levels[i].value < speed_low) ||
36897ccd5a2cSjsg 		    (pcie_table->dpm_levels[i].param1 < lanes_low) ||
36907ccd5a2cSjsg 		    (pcie_table->dpm_levels[i].value > speed_high) ||
36917ccd5a2cSjsg 		    (pcie_table->dpm_levels[i].param1 > lanes_high))
36927ccd5a2cSjsg 			pcie_table->dpm_levels[i].enabled = false;
36937ccd5a2cSjsg 		else
36947ccd5a2cSjsg 			pcie_table->dpm_levels[i].enabled = true;
36957ccd5a2cSjsg 	}
36967ccd5a2cSjsg 
36977ccd5a2cSjsg 	for (i = 0; i < pcie_table->count; i++) {
36987ccd5a2cSjsg 		if (pcie_table->dpm_levels[i].enabled) {
36997ccd5a2cSjsg 			for (j = i + 1; j < pcie_table->count; j++) {
37007ccd5a2cSjsg 				if (pcie_table->dpm_levels[j].enabled) {
37017ccd5a2cSjsg 					if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
37027ccd5a2cSjsg 					    (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
37037ccd5a2cSjsg 						pcie_table->dpm_levels[j].enabled = false;
37047ccd5a2cSjsg 				}
37057ccd5a2cSjsg 			}
37067ccd5a2cSjsg 		}
37077ccd5a2cSjsg 	}
37087ccd5a2cSjsg }
37097ccd5a2cSjsg 
ci_trim_dpm_states(struct radeon_device * rdev,struct radeon_ps * radeon_state)37107ccd5a2cSjsg static int ci_trim_dpm_states(struct radeon_device *rdev,
37117ccd5a2cSjsg 			      struct radeon_ps *radeon_state)
37127ccd5a2cSjsg {
37137ccd5a2cSjsg 	struct ci_ps *state = ci_get_ps(radeon_state);
37147ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
37157ccd5a2cSjsg 	u32 high_limit_count;
37167ccd5a2cSjsg 
37177ccd5a2cSjsg 	if (state->performance_level_count < 1)
37187ccd5a2cSjsg 		return -EINVAL;
37197ccd5a2cSjsg 
37207ccd5a2cSjsg 	if (state->performance_level_count == 1)
37217ccd5a2cSjsg 		high_limit_count = 0;
37227ccd5a2cSjsg 	else
37237ccd5a2cSjsg 		high_limit_count = 1;
37247ccd5a2cSjsg 
37257ccd5a2cSjsg 	ci_trim_single_dpm_states(rdev,
37267ccd5a2cSjsg 				  &pi->dpm_table.sclk_table,
37277ccd5a2cSjsg 				  state->performance_levels[0].sclk,
37287ccd5a2cSjsg 				  state->performance_levels[high_limit_count].sclk);
37297ccd5a2cSjsg 
37307ccd5a2cSjsg 	ci_trim_single_dpm_states(rdev,
37317ccd5a2cSjsg 				  &pi->dpm_table.mclk_table,
37327ccd5a2cSjsg 				  state->performance_levels[0].mclk,
37337ccd5a2cSjsg 				  state->performance_levels[high_limit_count].mclk);
37347ccd5a2cSjsg 
37357ccd5a2cSjsg 	ci_trim_pcie_dpm_states(rdev,
37367ccd5a2cSjsg 				state->performance_levels[0].pcie_gen,
37377ccd5a2cSjsg 				state->performance_levels[0].pcie_lane,
37387ccd5a2cSjsg 				state->performance_levels[high_limit_count].pcie_gen,
37397ccd5a2cSjsg 				state->performance_levels[high_limit_count].pcie_lane);
37407ccd5a2cSjsg 
37417ccd5a2cSjsg 	return 0;
37427ccd5a2cSjsg }
37437ccd5a2cSjsg 
ci_apply_disp_minimum_voltage_request(struct radeon_device * rdev)37447ccd5a2cSjsg static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
37457ccd5a2cSjsg {
37467ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *disp_voltage_table =
37477ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
37487ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *vddc_table =
37497ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
37507ccd5a2cSjsg 	u32 requested_voltage = 0;
37517ccd5a2cSjsg 	u32 i;
37527ccd5a2cSjsg 
37537ccd5a2cSjsg 	if (disp_voltage_table == NULL)
37547ccd5a2cSjsg 		return -EINVAL;
37557ccd5a2cSjsg 	if (!disp_voltage_table->count)
37567ccd5a2cSjsg 		return -EINVAL;
37577ccd5a2cSjsg 
37587ccd5a2cSjsg 	for (i = 0; i < disp_voltage_table->count; i++) {
37597ccd5a2cSjsg 		if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
37607ccd5a2cSjsg 			requested_voltage = disp_voltage_table->entries[i].v;
37617ccd5a2cSjsg 	}
37627ccd5a2cSjsg 
37637ccd5a2cSjsg 	for (i = 0; i < vddc_table->count; i++) {
37647ccd5a2cSjsg 		if (requested_voltage <= vddc_table->entries[i].v) {
37657ccd5a2cSjsg 			requested_voltage = vddc_table->entries[i].v;
37667ccd5a2cSjsg 			return (ci_send_msg_to_smc_with_parameter(rdev,
37677ccd5a2cSjsg 								  PPSMC_MSG_VddC_Request,
37687ccd5a2cSjsg 								  requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
37697ccd5a2cSjsg 				0 : -EINVAL;
37707ccd5a2cSjsg 		}
37717ccd5a2cSjsg 	}
37727ccd5a2cSjsg 
37737ccd5a2cSjsg 	return -EINVAL;
37747ccd5a2cSjsg }
37757ccd5a2cSjsg 
ci_upload_dpm_level_enable_mask(struct radeon_device * rdev)37767ccd5a2cSjsg static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
37777ccd5a2cSjsg {
37787ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
37797ccd5a2cSjsg 	PPSMC_Result result;
37807ccd5a2cSjsg 
37817ccd5a2cSjsg 	ci_apply_disp_minimum_voltage_request(rdev);
37827ccd5a2cSjsg 
37837ccd5a2cSjsg 	if (!pi->sclk_dpm_key_disabled) {
37847ccd5a2cSjsg 		if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
37857ccd5a2cSjsg 			result = ci_send_msg_to_smc_with_parameter(rdev,
37867ccd5a2cSjsg 								   PPSMC_MSG_SCLKDPM_SetEnabledMask,
37877ccd5a2cSjsg 								   pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
37887ccd5a2cSjsg 			if (result != PPSMC_Result_OK)
37897ccd5a2cSjsg 				return -EINVAL;
37907ccd5a2cSjsg 		}
37917ccd5a2cSjsg 	}
37927ccd5a2cSjsg 
37937ccd5a2cSjsg 	if (!pi->mclk_dpm_key_disabled) {
37947ccd5a2cSjsg 		if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
37957ccd5a2cSjsg 			result = ci_send_msg_to_smc_with_parameter(rdev,
37967ccd5a2cSjsg 								   PPSMC_MSG_MCLKDPM_SetEnabledMask,
37977ccd5a2cSjsg 								   pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
37987ccd5a2cSjsg 			if (result != PPSMC_Result_OK)
37997ccd5a2cSjsg 				return -EINVAL;
38007ccd5a2cSjsg 		}
38017ccd5a2cSjsg 	}
38027ccd5a2cSjsg #if 0
38037ccd5a2cSjsg 	if (!pi->pcie_dpm_key_disabled) {
38047ccd5a2cSjsg 		if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
38057ccd5a2cSjsg 			result = ci_send_msg_to_smc_with_parameter(rdev,
38067ccd5a2cSjsg 								   PPSMC_MSG_PCIeDPM_SetEnabledMask,
38077ccd5a2cSjsg 								   pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
38087ccd5a2cSjsg 			if (result != PPSMC_Result_OK)
38097ccd5a2cSjsg 				return -EINVAL;
38107ccd5a2cSjsg 		}
38117ccd5a2cSjsg 	}
38127ccd5a2cSjsg #endif
38137ccd5a2cSjsg 	return 0;
38147ccd5a2cSjsg }
38157ccd5a2cSjsg 
ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device * rdev,struct radeon_ps * radeon_state)38167ccd5a2cSjsg static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
38177ccd5a2cSjsg 						   struct radeon_ps *radeon_state)
38187ccd5a2cSjsg {
38197ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
38207ccd5a2cSjsg 	struct ci_ps *state = ci_get_ps(radeon_state);
38217ccd5a2cSjsg 	struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
38227ccd5a2cSjsg 	u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
38237ccd5a2cSjsg 	struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
38247ccd5a2cSjsg 	u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
38257ccd5a2cSjsg 	u32 i;
38267ccd5a2cSjsg 
38277ccd5a2cSjsg 	pi->need_update_smu7_dpm_table = 0;
38287ccd5a2cSjsg 
38297ccd5a2cSjsg 	for (i = 0; i < sclk_table->count; i++) {
38307ccd5a2cSjsg 		if (sclk == sclk_table->dpm_levels[i].value)
38317ccd5a2cSjsg 			break;
38327ccd5a2cSjsg 	}
38337ccd5a2cSjsg 
38347ccd5a2cSjsg 	if (i >= sclk_table->count) {
38357ccd5a2cSjsg 		pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
38367ccd5a2cSjsg 	} else {
38377f4dd379Sjsg 		/* XXX The current code always reprogrammed the sclk levels,
38387f4dd379Sjsg 		 * but we don't currently handle disp sclk requirements
38397f4dd379Sjsg 		 * so just skip it.
38407f4dd379Sjsg 		 */
38417ccd5a2cSjsg 		if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
38427ccd5a2cSjsg 			pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
38437ccd5a2cSjsg 	}
38447ccd5a2cSjsg 
38457ccd5a2cSjsg 	for (i = 0; i < mclk_table->count; i++) {
38467ccd5a2cSjsg 		if (mclk == mclk_table->dpm_levels[i].value)
38477ccd5a2cSjsg 			break;
38487ccd5a2cSjsg 	}
38497ccd5a2cSjsg 
38507ccd5a2cSjsg 	if (i >= mclk_table->count)
38517ccd5a2cSjsg 		pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
38527ccd5a2cSjsg 
38537ccd5a2cSjsg 	if (rdev->pm.dpm.current_active_crtc_count !=
38547ccd5a2cSjsg 	    rdev->pm.dpm.new_active_crtc_count)
38557ccd5a2cSjsg 		pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
38567ccd5a2cSjsg }
38577ccd5a2cSjsg 
ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device * rdev,struct radeon_ps * radeon_state)38587ccd5a2cSjsg static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
38597ccd5a2cSjsg 						       struct radeon_ps *radeon_state)
38607ccd5a2cSjsg {
38617ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
38627ccd5a2cSjsg 	struct ci_ps *state = ci_get_ps(radeon_state);
38637ccd5a2cSjsg 	u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
38647ccd5a2cSjsg 	u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
38657ccd5a2cSjsg 	struct ci_dpm_table *dpm_table = &pi->dpm_table;
38667ccd5a2cSjsg 	int ret;
38677ccd5a2cSjsg 
38687ccd5a2cSjsg 	if (!pi->need_update_smu7_dpm_table)
38697ccd5a2cSjsg 		return 0;
38707ccd5a2cSjsg 
38717ccd5a2cSjsg 	if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
38727ccd5a2cSjsg 		dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
38737ccd5a2cSjsg 
38747ccd5a2cSjsg 	if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
38757ccd5a2cSjsg 		dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
38767ccd5a2cSjsg 
38777ccd5a2cSjsg 	if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
38787ccd5a2cSjsg 		ret = ci_populate_all_graphic_levels(rdev);
38797ccd5a2cSjsg 		if (ret)
38807ccd5a2cSjsg 			return ret;
38817ccd5a2cSjsg 	}
38827ccd5a2cSjsg 
38837ccd5a2cSjsg 	if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
38847ccd5a2cSjsg 		ret = ci_populate_all_memory_levels(rdev);
38857ccd5a2cSjsg 		if (ret)
38867ccd5a2cSjsg 			return ret;
38877ccd5a2cSjsg 	}
38887ccd5a2cSjsg 
38897ccd5a2cSjsg 	return 0;
38907ccd5a2cSjsg }
38917ccd5a2cSjsg 
ci_enable_uvd_dpm(struct radeon_device * rdev,bool enable)38927ccd5a2cSjsg static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
38937ccd5a2cSjsg {
38947ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
38957ccd5a2cSjsg 	const struct radeon_clock_and_voltage_limits *max_limits;
38967ccd5a2cSjsg 	int i;
38977ccd5a2cSjsg 
38987ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power)
38997ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
39007ccd5a2cSjsg 	else
39017ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
39027ccd5a2cSjsg 
39037ccd5a2cSjsg 	if (enable) {
39047ccd5a2cSjsg 		pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
39057ccd5a2cSjsg 
39067ccd5a2cSjsg 		for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
39077ccd5a2cSjsg 			if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
39087ccd5a2cSjsg 				pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
39097ccd5a2cSjsg 
39107ccd5a2cSjsg 				if (!pi->caps_uvd_dpm)
39117ccd5a2cSjsg 					break;
39127ccd5a2cSjsg 			}
39137ccd5a2cSjsg 		}
39147ccd5a2cSjsg 
39157ccd5a2cSjsg 		ci_send_msg_to_smc_with_parameter(rdev,
39167ccd5a2cSjsg 						  PPSMC_MSG_UVDDPM_SetEnabledMask,
39177ccd5a2cSjsg 						  pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
39187ccd5a2cSjsg 
39197ccd5a2cSjsg 		if (pi->last_mclk_dpm_enable_mask & 0x1) {
39207ccd5a2cSjsg 			pi->uvd_enabled = true;
39217ccd5a2cSjsg 			pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
39227ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev,
39237ccd5a2cSjsg 							  PPSMC_MSG_MCLKDPM_SetEnabledMask,
39247ccd5a2cSjsg 							  pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
39257ccd5a2cSjsg 		}
39267ccd5a2cSjsg 	} else {
39277ccd5a2cSjsg 		if (pi->last_mclk_dpm_enable_mask & 0x1) {
39287ccd5a2cSjsg 			pi->uvd_enabled = false;
39297ccd5a2cSjsg 			pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
39307ccd5a2cSjsg 			ci_send_msg_to_smc_with_parameter(rdev,
39317ccd5a2cSjsg 							  PPSMC_MSG_MCLKDPM_SetEnabledMask,
39327ccd5a2cSjsg 							  pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
39337ccd5a2cSjsg 		}
39347ccd5a2cSjsg 	}
39357ccd5a2cSjsg 
39367ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, enable ?
39377ccd5a2cSjsg 				   PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
39387ccd5a2cSjsg 		0 : -EINVAL;
39397ccd5a2cSjsg }
39407ccd5a2cSjsg 
ci_enable_vce_dpm(struct radeon_device * rdev,bool enable)39417ccd5a2cSjsg static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
39427ccd5a2cSjsg {
39437ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
39447ccd5a2cSjsg 	const struct radeon_clock_and_voltage_limits *max_limits;
39457ccd5a2cSjsg 	int i;
39467ccd5a2cSjsg 
39477ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power)
39487ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
39497ccd5a2cSjsg 	else
39507ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
39517ccd5a2cSjsg 
39527ccd5a2cSjsg 	if (enable) {
39537ccd5a2cSjsg 		pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
39547ccd5a2cSjsg 		for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
39557ccd5a2cSjsg 			if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
39567ccd5a2cSjsg 				pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
39577ccd5a2cSjsg 
39587ccd5a2cSjsg 				if (!pi->caps_vce_dpm)
39597ccd5a2cSjsg 					break;
39607ccd5a2cSjsg 			}
39617ccd5a2cSjsg 		}
39627ccd5a2cSjsg 
39637ccd5a2cSjsg 		ci_send_msg_to_smc_with_parameter(rdev,
39647ccd5a2cSjsg 						  PPSMC_MSG_VCEDPM_SetEnabledMask,
39657ccd5a2cSjsg 						  pi->dpm_level_enable_mask.vce_dpm_enable_mask);
39667ccd5a2cSjsg 	}
39677ccd5a2cSjsg 
39687ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, enable ?
39697ccd5a2cSjsg 				   PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
39707ccd5a2cSjsg 		0 : -EINVAL;
39717ccd5a2cSjsg }
39727ccd5a2cSjsg 
39737ccd5a2cSjsg #if 0
39747ccd5a2cSjsg static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
39757ccd5a2cSjsg {
39767ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
39777ccd5a2cSjsg 	const struct radeon_clock_and_voltage_limits *max_limits;
39787ccd5a2cSjsg 	int i;
39797ccd5a2cSjsg 
39807ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power)
39817ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
39827ccd5a2cSjsg 	else
39837ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
39847ccd5a2cSjsg 
39857ccd5a2cSjsg 	if (enable) {
39867ccd5a2cSjsg 		pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
39877ccd5a2cSjsg 		for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
39887ccd5a2cSjsg 			if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
39897ccd5a2cSjsg 				pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
39907ccd5a2cSjsg 
39917ccd5a2cSjsg 				if (!pi->caps_samu_dpm)
39927ccd5a2cSjsg 					break;
39937ccd5a2cSjsg 			}
39947ccd5a2cSjsg 		}
39957ccd5a2cSjsg 
39967ccd5a2cSjsg 		ci_send_msg_to_smc_with_parameter(rdev,
39977ccd5a2cSjsg 						  PPSMC_MSG_SAMUDPM_SetEnabledMask,
39987ccd5a2cSjsg 						  pi->dpm_level_enable_mask.samu_dpm_enable_mask);
39997ccd5a2cSjsg 	}
40007ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, enable ?
40017ccd5a2cSjsg 				   PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
40027ccd5a2cSjsg 		0 : -EINVAL;
40037ccd5a2cSjsg }
40047ccd5a2cSjsg 
40057ccd5a2cSjsg static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
40067ccd5a2cSjsg {
40077ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
40087ccd5a2cSjsg 	const struct radeon_clock_and_voltage_limits *max_limits;
40097ccd5a2cSjsg 	int i;
40107ccd5a2cSjsg 
40117ccd5a2cSjsg 	if (rdev->pm.dpm.ac_power)
40127ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
40137ccd5a2cSjsg 	else
40147ccd5a2cSjsg 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
40157ccd5a2cSjsg 
40167ccd5a2cSjsg 	if (enable) {
40177ccd5a2cSjsg 		pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
40187ccd5a2cSjsg 		for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
40197ccd5a2cSjsg 			if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
40207ccd5a2cSjsg 				pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
40217ccd5a2cSjsg 
40227ccd5a2cSjsg 				if (!pi->caps_acp_dpm)
40237ccd5a2cSjsg 					break;
40247ccd5a2cSjsg 			}
40257ccd5a2cSjsg 		}
40267ccd5a2cSjsg 
40277ccd5a2cSjsg 		ci_send_msg_to_smc_with_parameter(rdev,
40287ccd5a2cSjsg 						  PPSMC_MSG_ACPDPM_SetEnabledMask,
40297ccd5a2cSjsg 						  pi->dpm_level_enable_mask.acp_dpm_enable_mask);
40307ccd5a2cSjsg 	}
40317ccd5a2cSjsg 
40327ccd5a2cSjsg 	return (ci_send_msg_to_smc(rdev, enable ?
40337ccd5a2cSjsg 				   PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
40347ccd5a2cSjsg 		0 : -EINVAL;
40357ccd5a2cSjsg }
40367ccd5a2cSjsg #endif
40377ccd5a2cSjsg 
ci_update_uvd_dpm(struct radeon_device * rdev,bool gate)40387ccd5a2cSjsg static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
40397ccd5a2cSjsg {
40407ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
40417ccd5a2cSjsg 	u32 tmp;
40427ccd5a2cSjsg 
40437ccd5a2cSjsg 	if (!gate) {
40447ccd5a2cSjsg 		if (pi->caps_uvd_dpm ||
40457ccd5a2cSjsg 		    (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
40467ccd5a2cSjsg 			pi->smc_state_table.UvdBootLevel = 0;
40477ccd5a2cSjsg 		else
40487ccd5a2cSjsg 			pi->smc_state_table.UvdBootLevel =
40497ccd5a2cSjsg 				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
40507ccd5a2cSjsg 
40517ccd5a2cSjsg 		tmp = RREG32_SMC(DPM_TABLE_475);
40527ccd5a2cSjsg 		tmp &= ~UvdBootLevel_MASK;
40537ccd5a2cSjsg 		tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
40547ccd5a2cSjsg 		WREG32_SMC(DPM_TABLE_475, tmp);
40557ccd5a2cSjsg 	}
40567ccd5a2cSjsg 
40577ccd5a2cSjsg 	return ci_enable_uvd_dpm(rdev, !gate);
40587ccd5a2cSjsg }
40597ccd5a2cSjsg 
ci_get_vce_boot_level(struct radeon_device * rdev)40607ccd5a2cSjsg static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
40617ccd5a2cSjsg {
40627ccd5a2cSjsg 	u8 i;
40637ccd5a2cSjsg 	u32 min_evclk = 30000; /* ??? */
40647ccd5a2cSjsg 	struct radeon_vce_clock_voltage_dependency_table *table =
40657ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
40667ccd5a2cSjsg 
40677ccd5a2cSjsg 	for (i = 0; i < table->count; i++) {
40687ccd5a2cSjsg 		if (table->entries[i].evclk >= min_evclk)
40697ccd5a2cSjsg 			return i;
40707ccd5a2cSjsg 	}
40717ccd5a2cSjsg 
40727ccd5a2cSjsg 	return table->count - 1;
40737ccd5a2cSjsg }
40747ccd5a2cSjsg 
ci_update_vce_dpm(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)40757ccd5a2cSjsg static int ci_update_vce_dpm(struct radeon_device *rdev,
40767ccd5a2cSjsg 			     struct radeon_ps *radeon_new_state,
40777ccd5a2cSjsg 			     struct radeon_ps *radeon_current_state)
40787ccd5a2cSjsg {
40797ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
40807ccd5a2cSjsg 	int ret = 0;
40817ccd5a2cSjsg 	u32 tmp;
40827ccd5a2cSjsg 
40837ccd5a2cSjsg 	if (radeon_current_state->evclk != radeon_new_state->evclk) {
40847ccd5a2cSjsg 		if (radeon_new_state->evclk) {
40857ccd5a2cSjsg 			/* turn the clocks on when encoding */
40867ccd5a2cSjsg 			cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
40877ccd5a2cSjsg 
40887ccd5a2cSjsg 			pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
40897ccd5a2cSjsg 			tmp = RREG32_SMC(DPM_TABLE_475);
40907ccd5a2cSjsg 			tmp &= ~VceBootLevel_MASK;
40917ccd5a2cSjsg 			tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
40927ccd5a2cSjsg 			WREG32_SMC(DPM_TABLE_475, tmp);
40937ccd5a2cSjsg 
40947ccd5a2cSjsg 			ret = ci_enable_vce_dpm(rdev, true);
40957ccd5a2cSjsg 		} else {
40967ccd5a2cSjsg 			/* turn the clocks off when not encoding */
40977ccd5a2cSjsg 			cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
40987ccd5a2cSjsg 
40997ccd5a2cSjsg 			ret = ci_enable_vce_dpm(rdev, false);
41007ccd5a2cSjsg 		}
41017ccd5a2cSjsg 	}
41027ccd5a2cSjsg 	return ret;
41037ccd5a2cSjsg }
41047ccd5a2cSjsg 
41057ccd5a2cSjsg #if 0
41067ccd5a2cSjsg static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
41077ccd5a2cSjsg {
41087ccd5a2cSjsg 	return ci_enable_samu_dpm(rdev, gate);
41097ccd5a2cSjsg }
41107ccd5a2cSjsg 
41117ccd5a2cSjsg static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
41127ccd5a2cSjsg {
41137ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
41147ccd5a2cSjsg 	u32 tmp;
41157ccd5a2cSjsg 
41167ccd5a2cSjsg 	if (!gate) {
41177ccd5a2cSjsg 		pi->smc_state_table.AcpBootLevel = 0;
41187ccd5a2cSjsg 
41197ccd5a2cSjsg 		tmp = RREG32_SMC(DPM_TABLE_475);
41207ccd5a2cSjsg 		tmp &= ~AcpBootLevel_MASK;
41217ccd5a2cSjsg 		tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
41227ccd5a2cSjsg 		WREG32_SMC(DPM_TABLE_475, tmp);
41237ccd5a2cSjsg 	}
41247ccd5a2cSjsg 
41257ccd5a2cSjsg 	return ci_enable_acp_dpm(rdev, !gate);
41267ccd5a2cSjsg }
41277ccd5a2cSjsg #endif
41287ccd5a2cSjsg 
ci_generate_dpm_level_enable_mask(struct radeon_device * rdev,struct radeon_ps * radeon_state)41297ccd5a2cSjsg static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
41307ccd5a2cSjsg 					     struct radeon_ps *radeon_state)
41317ccd5a2cSjsg {
41327ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
41337ccd5a2cSjsg 	int ret;
41347ccd5a2cSjsg 
41357ccd5a2cSjsg 	ret = ci_trim_dpm_states(rdev, radeon_state);
41367ccd5a2cSjsg 	if (ret)
41377ccd5a2cSjsg 		return ret;
41387ccd5a2cSjsg 
41397ccd5a2cSjsg 	pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
41407ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
41417ccd5a2cSjsg 	pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
41427ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
41437ccd5a2cSjsg 	pi->last_mclk_dpm_enable_mask =
41447ccd5a2cSjsg 		pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
41457ccd5a2cSjsg 	if (pi->uvd_enabled) {
41467ccd5a2cSjsg 		if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
41477ccd5a2cSjsg 			pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
41487ccd5a2cSjsg 	}
41497ccd5a2cSjsg 	pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
41507ccd5a2cSjsg 		ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
41517ccd5a2cSjsg 
41527ccd5a2cSjsg 	return 0;
41537ccd5a2cSjsg }
41547ccd5a2cSjsg 
ci_get_lowest_enabled_level(struct radeon_device * rdev,u32 level_mask)41557ccd5a2cSjsg static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
41567ccd5a2cSjsg 				       u32 level_mask)
41577ccd5a2cSjsg {
41587ccd5a2cSjsg 	u32 level = 0;
41597ccd5a2cSjsg 
41607ccd5a2cSjsg 	while ((level_mask & (1 << level)) == 0)
41617ccd5a2cSjsg 		level++;
41627ccd5a2cSjsg 
41637ccd5a2cSjsg 	return level;
41647ccd5a2cSjsg }
41657ccd5a2cSjsg 
41667ccd5a2cSjsg 
ci_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)41677ccd5a2cSjsg int ci_dpm_force_performance_level(struct radeon_device *rdev,
41687ccd5a2cSjsg 				   enum radeon_dpm_forced_level level)
41697ccd5a2cSjsg {
41707ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
41717ccd5a2cSjsg 	u32 tmp, levels, i;
41727ccd5a2cSjsg 	int ret;
41737ccd5a2cSjsg 
41747ccd5a2cSjsg 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
41757ccd5a2cSjsg 		if ((!pi->pcie_dpm_key_disabled) &&
41767ccd5a2cSjsg 		    pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
41777ccd5a2cSjsg 			levels = 0;
41787ccd5a2cSjsg 			tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
41797ccd5a2cSjsg 			while (tmp >>= 1)
41807ccd5a2cSjsg 				levels++;
41817ccd5a2cSjsg 			if (levels) {
41827ccd5a2cSjsg 				ret = ci_dpm_force_state_pcie(rdev, level);
41837ccd5a2cSjsg 				if (ret)
41847ccd5a2cSjsg 					return ret;
41857ccd5a2cSjsg 				for (i = 0; i < rdev->usec_timeout; i++) {
41867ccd5a2cSjsg 					tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
41877ccd5a2cSjsg 					       CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
41887ccd5a2cSjsg 					if (tmp == levels)
41897ccd5a2cSjsg 						break;
41907ccd5a2cSjsg 					udelay(1);
41917ccd5a2cSjsg 				}
41927ccd5a2cSjsg 			}
41937ccd5a2cSjsg 		}
41947ccd5a2cSjsg 		if ((!pi->sclk_dpm_key_disabled) &&
41957ccd5a2cSjsg 		    pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
41967ccd5a2cSjsg 			levels = 0;
41977ccd5a2cSjsg 			tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
41987ccd5a2cSjsg 			while (tmp >>= 1)
41997ccd5a2cSjsg 				levels++;
42007ccd5a2cSjsg 			if (levels) {
42017ccd5a2cSjsg 				ret = ci_dpm_force_state_sclk(rdev, levels);
42027ccd5a2cSjsg 				if (ret)
42037ccd5a2cSjsg 					return ret;
42047ccd5a2cSjsg 				for (i = 0; i < rdev->usec_timeout; i++) {
42057ccd5a2cSjsg 					tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
42067ccd5a2cSjsg 					       CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
42077ccd5a2cSjsg 					if (tmp == levels)
42087ccd5a2cSjsg 						break;
42097ccd5a2cSjsg 					udelay(1);
42107ccd5a2cSjsg 				}
42117ccd5a2cSjsg 			}
42127ccd5a2cSjsg 		}
42137ccd5a2cSjsg 		if ((!pi->mclk_dpm_key_disabled) &&
42147ccd5a2cSjsg 		    pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
42157ccd5a2cSjsg 			levels = 0;
42167ccd5a2cSjsg 			tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
42177ccd5a2cSjsg 			while (tmp >>= 1)
42187ccd5a2cSjsg 				levels++;
42197ccd5a2cSjsg 			if (levels) {
42207ccd5a2cSjsg 				ret = ci_dpm_force_state_mclk(rdev, levels);
42217ccd5a2cSjsg 				if (ret)
42227ccd5a2cSjsg 					return ret;
42237ccd5a2cSjsg 				for (i = 0; i < rdev->usec_timeout; i++) {
42247ccd5a2cSjsg 					tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
42257ccd5a2cSjsg 					       CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
42267ccd5a2cSjsg 					if (tmp == levels)
42277ccd5a2cSjsg 						break;
42287ccd5a2cSjsg 					udelay(1);
42297ccd5a2cSjsg 				}
42307ccd5a2cSjsg 			}
42317ccd5a2cSjsg 		}
42327ccd5a2cSjsg 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
42337ccd5a2cSjsg 		if ((!pi->sclk_dpm_key_disabled) &&
42347ccd5a2cSjsg 		    pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
42357ccd5a2cSjsg 			levels = ci_get_lowest_enabled_level(rdev,
42367ccd5a2cSjsg 							     pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
42377ccd5a2cSjsg 			ret = ci_dpm_force_state_sclk(rdev, levels);
42387ccd5a2cSjsg 			if (ret)
42397ccd5a2cSjsg 				return ret;
42407ccd5a2cSjsg 			for (i = 0; i < rdev->usec_timeout; i++) {
42417ccd5a2cSjsg 				tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
42427ccd5a2cSjsg 				       CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
42437ccd5a2cSjsg 				if (tmp == levels)
42447ccd5a2cSjsg 					break;
42457ccd5a2cSjsg 				udelay(1);
42467ccd5a2cSjsg 			}
42477ccd5a2cSjsg 		}
42487ccd5a2cSjsg 		if ((!pi->mclk_dpm_key_disabled) &&
42497ccd5a2cSjsg 		    pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
42507ccd5a2cSjsg 			levels = ci_get_lowest_enabled_level(rdev,
42517ccd5a2cSjsg 							     pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
42527ccd5a2cSjsg 			ret = ci_dpm_force_state_mclk(rdev, levels);
42537ccd5a2cSjsg 			if (ret)
42547ccd5a2cSjsg 				return ret;
42557ccd5a2cSjsg 			for (i = 0; i < rdev->usec_timeout; i++) {
42567ccd5a2cSjsg 				tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
42577ccd5a2cSjsg 				       CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
42587ccd5a2cSjsg 				if (tmp == levels)
42597ccd5a2cSjsg 					break;
42607ccd5a2cSjsg 				udelay(1);
42617ccd5a2cSjsg 			}
42627ccd5a2cSjsg 		}
42637ccd5a2cSjsg 		if ((!pi->pcie_dpm_key_disabled) &&
42647ccd5a2cSjsg 		    pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
42657ccd5a2cSjsg 			levels = ci_get_lowest_enabled_level(rdev,
42667ccd5a2cSjsg 							     pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
42677ccd5a2cSjsg 			ret = ci_dpm_force_state_pcie(rdev, levels);
42687ccd5a2cSjsg 			if (ret)
42697ccd5a2cSjsg 				return ret;
42707ccd5a2cSjsg 			for (i = 0; i < rdev->usec_timeout; i++) {
42717ccd5a2cSjsg 				tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
42727ccd5a2cSjsg 				       CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
42737ccd5a2cSjsg 				if (tmp == levels)
42747ccd5a2cSjsg 					break;
42757ccd5a2cSjsg 				udelay(1);
42767ccd5a2cSjsg 			}
42777ccd5a2cSjsg 		}
42787ccd5a2cSjsg 	} else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
42797ccd5a2cSjsg 		if (!pi->pcie_dpm_key_disabled) {
42807ccd5a2cSjsg 			PPSMC_Result smc_result;
42817ccd5a2cSjsg 
42827ccd5a2cSjsg 			smc_result = ci_send_msg_to_smc(rdev,
42837ccd5a2cSjsg 							PPSMC_MSG_PCIeDPM_UnForceLevel);
42847ccd5a2cSjsg 			if (smc_result != PPSMC_Result_OK)
42857ccd5a2cSjsg 				return -EINVAL;
42867ccd5a2cSjsg 		}
42877ccd5a2cSjsg 		ret = ci_upload_dpm_level_enable_mask(rdev);
42887ccd5a2cSjsg 		if (ret)
42897ccd5a2cSjsg 			return ret;
42907ccd5a2cSjsg 	}
42917ccd5a2cSjsg 
42927ccd5a2cSjsg 	rdev->pm.dpm.forced_level = level;
42937ccd5a2cSjsg 
42947ccd5a2cSjsg 	return 0;
42957ccd5a2cSjsg }
42967ccd5a2cSjsg 
ci_set_mc_special_registers(struct radeon_device * rdev,struct ci_mc_reg_table * table)42977ccd5a2cSjsg static int ci_set_mc_special_registers(struct radeon_device *rdev,
42987ccd5a2cSjsg 				       struct ci_mc_reg_table *table)
42997ccd5a2cSjsg {
43007ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
43017ccd5a2cSjsg 	u8 i, j, k;
43027ccd5a2cSjsg 	u32 temp_reg;
43037ccd5a2cSjsg 
43047ccd5a2cSjsg 	for (i = 0, j = table->last; i < table->last; i++) {
43057ccd5a2cSjsg 		if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
43067ccd5a2cSjsg 			return -EINVAL;
43077ccd5a2cSjsg 		switch(table->mc_reg_address[i].s1 << 2) {
43087ccd5a2cSjsg 		case MC_SEQ_MISC1:
43097ccd5a2cSjsg 			temp_reg = RREG32(MC_PMG_CMD_EMRS);
43107ccd5a2cSjsg 			table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
43117ccd5a2cSjsg 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
43127ccd5a2cSjsg 			for (k = 0; k < table->num_entries; k++) {
43137ccd5a2cSjsg 				table->mc_reg_table_entry[k].mc_data[j] =
43147ccd5a2cSjsg 					((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
43157ccd5a2cSjsg 			}
43167ccd5a2cSjsg 			j++;
43177ccd5a2cSjsg 			if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
43187ccd5a2cSjsg 				return -EINVAL;
43197ccd5a2cSjsg 
43207ccd5a2cSjsg 			temp_reg = RREG32(MC_PMG_CMD_MRS);
43217ccd5a2cSjsg 			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
43227ccd5a2cSjsg 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
43237ccd5a2cSjsg 			for (k = 0; k < table->num_entries; k++) {
43247ccd5a2cSjsg 				table->mc_reg_table_entry[k].mc_data[j] =
43257ccd5a2cSjsg 					(temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
43267ccd5a2cSjsg 				if (!pi->mem_gddr5)
43277ccd5a2cSjsg 					table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
43287ccd5a2cSjsg 			}
43297ccd5a2cSjsg 			j++;
4330bd329694Sjsg 			if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
43317ccd5a2cSjsg 				return -EINVAL;
43327ccd5a2cSjsg 
43337ccd5a2cSjsg 			if (!pi->mem_gddr5) {
43347ccd5a2cSjsg 				table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
43357ccd5a2cSjsg 				table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
43367ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
43377ccd5a2cSjsg 					table->mc_reg_table_entry[k].mc_data[j] =
43387ccd5a2cSjsg 						(table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
43397ccd5a2cSjsg 				}
43407ccd5a2cSjsg 				j++;
43417ccd5a2cSjsg 				if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
43427ccd5a2cSjsg 					return -EINVAL;
43437ccd5a2cSjsg 			}
43447ccd5a2cSjsg 			break;
43457ccd5a2cSjsg 		case MC_SEQ_RESERVE_M:
43467ccd5a2cSjsg 			temp_reg = RREG32(MC_PMG_CMD_MRS1);
43477ccd5a2cSjsg 			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
43487ccd5a2cSjsg 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
43497ccd5a2cSjsg 			for (k = 0; k < table->num_entries; k++) {
43507ccd5a2cSjsg 				table->mc_reg_table_entry[k].mc_data[j] =
43517ccd5a2cSjsg 					(temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
43527ccd5a2cSjsg 			}
43537ccd5a2cSjsg 			j++;
43547ccd5a2cSjsg 			if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
43557ccd5a2cSjsg 				return -EINVAL;
43567ccd5a2cSjsg 			break;
43577ccd5a2cSjsg 		default:
43587ccd5a2cSjsg 			break;
43597ccd5a2cSjsg 		}
43607ccd5a2cSjsg 
43617ccd5a2cSjsg 	}
43627ccd5a2cSjsg 
43637ccd5a2cSjsg 	table->last = j;
43647ccd5a2cSjsg 
43657ccd5a2cSjsg 	return 0;
43667ccd5a2cSjsg }
43677ccd5a2cSjsg 
ci_check_s0_mc_reg_index(u16 in_reg,u16 * out_reg)43687ccd5a2cSjsg static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
43697ccd5a2cSjsg {
43707ccd5a2cSjsg 	bool result = true;
43717ccd5a2cSjsg 
43727ccd5a2cSjsg 	switch(in_reg) {
43737ccd5a2cSjsg 	case MC_SEQ_RAS_TIMING >> 2:
43747ccd5a2cSjsg 		*out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
43757ccd5a2cSjsg 		break;
43767ccd5a2cSjsg 	case MC_SEQ_DLL_STBY >> 2:
43777ccd5a2cSjsg 		*out_reg = MC_SEQ_DLL_STBY_LP >> 2;
43787ccd5a2cSjsg 		break;
43797ccd5a2cSjsg 	case MC_SEQ_G5PDX_CMD0 >> 2:
43807ccd5a2cSjsg 		*out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
43817ccd5a2cSjsg 		break;
43827ccd5a2cSjsg 	case MC_SEQ_G5PDX_CMD1 >> 2:
43837ccd5a2cSjsg 		*out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
43847ccd5a2cSjsg 		break;
43857ccd5a2cSjsg 	case MC_SEQ_G5PDX_CTRL >> 2:
43867ccd5a2cSjsg 		*out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
43877ccd5a2cSjsg 		break;
43887ccd5a2cSjsg 	case MC_SEQ_CAS_TIMING >> 2:
43897ccd5a2cSjsg 		*out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
43907ccd5a2cSjsg 		break;
43917ccd5a2cSjsg 	case MC_SEQ_MISC_TIMING >> 2:
43927ccd5a2cSjsg 		*out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
43937ccd5a2cSjsg 		break;
43947ccd5a2cSjsg 	case MC_SEQ_MISC_TIMING2 >> 2:
43957ccd5a2cSjsg 		*out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
43967ccd5a2cSjsg 		break;
43977ccd5a2cSjsg 	case MC_SEQ_PMG_DVS_CMD >> 2:
43987ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
43997ccd5a2cSjsg 		break;
44007ccd5a2cSjsg 	case MC_SEQ_PMG_DVS_CTL >> 2:
44017ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
44027ccd5a2cSjsg 		break;
44037ccd5a2cSjsg 	case MC_SEQ_RD_CTL_D0 >> 2:
44047ccd5a2cSjsg 		*out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
44057ccd5a2cSjsg 		break;
44067ccd5a2cSjsg 	case MC_SEQ_RD_CTL_D1 >> 2:
44077ccd5a2cSjsg 		*out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
44087ccd5a2cSjsg 		break;
44097ccd5a2cSjsg 	case MC_SEQ_WR_CTL_D0 >> 2:
44107ccd5a2cSjsg 		*out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
44117ccd5a2cSjsg 		break;
44127ccd5a2cSjsg 	case MC_SEQ_WR_CTL_D1 >> 2:
44137ccd5a2cSjsg 		*out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
44147ccd5a2cSjsg 		break;
44157ccd5a2cSjsg 	case MC_PMG_CMD_EMRS >> 2:
44167ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
44177ccd5a2cSjsg 		break;
44187ccd5a2cSjsg 	case MC_PMG_CMD_MRS >> 2:
44197ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
44207ccd5a2cSjsg 		break;
44217ccd5a2cSjsg 	case MC_PMG_CMD_MRS1 >> 2:
44227ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
44237ccd5a2cSjsg 		break;
44247ccd5a2cSjsg 	case MC_SEQ_PMG_TIMING >> 2:
44257ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
44267ccd5a2cSjsg 		break;
44277ccd5a2cSjsg 	case MC_PMG_CMD_MRS2 >> 2:
44287ccd5a2cSjsg 		*out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
44297ccd5a2cSjsg 		break;
44307ccd5a2cSjsg 	case MC_SEQ_WR_CTL_2 >> 2:
44317ccd5a2cSjsg 		*out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
44327ccd5a2cSjsg 		break;
44337ccd5a2cSjsg 	default:
44347ccd5a2cSjsg 		result = false;
44357ccd5a2cSjsg 		break;
44367ccd5a2cSjsg 	}
44377ccd5a2cSjsg 
44387ccd5a2cSjsg 	return result;
44397ccd5a2cSjsg }
44407ccd5a2cSjsg 
ci_set_valid_flag(struct ci_mc_reg_table * table)44417ccd5a2cSjsg static void ci_set_valid_flag(struct ci_mc_reg_table *table)
44427ccd5a2cSjsg {
44437ccd5a2cSjsg 	u8 i, j;
44447ccd5a2cSjsg 
44457ccd5a2cSjsg 	for (i = 0; i < table->last; i++) {
44467ccd5a2cSjsg 		for (j = 1; j < table->num_entries; j++) {
44477ccd5a2cSjsg 			if (table->mc_reg_table_entry[j-1].mc_data[i] !=
44487ccd5a2cSjsg 			    table->mc_reg_table_entry[j].mc_data[i]) {
44497ccd5a2cSjsg 				table->valid_flag |= 1 << i;
44507ccd5a2cSjsg 				break;
44517ccd5a2cSjsg 			}
44527ccd5a2cSjsg 		}
44537ccd5a2cSjsg 	}
44547ccd5a2cSjsg }
44557ccd5a2cSjsg 
ci_set_s0_mc_reg_index(struct ci_mc_reg_table * table)44567ccd5a2cSjsg static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
44577ccd5a2cSjsg {
44587ccd5a2cSjsg 	u32 i;
44597ccd5a2cSjsg 	u16 address;
44607ccd5a2cSjsg 
44617ccd5a2cSjsg 	for (i = 0; i < table->last; i++) {
44627ccd5a2cSjsg 		table->mc_reg_address[i].s0 =
44637ccd5a2cSjsg 			ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
44647ccd5a2cSjsg 			address : table->mc_reg_address[i].s1;
44657ccd5a2cSjsg 	}
44667ccd5a2cSjsg }
44677ccd5a2cSjsg 
ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table * table,struct ci_mc_reg_table * ci_table)44687ccd5a2cSjsg static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
44697ccd5a2cSjsg 				      struct ci_mc_reg_table *ci_table)
44707ccd5a2cSjsg {
44717ccd5a2cSjsg 	u8 i, j;
44727ccd5a2cSjsg 
44737ccd5a2cSjsg 	if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
44747ccd5a2cSjsg 		return -EINVAL;
44757ccd5a2cSjsg 	if (table->num_entries > MAX_AC_TIMING_ENTRIES)
44767ccd5a2cSjsg 		return -EINVAL;
44777ccd5a2cSjsg 
44787ccd5a2cSjsg 	for (i = 0; i < table->last; i++)
44797ccd5a2cSjsg 		ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
44807ccd5a2cSjsg 
44817ccd5a2cSjsg 	ci_table->last = table->last;
44827ccd5a2cSjsg 
44837ccd5a2cSjsg 	for (i = 0; i < table->num_entries; i++) {
44847ccd5a2cSjsg 		ci_table->mc_reg_table_entry[i].mclk_max =
44857ccd5a2cSjsg 			table->mc_reg_table_entry[i].mclk_max;
44867ccd5a2cSjsg 		for (j = 0; j < table->last; j++)
44877ccd5a2cSjsg 			ci_table->mc_reg_table_entry[i].mc_data[j] =
44887ccd5a2cSjsg 				table->mc_reg_table_entry[i].mc_data[j];
44897ccd5a2cSjsg 	}
44907ccd5a2cSjsg 	ci_table->num_entries = table->num_entries;
44917ccd5a2cSjsg 
44927ccd5a2cSjsg 	return 0;
44937ccd5a2cSjsg }
44947ccd5a2cSjsg 
ci_register_patching_mc_seq(struct radeon_device * rdev,struct ci_mc_reg_table * table)44957ccd5a2cSjsg static int ci_register_patching_mc_seq(struct radeon_device *rdev,
44967ccd5a2cSjsg 				       struct ci_mc_reg_table *table)
44977ccd5a2cSjsg {
44987ccd5a2cSjsg 	u8 i, k;
44997ccd5a2cSjsg 	u32 tmp;
45007ccd5a2cSjsg 	bool patch;
45017ccd5a2cSjsg 
45027ccd5a2cSjsg 	tmp = RREG32(MC_SEQ_MISC0);
45037ccd5a2cSjsg 	patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
45047ccd5a2cSjsg 
45057ccd5a2cSjsg 	if (patch &&
45067ccd5a2cSjsg 	    ((rdev->pdev->device == 0x67B0) ||
45077ccd5a2cSjsg 	     (rdev->pdev->device == 0x67B1))) {
45087ccd5a2cSjsg 		for (i = 0; i < table->last; i++) {
45097ccd5a2cSjsg 			if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
45107ccd5a2cSjsg 				return -EINVAL;
45117ccd5a2cSjsg 			switch(table->mc_reg_address[i].s1 >> 2) {
45127ccd5a2cSjsg 			case MC_SEQ_MISC1:
45137ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45147ccd5a2cSjsg 					if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
45157ccd5a2cSjsg 					    (table->mc_reg_table_entry[k].mclk_max == 137500))
45167ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45177ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
45187ccd5a2cSjsg 							0x00000007;
45197ccd5a2cSjsg 				}
45207ccd5a2cSjsg 				break;
45217ccd5a2cSjsg 			case MC_SEQ_WR_CTL_D0:
45227ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45237ccd5a2cSjsg 					if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
45247ccd5a2cSjsg 					    (table->mc_reg_table_entry[k].mclk_max == 137500))
45257ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45267ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
45277ccd5a2cSjsg 							0x0000D0DD;
45287ccd5a2cSjsg 				}
45297ccd5a2cSjsg 				break;
45307ccd5a2cSjsg 			case MC_SEQ_WR_CTL_D1:
45317ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45327ccd5a2cSjsg 					if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
45337ccd5a2cSjsg 					    (table->mc_reg_table_entry[k].mclk_max == 137500))
45347ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45357ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
45367ccd5a2cSjsg 							0x0000D0DD;
45377ccd5a2cSjsg 				}
45387ccd5a2cSjsg 				break;
45397ccd5a2cSjsg 			case MC_SEQ_WR_CTL_2:
45407ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45417ccd5a2cSjsg 					if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
45427ccd5a2cSjsg 					    (table->mc_reg_table_entry[k].mclk_max == 137500))
45437ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] = 0;
45447ccd5a2cSjsg 				}
45457ccd5a2cSjsg 				break;
45467ccd5a2cSjsg 			case MC_SEQ_CAS_TIMING:
45477ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45487ccd5a2cSjsg 					if (table->mc_reg_table_entry[k].mclk_max == 125000)
45497ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45507ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
45517ccd5a2cSjsg 							0x000C0140;
45527ccd5a2cSjsg 					else if (table->mc_reg_table_entry[k].mclk_max == 137500)
45537ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45547ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
45557ccd5a2cSjsg 							0x000C0150;
45567ccd5a2cSjsg 				}
45577ccd5a2cSjsg 				break;
45587ccd5a2cSjsg 			case MC_SEQ_MISC_TIMING:
45597ccd5a2cSjsg 				for (k = 0; k < table->num_entries; k++) {
45607ccd5a2cSjsg 					if (table->mc_reg_table_entry[k].mclk_max == 125000)
45617ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45627ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
45637ccd5a2cSjsg 							0x00000030;
45647ccd5a2cSjsg 					else if (table->mc_reg_table_entry[k].mclk_max == 137500)
45657ccd5a2cSjsg 						table->mc_reg_table_entry[k].mc_data[i] =
45667ccd5a2cSjsg 							(table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
45677ccd5a2cSjsg 							0x00000035;
45687ccd5a2cSjsg 				}
45697ccd5a2cSjsg 				break;
45707ccd5a2cSjsg 			default:
45717ccd5a2cSjsg 				break;
45727ccd5a2cSjsg 			}
45737ccd5a2cSjsg 		}
45747ccd5a2cSjsg 
45757ccd5a2cSjsg 		WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
45767ccd5a2cSjsg 		tmp = RREG32(MC_SEQ_IO_DEBUG_DATA);
45777ccd5a2cSjsg 		tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
45787ccd5a2cSjsg 		WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
45797ccd5a2cSjsg 		WREG32(MC_SEQ_IO_DEBUG_DATA, tmp);
45807ccd5a2cSjsg 	}
45817ccd5a2cSjsg 
45827ccd5a2cSjsg 	return 0;
45837ccd5a2cSjsg }
45847ccd5a2cSjsg 
ci_initialize_mc_reg_table(struct radeon_device * rdev)45857ccd5a2cSjsg static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
45867ccd5a2cSjsg {
45877ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
45887ccd5a2cSjsg 	struct atom_mc_reg_table *table;
45897ccd5a2cSjsg 	struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
45907ccd5a2cSjsg 	u8 module_index = rv770_get_memory_module_index(rdev);
45917ccd5a2cSjsg 	int ret;
45927ccd5a2cSjsg 
45937ccd5a2cSjsg 	table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
45947ccd5a2cSjsg 	if (!table)
45957ccd5a2cSjsg 		return -ENOMEM;
45967ccd5a2cSjsg 
45977ccd5a2cSjsg 	WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
45987ccd5a2cSjsg 	WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
45997ccd5a2cSjsg 	WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
46007ccd5a2cSjsg 	WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
46017ccd5a2cSjsg 	WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
46027ccd5a2cSjsg 	WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
46037ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
46047ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
46057ccd5a2cSjsg 	WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
46067ccd5a2cSjsg 	WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
46077ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
46087ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
46097ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
46107ccd5a2cSjsg 	WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
46117ccd5a2cSjsg 	WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
46127ccd5a2cSjsg 	WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
46137ccd5a2cSjsg 	WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
46147ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
46157ccd5a2cSjsg 	WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
46167ccd5a2cSjsg 	WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
46177ccd5a2cSjsg 
46187ccd5a2cSjsg 	ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
46197ccd5a2cSjsg 	if (ret)
46207ccd5a2cSjsg 		goto init_mc_done;
46217ccd5a2cSjsg 
46227ccd5a2cSjsg 	ret = ci_copy_vbios_mc_reg_table(table, ci_table);
46237ccd5a2cSjsg 	if (ret)
46247ccd5a2cSjsg 		goto init_mc_done;
46257ccd5a2cSjsg 
46267ccd5a2cSjsg 	ci_set_s0_mc_reg_index(ci_table);
46277ccd5a2cSjsg 
46287ccd5a2cSjsg 	ret = ci_register_patching_mc_seq(rdev, ci_table);
46297ccd5a2cSjsg 	if (ret)
46307ccd5a2cSjsg 		goto init_mc_done;
46317ccd5a2cSjsg 
46327ccd5a2cSjsg 	ret = ci_set_mc_special_registers(rdev, ci_table);
46337ccd5a2cSjsg 	if (ret)
46347ccd5a2cSjsg 		goto init_mc_done;
46357ccd5a2cSjsg 
46367ccd5a2cSjsg 	ci_set_valid_flag(ci_table);
46377ccd5a2cSjsg 
46387ccd5a2cSjsg init_mc_done:
46397ccd5a2cSjsg 	kfree(table);
46407ccd5a2cSjsg 
46417ccd5a2cSjsg 	return ret;
46427ccd5a2cSjsg }
46437ccd5a2cSjsg 
ci_populate_mc_reg_addresses(struct radeon_device * rdev,SMU7_Discrete_MCRegisters * mc_reg_table)46447ccd5a2cSjsg static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
46457ccd5a2cSjsg 					SMU7_Discrete_MCRegisters *mc_reg_table)
46467ccd5a2cSjsg {
46477ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
46487ccd5a2cSjsg 	u32 i, j;
46497ccd5a2cSjsg 
46507ccd5a2cSjsg 	for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
46517ccd5a2cSjsg 		if (pi->mc_reg_table.valid_flag & (1 << j)) {
46527ccd5a2cSjsg 			if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
46537ccd5a2cSjsg 				return -EINVAL;
46547ccd5a2cSjsg 			mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
46557ccd5a2cSjsg 			mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
46567ccd5a2cSjsg 			i++;
46577ccd5a2cSjsg 		}
46587ccd5a2cSjsg 	}
46597ccd5a2cSjsg 
46607ccd5a2cSjsg 	mc_reg_table->last = (u8)i;
46617ccd5a2cSjsg 
46627ccd5a2cSjsg 	return 0;
46637ccd5a2cSjsg }
46647ccd5a2cSjsg 
ci_convert_mc_registers(const struct ci_mc_reg_entry * entry,SMU7_Discrete_MCRegisterSet * data,u32 num_entries,u32 valid_flag)46657ccd5a2cSjsg static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
46667ccd5a2cSjsg 				    SMU7_Discrete_MCRegisterSet *data,
46677ccd5a2cSjsg 				    u32 num_entries, u32 valid_flag)
46687ccd5a2cSjsg {
46697ccd5a2cSjsg 	u32 i, j;
46707ccd5a2cSjsg 
46717ccd5a2cSjsg 	for (i = 0, j = 0; j < num_entries; j++) {
46727ccd5a2cSjsg 		if (valid_flag & (1 << j)) {
46737ccd5a2cSjsg 			data->value[i] = cpu_to_be32(entry->mc_data[j]);
46747ccd5a2cSjsg 			i++;
46757ccd5a2cSjsg 		}
46767ccd5a2cSjsg 	}
46777ccd5a2cSjsg }
46787ccd5a2cSjsg 
ci_convert_mc_reg_table_entry_to_smc(struct radeon_device * rdev,const u32 memory_clock,SMU7_Discrete_MCRegisterSet * mc_reg_table_data)46797ccd5a2cSjsg static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
46807ccd5a2cSjsg 						 const u32 memory_clock,
46817ccd5a2cSjsg 						 SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
46827ccd5a2cSjsg {
46837ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
46847ccd5a2cSjsg 	u32 i = 0;
46857ccd5a2cSjsg 
46867ccd5a2cSjsg 	for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
46877ccd5a2cSjsg 		if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
46887ccd5a2cSjsg 			break;
46897ccd5a2cSjsg 	}
46907ccd5a2cSjsg 
46917ccd5a2cSjsg 	if ((i == pi->mc_reg_table.num_entries) && (i > 0))
46927ccd5a2cSjsg 		--i;
46937ccd5a2cSjsg 
46947ccd5a2cSjsg 	ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
46957ccd5a2cSjsg 				mc_reg_table_data, pi->mc_reg_table.last,
46967ccd5a2cSjsg 				pi->mc_reg_table.valid_flag);
46977ccd5a2cSjsg }
46987ccd5a2cSjsg 
ci_convert_mc_reg_table_to_smc(struct radeon_device * rdev,SMU7_Discrete_MCRegisters * mc_reg_table)46997ccd5a2cSjsg static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
47007ccd5a2cSjsg 					   SMU7_Discrete_MCRegisters *mc_reg_table)
47017ccd5a2cSjsg {
47027ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
47037ccd5a2cSjsg 	u32 i;
47047ccd5a2cSjsg 
47057ccd5a2cSjsg 	for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
47067ccd5a2cSjsg 		ci_convert_mc_reg_table_entry_to_smc(rdev,
47077ccd5a2cSjsg 						     pi->dpm_table.mclk_table.dpm_levels[i].value,
47087ccd5a2cSjsg 						     &mc_reg_table->data[i]);
47097ccd5a2cSjsg }
47107ccd5a2cSjsg 
ci_populate_initial_mc_reg_table(struct radeon_device * rdev)47117ccd5a2cSjsg static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
47127ccd5a2cSjsg {
47137ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
47147ccd5a2cSjsg 	int ret;
47157ccd5a2cSjsg 
47167ccd5a2cSjsg 	memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
47177ccd5a2cSjsg 
47187ccd5a2cSjsg 	ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
47197ccd5a2cSjsg 	if (ret)
47207ccd5a2cSjsg 		return ret;
47217ccd5a2cSjsg 	ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
47227ccd5a2cSjsg 
47237ccd5a2cSjsg 	return ci_copy_bytes_to_smc(rdev,
47247ccd5a2cSjsg 				    pi->mc_reg_table_start,
47257ccd5a2cSjsg 				    (u8 *)&pi->smc_mc_reg_table,
47267ccd5a2cSjsg 				    sizeof(SMU7_Discrete_MCRegisters),
47277ccd5a2cSjsg 				    pi->sram_end);
47287ccd5a2cSjsg }
47297ccd5a2cSjsg 
ci_update_and_upload_mc_reg_table(struct radeon_device * rdev)47307ccd5a2cSjsg static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
47317ccd5a2cSjsg {
47327ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
47337ccd5a2cSjsg 
47347ccd5a2cSjsg 	if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
47357ccd5a2cSjsg 		return 0;
47367ccd5a2cSjsg 
47377ccd5a2cSjsg 	memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
47387ccd5a2cSjsg 
47397ccd5a2cSjsg 	ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
47407ccd5a2cSjsg 
47417ccd5a2cSjsg 	return ci_copy_bytes_to_smc(rdev,
47427ccd5a2cSjsg 				    pi->mc_reg_table_start +
47437ccd5a2cSjsg 				    offsetof(SMU7_Discrete_MCRegisters, data[0]),
47447ccd5a2cSjsg 				    (u8 *)&pi->smc_mc_reg_table.data[0],
47457ccd5a2cSjsg 				    sizeof(SMU7_Discrete_MCRegisterSet) *
47467ccd5a2cSjsg 				    pi->dpm_table.mclk_table.count,
47477ccd5a2cSjsg 				    pi->sram_end);
47487ccd5a2cSjsg }
47497ccd5a2cSjsg 
ci_enable_voltage_control(struct radeon_device * rdev)47507ccd5a2cSjsg static void ci_enable_voltage_control(struct radeon_device *rdev)
47517ccd5a2cSjsg {
47527ccd5a2cSjsg 	u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
47537ccd5a2cSjsg 
47547ccd5a2cSjsg 	tmp |= VOLT_PWRMGT_EN;
47557ccd5a2cSjsg 	WREG32_SMC(GENERAL_PWRMGT, tmp);
47567ccd5a2cSjsg }
47577ccd5a2cSjsg 
ci_get_maximum_link_speed(struct radeon_device * rdev,struct radeon_ps * radeon_state)47587ccd5a2cSjsg static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
47597ccd5a2cSjsg 						      struct radeon_ps *radeon_state)
47607ccd5a2cSjsg {
47617ccd5a2cSjsg 	struct ci_ps *state = ci_get_ps(radeon_state);
47627ccd5a2cSjsg 	int i;
47637ccd5a2cSjsg 	u16 pcie_speed, max_speed = 0;
47647ccd5a2cSjsg 
47657ccd5a2cSjsg 	for (i = 0; i < state->performance_level_count; i++) {
47667ccd5a2cSjsg 		pcie_speed = state->performance_levels[i].pcie_gen;
47677ccd5a2cSjsg 		if (max_speed < pcie_speed)
47687ccd5a2cSjsg 			max_speed = pcie_speed;
47697ccd5a2cSjsg 	}
47707ccd5a2cSjsg 
47717ccd5a2cSjsg 	return max_speed;
47727ccd5a2cSjsg }
47737ccd5a2cSjsg 
ci_get_current_pcie_speed(struct radeon_device * rdev)47747ccd5a2cSjsg static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
47757ccd5a2cSjsg {
47767ccd5a2cSjsg 	u32 speed_cntl = 0;
47777ccd5a2cSjsg 
47787ccd5a2cSjsg 	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
47797ccd5a2cSjsg 	speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
47807ccd5a2cSjsg 
47817ccd5a2cSjsg 	return (u16)speed_cntl;
47827ccd5a2cSjsg }
47837ccd5a2cSjsg 
ci_get_current_pcie_lane_number(struct radeon_device * rdev)47847ccd5a2cSjsg static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
47857ccd5a2cSjsg {
47867ccd5a2cSjsg 	u32 link_width = 0;
47877ccd5a2cSjsg 
47887ccd5a2cSjsg 	link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
47897ccd5a2cSjsg 	link_width >>= LC_LINK_WIDTH_RD_SHIFT;
47907ccd5a2cSjsg 
47917ccd5a2cSjsg 	switch (link_width) {
47927ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X1:
47937ccd5a2cSjsg 		return 1;
47947ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X2:
47957ccd5a2cSjsg 		return 2;
47967ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X4:
47977ccd5a2cSjsg 		return 4;
47987ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X8:
47997ccd5a2cSjsg 		return 8;
48007ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X12:
48017ccd5a2cSjsg 		/* not actually supported */
48027ccd5a2cSjsg 		return 12;
48037ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X0:
48047ccd5a2cSjsg 	case RADEON_PCIE_LC_LINK_WIDTH_X16:
48057ccd5a2cSjsg 	default:
48067ccd5a2cSjsg 		return 16;
48077ccd5a2cSjsg 	}
48087ccd5a2cSjsg }
48097ccd5a2cSjsg 
ci_request_link_speed_change_before_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)48107ccd5a2cSjsg static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
48117ccd5a2cSjsg 							     struct radeon_ps *radeon_new_state,
48127ccd5a2cSjsg 							     struct radeon_ps *radeon_current_state)
48137ccd5a2cSjsg {
48147ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
48157ccd5a2cSjsg 	enum radeon_pcie_gen target_link_speed =
48167ccd5a2cSjsg 		ci_get_maximum_link_speed(rdev, radeon_new_state);
48177ccd5a2cSjsg 	enum radeon_pcie_gen current_link_speed;
48187ccd5a2cSjsg 
48197ccd5a2cSjsg 	if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
48207ccd5a2cSjsg 		current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
48217ccd5a2cSjsg 	else
48227ccd5a2cSjsg 		current_link_speed = pi->force_pcie_gen;
48237ccd5a2cSjsg 
48247ccd5a2cSjsg 	pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
48257ccd5a2cSjsg 	pi->pspp_notify_required = false;
48267ccd5a2cSjsg 	if (target_link_speed > current_link_speed) {
48277ccd5a2cSjsg 		switch (target_link_speed) {
48287ccd5a2cSjsg #ifdef CONFIG_ACPI
48297ccd5a2cSjsg 		case RADEON_PCIE_GEN3:
48307ccd5a2cSjsg 			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
48317ccd5a2cSjsg 				break;
48327ccd5a2cSjsg 			pi->force_pcie_gen = RADEON_PCIE_GEN2;
48337ccd5a2cSjsg 			if (current_link_speed == RADEON_PCIE_GEN2)
48347ccd5a2cSjsg 				break;
4835ad8b1aafSjsg 			fallthrough;
48367ccd5a2cSjsg 		case RADEON_PCIE_GEN2:
48377ccd5a2cSjsg 			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
48387ccd5a2cSjsg 				break;
48395ca02815Sjsg 			fallthrough;
48407ccd5a2cSjsg #endif
48417ccd5a2cSjsg 		default:
48427ccd5a2cSjsg 			pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
48437ccd5a2cSjsg 			break;
48447ccd5a2cSjsg 		}
48457ccd5a2cSjsg 	} else {
48467ccd5a2cSjsg 		if (target_link_speed < current_link_speed)
48477ccd5a2cSjsg 			pi->pspp_notify_required = true;
48487ccd5a2cSjsg 	}
48497ccd5a2cSjsg }
48507ccd5a2cSjsg 
ci_notify_link_speed_change_after_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)48517ccd5a2cSjsg static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
48527ccd5a2cSjsg 							   struct radeon_ps *radeon_new_state,
48537ccd5a2cSjsg 							   struct radeon_ps *radeon_current_state)
48547ccd5a2cSjsg {
48557ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
48567ccd5a2cSjsg 	enum radeon_pcie_gen target_link_speed =
48577ccd5a2cSjsg 		ci_get_maximum_link_speed(rdev, radeon_new_state);
48587ccd5a2cSjsg 	u8 request;
48597ccd5a2cSjsg 
48607ccd5a2cSjsg 	if (pi->pspp_notify_required) {
48617ccd5a2cSjsg 		if (target_link_speed == RADEON_PCIE_GEN3)
48627ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN3;
48637ccd5a2cSjsg 		else if (target_link_speed == RADEON_PCIE_GEN2)
48647ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN2;
48657ccd5a2cSjsg 		else
48667ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN1;
48677ccd5a2cSjsg 
48687ccd5a2cSjsg 		if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
48697ccd5a2cSjsg 		    (ci_get_current_pcie_speed(rdev) > 0))
48707ccd5a2cSjsg 			return;
48717ccd5a2cSjsg 
48727ccd5a2cSjsg #ifdef CONFIG_ACPI
48737ccd5a2cSjsg 		radeon_acpi_pcie_performance_request(rdev, request, false);
48747ccd5a2cSjsg #endif
48757ccd5a2cSjsg 	}
48767ccd5a2cSjsg }
48777ccd5a2cSjsg 
ci_set_private_data_variables_based_on_pptable(struct radeon_device * rdev)48787ccd5a2cSjsg static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
48797ccd5a2cSjsg {
48807ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
48817ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
48827ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
48837ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
48847ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
48857ccd5a2cSjsg 	struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
48867ccd5a2cSjsg 		&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
48877ccd5a2cSjsg 
48887ccd5a2cSjsg 	if (allowed_sclk_vddc_table == NULL)
48897ccd5a2cSjsg 		return -EINVAL;
48907ccd5a2cSjsg 	if (allowed_sclk_vddc_table->count < 1)
48917ccd5a2cSjsg 		return -EINVAL;
48927ccd5a2cSjsg 	if (allowed_mclk_vddc_table == NULL)
48937ccd5a2cSjsg 		return -EINVAL;
48947ccd5a2cSjsg 	if (allowed_mclk_vddc_table->count < 1)
48957ccd5a2cSjsg 		return -EINVAL;
48967ccd5a2cSjsg 	if (allowed_mclk_vddci_table == NULL)
48977ccd5a2cSjsg 		return -EINVAL;
48987ccd5a2cSjsg 	if (allowed_mclk_vddci_table->count < 1)
48997ccd5a2cSjsg 		return -EINVAL;
49007ccd5a2cSjsg 
49017ccd5a2cSjsg 	pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
49027ccd5a2cSjsg 	pi->max_vddc_in_pp_table =
49037ccd5a2cSjsg 		allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
49047ccd5a2cSjsg 
49057ccd5a2cSjsg 	pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
49067ccd5a2cSjsg 	pi->max_vddci_in_pp_table =
49077ccd5a2cSjsg 		allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
49087ccd5a2cSjsg 
49097ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
49107ccd5a2cSjsg 		allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
49117ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
49127ccd5a2cSjsg 		allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
49137ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
49147ccd5a2cSjsg 		allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
49157ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
49167ccd5a2cSjsg 		allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
49177ccd5a2cSjsg 
49187ccd5a2cSjsg 	return 0;
49197ccd5a2cSjsg }
49207ccd5a2cSjsg 
ci_patch_with_vddc_leakage(struct radeon_device * rdev,u16 * vddc)49217ccd5a2cSjsg static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
49227ccd5a2cSjsg {
49237ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
49247ccd5a2cSjsg 	struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
49257ccd5a2cSjsg 	u32 leakage_index;
49267ccd5a2cSjsg 
49277ccd5a2cSjsg 	for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
49287ccd5a2cSjsg 		if (leakage_table->leakage_id[leakage_index] == *vddc) {
49297ccd5a2cSjsg 			*vddc = leakage_table->actual_voltage[leakage_index];
49307ccd5a2cSjsg 			break;
49317ccd5a2cSjsg 		}
49327ccd5a2cSjsg 	}
49337ccd5a2cSjsg }
49347ccd5a2cSjsg 
ci_patch_with_vddci_leakage(struct radeon_device * rdev,u16 * vddci)49357ccd5a2cSjsg static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
49367ccd5a2cSjsg {
49377ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
49387ccd5a2cSjsg 	struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
49397ccd5a2cSjsg 	u32 leakage_index;
49407ccd5a2cSjsg 
49417ccd5a2cSjsg 	for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
49427ccd5a2cSjsg 		if (leakage_table->leakage_id[leakage_index] == *vddci) {
49437ccd5a2cSjsg 			*vddci = leakage_table->actual_voltage[leakage_index];
49447ccd5a2cSjsg 			break;
49457ccd5a2cSjsg 		}
49467ccd5a2cSjsg 	}
49477ccd5a2cSjsg }
49487ccd5a2cSjsg 
ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device * rdev,struct radeon_clock_voltage_dependency_table * table)49497ccd5a2cSjsg static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
49507ccd5a2cSjsg 								      struct radeon_clock_voltage_dependency_table *table)
49517ccd5a2cSjsg {
49527ccd5a2cSjsg 	u32 i;
49537ccd5a2cSjsg 
49547ccd5a2cSjsg 	if (table) {
49557ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
49567ccd5a2cSjsg 			ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
49577ccd5a2cSjsg 	}
49587ccd5a2cSjsg }
49597ccd5a2cSjsg 
ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device * rdev,struct radeon_clock_voltage_dependency_table * table)49607ccd5a2cSjsg static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
49617ccd5a2cSjsg 								       struct radeon_clock_voltage_dependency_table *table)
49627ccd5a2cSjsg {
49637ccd5a2cSjsg 	u32 i;
49647ccd5a2cSjsg 
49657ccd5a2cSjsg 	if (table) {
49667ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
49677ccd5a2cSjsg 			ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
49687ccd5a2cSjsg 	}
49697ccd5a2cSjsg }
49707ccd5a2cSjsg 
ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device * rdev,struct radeon_vce_clock_voltage_dependency_table * table)49717ccd5a2cSjsg static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
49727ccd5a2cSjsg 									  struct radeon_vce_clock_voltage_dependency_table *table)
49737ccd5a2cSjsg {
49747ccd5a2cSjsg 	u32 i;
49757ccd5a2cSjsg 
49767ccd5a2cSjsg 	if (table) {
49777ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
49787ccd5a2cSjsg 			ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
49797ccd5a2cSjsg 	}
49807ccd5a2cSjsg }
49817ccd5a2cSjsg 
ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device * rdev,struct radeon_uvd_clock_voltage_dependency_table * table)49827ccd5a2cSjsg static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
49837ccd5a2cSjsg 									  struct radeon_uvd_clock_voltage_dependency_table *table)
49847ccd5a2cSjsg {
49857ccd5a2cSjsg 	u32 i;
49867ccd5a2cSjsg 
49877ccd5a2cSjsg 	if (table) {
49887ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
49897ccd5a2cSjsg 			ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
49907ccd5a2cSjsg 	}
49917ccd5a2cSjsg }
49927ccd5a2cSjsg 
ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device * rdev,struct radeon_phase_shedding_limits_table * table)49937ccd5a2cSjsg static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
49947ccd5a2cSjsg 								   struct radeon_phase_shedding_limits_table *table)
49957ccd5a2cSjsg {
49967ccd5a2cSjsg 	u32 i;
49977ccd5a2cSjsg 
49987ccd5a2cSjsg 	if (table) {
49997ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
50007ccd5a2cSjsg 			ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
50017ccd5a2cSjsg 	}
50027ccd5a2cSjsg }
50037ccd5a2cSjsg 
ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device * rdev,struct radeon_clock_and_voltage_limits * table)50047ccd5a2cSjsg static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
50057ccd5a2cSjsg 							    struct radeon_clock_and_voltage_limits *table)
50067ccd5a2cSjsg {
50077ccd5a2cSjsg 	if (table) {
50087ccd5a2cSjsg 		ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
50097ccd5a2cSjsg 		ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
50107ccd5a2cSjsg 	}
50117ccd5a2cSjsg }
50127ccd5a2cSjsg 
ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device * rdev,struct radeon_cac_leakage_table * table)50137ccd5a2cSjsg static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
50147ccd5a2cSjsg 							 struct radeon_cac_leakage_table *table)
50157ccd5a2cSjsg {
50167ccd5a2cSjsg 	u32 i;
50177ccd5a2cSjsg 
50187ccd5a2cSjsg 	if (table) {
50197ccd5a2cSjsg 		for (i = 0; i < table->count; i++)
50207ccd5a2cSjsg 			ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
50217ccd5a2cSjsg 	}
50227ccd5a2cSjsg }
50237ccd5a2cSjsg 
ci_patch_dependency_tables_with_leakage(struct radeon_device * rdev)50247ccd5a2cSjsg static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
50257ccd5a2cSjsg {
50267ccd5a2cSjsg 
50277ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50287ccd5a2cSjsg 								  &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
50297ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50307ccd5a2cSjsg 								  &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
50317ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50327ccd5a2cSjsg 								  &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
50337ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
50347ccd5a2cSjsg 								   &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
50357ccd5a2cSjsg 	ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50367ccd5a2cSjsg 								      &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
50377ccd5a2cSjsg 	ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50387ccd5a2cSjsg 								      &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
50397ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50407ccd5a2cSjsg 								  &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
50417ccd5a2cSjsg 	ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
50427ccd5a2cSjsg 								  &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
50437ccd5a2cSjsg 	ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
50447ccd5a2cSjsg 							       &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
50457ccd5a2cSjsg 	ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
50467ccd5a2cSjsg 							&rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
50477ccd5a2cSjsg 	ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
50487ccd5a2cSjsg 							&rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
50497ccd5a2cSjsg 	ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
50507ccd5a2cSjsg 						     &rdev->pm.dpm.dyn_state.cac_leakage_table);
50517ccd5a2cSjsg 
50527ccd5a2cSjsg }
50537ccd5a2cSjsg 
ci_get_memory_type(struct radeon_device * rdev)50547ccd5a2cSjsg static void ci_get_memory_type(struct radeon_device *rdev)
50557ccd5a2cSjsg {
50567ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
50577ccd5a2cSjsg 	u32 tmp;
50587ccd5a2cSjsg 
50597ccd5a2cSjsg 	tmp = RREG32(MC_SEQ_MISC0);
50607ccd5a2cSjsg 
50617ccd5a2cSjsg 	if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
50627ccd5a2cSjsg 	    MC_SEQ_MISC0_GDDR5_VALUE)
50637ccd5a2cSjsg 		pi->mem_gddr5 = true;
50647ccd5a2cSjsg 	else
50657ccd5a2cSjsg 		pi->mem_gddr5 = false;
50667ccd5a2cSjsg 
50677ccd5a2cSjsg }
50687ccd5a2cSjsg 
ci_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)50697ccd5a2cSjsg static void ci_update_current_ps(struct radeon_device *rdev,
50707ccd5a2cSjsg 				 struct radeon_ps *rps)
50717ccd5a2cSjsg {
50727ccd5a2cSjsg 	struct ci_ps *new_ps = ci_get_ps(rps);
50737ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
50747ccd5a2cSjsg 
50757ccd5a2cSjsg 	pi->current_rps = *rps;
50767ccd5a2cSjsg 	pi->current_ps = *new_ps;
50777ccd5a2cSjsg 	pi->current_rps.ps_priv = &pi->current_ps;
50787ccd5a2cSjsg }
50797ccd5a2cSjsg 
ci_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)50807ccd5a2cSjsg static void ci_update_requested_ps(struct radeon_device *rdev,
50817ccd5a2cSjsg 				   struct radeon_ps *rps)
50827ccd5a2cSjsg {
50837ccd5a2cSjsg 	struct ci_ps *new_ps = ci_get_ps(rps);
50847ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
50857ccd5a2cSjsg 
50867ccd5a2cSjsg 	pi->requested_rps = *rps;
50877ccd5a2cSjsg 	pi->requested_ps = *new_ps;
50887ccd5a2cSjsg 	pi->requested_rps.ps_priv = &pi->requested_ps;
50897ccd5a2cSjsg }
50907ccd5a2cSjsg 
ci_dpm_pre_set_power_state(struct radeon_device * rdev)50917ccd5a2cSjsg int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
50927ccd5a2cSjsg {
50937ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
50947ccd5a2cSjsg 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
50957ccd5a2cSjsg 	struct radeon_ps *new_ps = &requested_ps;
50967ccd5a2cSjsg 
50977ccd5a2cSjsg 	ci_update_requested_ps(rdev, new_ps);
50987ccd5a2cSjsg 
50997ccd5a2cSjsg 	ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
51007ccd5a2cSjsg 
51017ccd5a2cSjsg 	return 0;
51027ccd5a2cSjsg }
51037ccd5a2cSjsg 
ci_dpm_post_set_power_state(struct radeon_device * rdev)51047ccd5a2cSjsg void ci_dpm_post_set_power_state(struct radeon_device *rdev)
51057ccd5a2cSjsg {
51067ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
51077ccd5a2cSjsg 	struct radeon_ps *new_ps = &pi->requested_rps;
51087ccd5a2cSjsg 
51097ccd5a2cSjsg 	ci_update_current_ps(rdev, new_ps);
51107ccd5a2cSjsg }
51117ccd5a2cSjsg 
51127ccd5a2cSjsg 
ci_dpm_setup_asic(struct radeon_device * rdev)51137ccd5a2cSjsg void ci_dpm_setup_asic(struct radeon_device *rdev)
51147ccd5a2cSjsg {
51157ccd5a2cSjsg 	int r;
51167ccd5a2cSjsg 
51177ccd5a2cSjsg 	r = ci_mc_load_microcode(rdev);
51187ccd5a2cSjsg 	if (r)
51197ccd5a2cSjsg 		DRM_ERROR("Failed to load MC firmware!\n");
51207ccd5a2cSjsg 	ci_read_clock_registers(rdev);
51217ccd5a2cSjsg 	ci_get_memory_type(rdev);
51227ccd5a2cSjsg 	ci_enable_acpi_power_management(rdev);
51237ccd5a2cSjsg 	ci_init_sclk_t(rdev);
51247ccd5a2cSjsg }
51257ccd5a2cSjsg 
ci_dpm_enable(struct radeon_device * rdev)51267ccd5a2cSjsg int ci_dpm_enable(struct radeon_device *rdev)
51277ccd5a2cSjsg {
51287ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
51297ccd5a2cSjsg 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
51307ccd5a2cSjsg 	int ret;
51317ccd5a2cSjsg 
51327ccd5a2cSjsg 	if (ci_is_smc_running(rdev))
51337ccd5a2cSjsg 		return -EINVAL;
51347ccd5a2cSjsg 	if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
51357ccd5a2cSjsg 		ci_enable_voltage_control(rdev);
51367ccd5a2cSjsg 		ret = ci_construct_voltage_tables(rdev);
51377ccd5a2cSjsg 		if (ret) {
51387ccd5a2cSjsg 			DRM_ERROR("ci_construct_voltage_tables failed\n");
51397ccd5a2cSjsg 			return ret;
51407ccd5a2cSjsg 		}
51417ccd5a2cSjsg 	}
51427ccd5a2cSjsg 	if (pi->caps_dynamic_ac_timing) {
51437ccd5a2cSjsg 		ret = ci_initialize_mc_reg_table(rdev);
51447ccd5a2cSjsg 		if (ret)
51457ccd5a2cSjsg 			pi->caps_dynamic_ac_timing = false;
51467ccd5a2cSjsg 	}
51477ccd5a2cSjsg 	if (pi->dynamic_ss)
51487ccd5a2cSjsg 		ci_enable_spread_spectrum(rdev, true);
51497ccd5a2cSjsg 	if (pi->thermal_protection)
51507ccd5a2cSjsg 		ci_enable_thermal_protection(rdev, true);
51517ccd5a2cSjsg 	ci_program_sstp(rdev);
51527ccd5a2cSjsg 	ci_enable_display_gap(rdev);
51537ccd5a2cSjsg 	ci_program_vc(rdev);
51547ccd5a2cSjsg 	ret = ci_upload_firmware(rdev);
51557ccd5a2cSjsg 	if (ret) {
51567ccd5a2cSjsg 		DRM_ERROR("ci_upload_firmware failed\n");
51577ccd5a2cSjsg 		return ret;
51587ccd5a2cSjsg 	}
51597ccd5a2cSjsg 	ret = ci_process_firmware_header(rdev);
51607ccd5a2cSjsg 	if (ret) {
51617ccd5a2cSjsg 		DRM_ERROR("ci_process_firmware_header failed\n");
51627ccd5a2cSjsg 		return ret;
51637ccd5a2cSjsg 	}
51647ccd5a2cSjsg 	ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
51657ccd5a2cSjsg 	if (ret) {
51667ccd5a2cSjsg 		DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
51677ccd5a2cSjsg 		return ret;
51687ccd5a2cSjsg 	}
51697ccd5a2cSjsg 	ret = ci_init_smc_table(rdev);
51707ccd5a2cSjsg 	if (ret) {
51717ccd5a2cSjsg 		DRM_ERROR("ci_init_smc_table failed\n");
51727ccd5a2cSjsg 		return ret;
51737ccd5a2cSjsg 	}
51747ccd5a2cSjsg 	ret = ci_init_arb_table_index(rdev);
51757ccd5a2cSjsg 	if (ret) {
51767ccd5a2cSjsg 		DRM_ERROR("ci_init_arb_table_index failed\n");
51777ccd5a2cSjsg 		return ret;
51787ccd5a2cSjsg 	}
51797ccd5a2cSjsg 	if (pi->caps_dynamic_ac_timing) {
51807ccd5a2cSjsg 		ret = ci_populate_initial_mc_reg_table(rdev);
51817ccd5a2cSjsg 		if (ret) {
51827ccd5a2cSjsg 			DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
51837ccd5a2cSjsg 			return ret;
51847ccd5a2cSjsg 		}
51857ccd5a2cSjsg 	}
51867ccd5a2cSjsg 	ret = ci_populate_pm_base(rdev);
51877ccd5a2cSjsg 	if (ret) {
51887ccd5a2cSjsg 		DRM_ERROR("ci_populate_pm_base failed\n");
51897ccd5a2cSjsg 		return ret;
51907ccd5a2cSjsg 	}
51917ccd5a2cSjsg 	ci_dpm_start_smc(rdev);
51927ccd5a2cSjsg 	ci_enable_vr_hot_gpio_interrupt(rdev);
51937ccd5a2cSjsg 	ret = ci_notify_smc_display_change(rdev, false);
51947ccd5a2cSjsg 	if (ret) {
51957ccd5a2cSjsg 		DRM_ERROR("ci_notify_smc_display_change failed\n");
51967ccd5a2cSjsg 		return ret;
51977ccd5a2cSjsg 	}
51987ccd5a2cSjsg 	ci_enable_sclk_control(rdev, true);
51997ccd5a2cSjsg 	ret = ci_enable_ulv(rdev, true);
52007ccd5a2cSjsg 	if (ret) {
52017ccd5a2cSjsg 		DRM_ERROR("ci_enable_ulv failed\n");
52027ccd5a2cSjsg 		return ret;
52037ccd5a2cSjsg 	}
52047ccd5a2cSjsg 	ret = ci_enable_ds_master_switch(rdev, true);
52057ccd5a2cSjsg 	if (ret) {
52067ccd5a2cSjsg 		DRM_ERROR("ci_enable_ds_master_switch failed\n");
52077ccd5a2cSjsg 		return ret;
52087ccd5a2cSjsg 	}
52097ccd5a2cSjsg 	ret = ci_start_dpm(rdev);
52107ccd5a2cSjsg 	if (ret) {
52117ccd5a2cSjsg 		DRM_ERROR("ci_start_dpm failed\n");
52127ccd5a2cSjsg 		return ret;
52137ccd5a2cSjsg 	}
52147ccd5a2cSjsg 	ret = ci_enable_didt(rdev, true);
52157ccd5a2cSjsg 	if (ret) {
52167ccd5a2cSjsg 		DRM_ERROR("ci_enable_didt failed\n");
52177ccd5a2cSjsg 		return ret;
52187ccd5a2cSjsg 	}
52197ccd5a2cSjsg 	ret = ci_enable_smc_cac(rdev, true);
52207ccd5a2cSjsg 	if (ret) {
52217ccd5a2cSjsg 		DRM_ERROR("ci_enable_smc_cac failed\n");
52227ccd5a2cSjsg 		return ret;
52237ccd5a2cSjsg 	}
52247ccd5a2cSjsg 	ret = ci_enable_power_containment(rdev, true);
52257ccd5a2cSjsg 	if (ret) {
52267ccd5a2cSjsg 		DRM_ERROR("ci_enable_power_containment failed\n");
52277ccd5a2cSjsg 		return ret;
52287ccd5a2cSjsg 	}
52297ccd5a2cSjsg 
52307ccd5a2cSjsg 	ret = ci_power_control_set_level(rdev);
52317ccd5a2cSjsg 	if (ret) {
52327ccd5a2cSjsg 		DRM_ERROR("ci_power_control_set_level failed\n");
52337ccd5a2cSjsg 		return ret;
52347ccd5a2cSjsg 	}
52357ccd5a2cSjsg 
52367ccd5a2cSjsg 	ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
52377ccd5a2cSjsg 
52387ccd5a2cSjsg 	ret = ci_enable_thermal_based_sclk_dpm(rdev, true);
52397ccd5a2cSjsg 	if (ret) {
52407ccd5a2cSjsg 		DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
52417ccd5a2cSjsg 		return ret;
52427ccd5a2cSjsg 	}
52437ccd5a2cSjsg 
52447ccd5a2cSjsg 	ci_thermal_start_thermal_controller(rdev);
52457ccd5a2cSjsg 
52467ccd5a2cSjsg 	ci_update_current_ps(rdev, boot_ps);
52477ccd5a2cSjsg 
52487ccd5a2cSjsg 	return 0;
52497ccd5a2cSjsg }
52507ccd5a2cSjsg 
ci_set_temperature_range(struct radeon_device * rdev)52517ccd5a2cSjsg static int ci_set_temperature_range(struct radeon_device *rdev)
52527ccd5a2cSjsg {
52537ccd5a2cSjsg 	int ret;
52547ccd5a2cSjsg 
52557ccd5a2cSjsg 	ret = ci_thermal_enable_alert(rdev, false);
52567ccd5a2cSjsg 	if (ret)
52577ccd5a2cSjsg 		return ret;
52587ccd5a2cSjsg 	ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
52597ccd5a2cSjsg 	if (ret)
52607ccd5a2cSjsg 		return ret;
52617ccd5a2cSjsg 	ret = ci_thermal_enable_alert(rdev, true);
52627ccd5a2cSjsg 	if (ret)
52637ccd5a2cSjsg 		return ret;
52647ccd5a2cSjsg 
52657ccd5a2cSjsg 	return ret;
52667ccd5a2cSjsg }
52677ccd5a2cSjsg 
ci_dpm_late_enable(struct radeon_device * rdev)52687ccd5a2cSjsg int ci_dpm_late_enable(struct radeon_device *rdev)
52697ccd5a2cSjsg {
52707ccd5a2cSjsg 	int ret;
52717ccd5a2cSjsg 
52727ccd5a2cSjsg 	ret = ci_set_temperature_range(rdev);
52737ccd5a2cSjsg 	if (ret)
52747ccd5a2cSjsg 		return ret;
52757ccd5a2cSjsg 
52767ccd5a2cSjsg 	ci_dpm_powergate_uvd(rdev, true);
52777ccd5a2cSjsg 
52787ccd5a2cSjsg 	return 0;
52797ccd5a2cSjsg }
52807ccd5a2cSjsg 
ci_dpm_disable(struct radeon_device * rdev)52817ccd5a2cSjsg void ci_dpm_disable(struct radeon_device *rdev)
52827ccd5a2cSjsg {
52837ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
52847ccd5a2cSjsg 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
52857ccd5a2cSjsg 
52867ccd5a2cSjsg 	ci_dpm_powergate_uvd(rdev, false);
52877ccd5a2cSjsg 
52887ccd5a2cSjsg 	if (!ci_is_smc_running(rdev))
52897ccd5a2cSjsg 		return;
52907ccd5a2cSjsg 
52917ccd5a2cSjsg 	ci_thermal_stop_thermal_controller(rdev);
52927ccd5a2cSjsg 
52937ccd5a2cSjsg 	if (pi->thermal_protection)
52947ccd5a2cSjsg 		ci_enable_thermal_protection(rdev, false);
52957ccd5a2cSjsg 	ci_enable_power_containment(rdev, false);
52967ccd5a2cSjsg 	ci_enable_smc_cac(rdev, false);
52977ccd5a2cSjsg 	ci_enable_didt(rdev, false);
52987ccd5a2cSjsg 	ci_enable_spread_spectrum(rdev, false);
52997ccd5a2cSjsg 	ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
53007ccd5a2cSjsg 	ci_stop_dpm(rdev);
53017ccd5a2cSjsg 	ci_enable_ds_master_switch(rdev, false);
53027ccd5a2cSjsg 	ci_enable_ulv(rdev, false);
53037ccd5a2cSjsg 	ci_clear_vc(rdev);
53047ccd5a2cSjsg 	ci_reset_to_default(rdev);
53057ccd5a2cSjsg 	ci_dpm_stop_smc(rdev);
53067ccd5a2cSjsg 	ci_force_switch_to_arb_f0(rdev);
53077ccd5a2cSjsg 	ci_enable_thermal_based_sclk_dpm(rdev, false);
53087ccd5a2cSjsg 
53097ccd5a2cSjsg 	ci_update_current_ps(rdev, boot_ps);
53107ccd5a2cSjsg }
53117ccd5a2cSjsg 
ci_dpm_set_power_state(struct radeon_device * rdev)53127ccd5a2cSjsg int ci_dpm_set_power_state(struct radeon_device *rdev)
53137ccd5a2cSjsg {
53147ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
53157ccd5a2cSjsg 	struct radeon_ps *new_ps = &pi->requested_rps;
53167ccd5a2cSjsg 	struct radeon_ps *old_ps = &pi->current_rps;
53177ccd5a2cSjsg 	int ret;
53187ccd5a2cSjsg 
53197ccd5a2cSjsg 	ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
53207ccd5a2cSjsg 	if (pi->pcie_performance_request)
53217ccd5a2cSjsg 		ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
53227ccd5a2cSjsg 	ret = ci_freeze_sclk_mclk_dpm(rdev);
53237ccd5a2cSjsg 	if (ret) {
53247ccd5a2cSjsg 		DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
53257ccd5a2cSjsg 		return ret;
53267ccd5a2cSjsg 	}
53277ccd5a2cSjsg 	ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
53287ccd5a2cSjsg 	if (ret) {
53297ccd5a2cSjsg 		DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
53307ccd5a2cSjsg 		return ret;
53317ccd5a2cSjsg 	}
53327ccd5a2cSjsg 	ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
53337ccd5a2cSjsg 	if (ret) {
53347ccd5a2cSjsg 		DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
53357ccd5a2cSjsg 		return ret;
53367ccd5a2cSjsg 	}
53377ccd5a2cSjsg 
53387ccd5a2cSjsg 	ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
53397ccd5a2cSjsg 	if (ret) {
53407ccd5a2cSjsg 		DRM_ERROR("ci_update_vce_dpm failed\n");
53417ccd5a2cSjsg 		return ret;
53427ccd5a2cSjsg 	}
53437ccd5a2cSjsg 
53447ccd5a2cSjsg 	ret = ci_update_sclk_t(rdev);
53457ccd5a2cSjsg 	if (ret) {
53467ccd5a2cSjsg 		DRM_ERROR("ci_update_sclk_t failed\n");
53477ccd5a2cSjsg 		return ret;
53487ccd5a2cSjsg 	}
53497ccd5a2cSjsg 	if (pi->caps_dynamic_ac_timing) {
53507ccd5a2cSjsg 		ret = ci_update_and_upload_mc_reg_table(rdev);
53517ccd5a2cSjsg 		if (ret) {
53527ccd5a2cSjsg 			DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
53537ccd5a2cSjsg 			return ret;
53547ccd5a2cSjsg 		}
53557ccd5a2cSjsg 	}
53567ccd5a2cSjsg 	ret = ci_program_memory_timing_parameters(rdev);
53577ccd5a2cSjsg 	if (ret) {
53587ccd5a2cSjsg 		DRM_ERROR("ci_program_memory_timing_parameters failed\n");
53597ccd5a2cSjsg 		return ret;
53607ccd5a2cSjsg 	}
53617ccd5a2cSjsg 	ret = ci_unfreeze_sclk_mclk_dpm(rdev);
53627ccd5a2cSjsg 	if (ret) {
53637ccd5a2cSjsg 		DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
53647ccd5a2cSjsg 		return ret;
53657ccd5a2cSjsg 	}
53667ccd5a2cSjsg 	ret = ci_upload_dpm_level_enable_mask(rdev);
53677ccd5a2cSjsg 	if (ret) {
53687ccd5a2cSjsg 		DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
53697ccd5a2cSjsg 		return ret;
53707ccd5a2cSjsg 	}
53717ccd5a2cSjsg 	if (pi->pcie_performance_request)
53727ccd5a2cSjsg 		ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
53737ccd5a2cSjsg 
53747ccd5a2cSjsg 	return 0;
53757ccd5a2cSjsg }
53767ccd5a2cSjsg 
53777ccd5a2cSjsg #if 0
53787ccd5a2cSjsg void ci_dpm_reset_asic(struct radeon_device *rdev)
53797ccd5a2cSjsg {
53807ccd5a2cSjsg 	ci_set_boot_state(rdev);
53817ccd5a2cSjsg }
53827ccd5a2cSjsg #endif
53837ccd5a2cSjsg 
ci_dpm_display_configuration_changed(struct radeon_device * rdev)53847ccd5a2cSjsg void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
53857ccd5a2cSjsg {
53867ccd5a2cSjsg 	ci_program_display_gap(rdev);
53877ccd5a2cSjsg }
53887ccd5a2cSjsg 
53897ccd5a2cSjsg union power_info {
53907ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO info;
53917ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
53927ccd5a2cSjsg 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
53937ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
53947ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
53957ccd5a2cSjsg 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
53967ccd5a2cSjsg };
53977ccd5a2cSjsg 
53987ccd5a2cSjsg union pplib_clock_info {
53997ccd5a2cSjsg 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
54007ccd5a2cSjsg 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
54017ccd5a2cSjsg 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
54027ccd5a2cSjsg 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
54037ccd5a2cSjsg 	struct _ATOM_PPLIB_SI_CLOCK_INFO si;
54047ccd5a2cSjsg 	struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
54057ccd5a2cSjsg };
54067ccd5a2cSjsg 
54077ccd5a2cSjsg union pplib_power_state {
54087ccd5a2cSjsg 	struct _ATOM_PPLIB_STATE v1;
54097ccd5a2cSjsg 	struct _ATOM_PPLIB_STATE_V2 v2;
54107ccd5a2cSjsg };
54117ccd5a2cSjsg 
ci_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)54127ccd5a2cSjsg static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
54137ccd5a2cSjsg 					  struct radeon_ps *rps,
54147ccd5a2cSjsg 					  struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
54157ccd5a2cSjsg 					  u8 table_rev)
54167ccd5a2cSjsg {
54177ccd5a2cSjsg 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
54187ccd5a2cSjsg 	rps->class = le16_to_cpu(non_clock_info->usClassification);
54197ccd5a2cSjsg 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
54207ccd5a2cSjsg 
54217ccd5a2cSjsg 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
54227ccd5a2cSjsg 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
54237ccd5a2cSjsg 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
54247ccd5a2cSjsg 	} else {
54257ccd5a2cSjsg 		rps->vclk = 0;
54267ccd5a2cSjsg 		rps->dclk = 0;
54277ccd5a2cSjsg 	}
54287ccd5a2cSjsg 
54297ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
54307ccd5a2cSjsg 		rdev->pm.dpm.boot_ps = rps;
54317ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
54327ccd5a2cSjsg 		rdev->pm.dpm.uvd_ps = rps;
54337ccd5a2cSjsg }
54347ccd5a2cSjsg 
ci_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)54357ccd5a2cSjsg static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
54367ccd5a2cSjsg 				      struct radeon_ps *rps, int index,
54377ccd5a2cSjsg 				      union pplib_clock_info *clock_info)
54387ccd5a2cSjsg {
54397ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
54407ccd5a2cSjsg 	struct ci_ps *ps = ci_get_ps(rps);
54417ccd5a2cSjsg 	struct ci_pl *pl = &ps->performance_levels[index];
54427ccd5a2cSjsg 
54437ccd5a2cSjsg 	ps->performance_level_count = index + 1;
54447ccd5a2cSjsg 
54457ccd5a2cSjsg 	pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
54467ccd5a2cSjsg 	pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
54477ccd5a2cSjsg 	pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
54487ccd5a2cSjsg 	pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
54497ccd5a2cSjsg 
54507ccd5a2cSjsg 	pl->pcie_gen = r600_get_pcie_gen_support(rdev,
54517ccd5a2cSjsg 						 pi->sys_pcie_mask,
54527ccd5a2cSjsg 						 pi->vbios_boot_state.pcie_gen_bootup_value,
54537ccd5a2cSjsg 						 clock_info->ci.ucPCIEGen);
54547ccd5a2cSjsg 	pl->pcie_lane = r600_get_pcie_lane_support(rdev,
54557ccd5a2cSjsg 						   pi->vbios_boot_state.pcie_lane_bootup_value,
54567ccd5a2cSjsg 						   le16_to_cpu(clock_info->ci.usPCIELane));
54577ccd5a2cSjsg 
54587ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
54597ccd5a2cSjsg 		pi->acpi_pcie_gen = pl->pcie_gen;
54607ccd5a2cSjsg 	}
54617ccd5a2cSjsg 
54627ccd5a2cSjsg 	if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
54637ccd5a2cSjsg 		pi->ulv.supported = true;
54647ccd5a2cSjsg 		pi->ulv.pl = *pl;
54657ccd5a2cSjsg 		pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
54667ccd5a2cSjsg 	}
54677ccd5a2cSjsg 
54687ccd5a2cSjsg 	/* patch up boot state */
54697ccd5a2cSjsg 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
54707ccd5a2cSjsg 		pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
54717ccd5a2cSjsg 		pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
54727ccd5a2cSjsg 		pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
54737ccd5a2cSjsg 		pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
54747ccd5a2cSjsg 	}
54757ccd5a2cSjsg 
54767ccd5a2cSjsg 	switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
54777ccd5a2cSjsg 	case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
54787ccd5a2cSjsg 		pi->use_pcie_powersaving_levels = true;
54797ccd5a2cSjsg 		if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
54807ccd5a2cSjsg 			pi->pcie_gen_powersaving.max = pl->pcie_gen;
54817ccd5a2cSjsg 		if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
54827ccd5a2cSjsg 			pi->pcie_gen_powersaving.min = pl->pcie_gen;
54837ccd5a2cSjsg 		if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
54847ccd5a2cSjsg 			pi->pcie_lane_powersaving.max = pl->pcie_lane;
54857ccd5a2cSjsg 		if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
54867ccd5a2cSjsg 			pi->pcie_lane_powersaving.min = pl->pcie_lane;
54877ccd5a2cSjsg 		break;
54887ccd5a2cSjsg 	case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
54897ccd5a2cSjsg 		pi->use_pcie_performance_levels = true;
54907ccd5a2cSjsg 		if (pi->pcie_gen_performance.max < pl->pcie_gen)
54917ccd5a2cSjsg 			pi->pcie_gen_performance.max = pl->pcie_gen;
54927ccd5a2cSjsg 		if (pi->pcie_gen_performance.min > pl->pcie_gen)
54937ccd5a2cSjsg 			pi->pcie_gen_performance.min = pl->pcie_gen;
54947ccd5a2cSjsg 		if (pi->pcie_lane_performance.max < pl->pcie_lane)
54957ccd5a2cSjsg 			pi->pcie_lane_performance.max = pl->pcie_lane;
54967ccd5a2cSjsg 		if (pi->pcie_lane_performance.min > pl->pcie_lane)
54977ccd5a2cSjsg 			pi->pcie_lane_performance.min = pl->pcie_lane;
54987ccd5a2cSjsg 		break;
54997ccd5a2cSjsg 	default:
55007ccd5a2cSjsg 		break;
55017ccd5a2cSjsg 	}
55027ccd5a2cSjsg }
55037ccd5a2cSjsg 
ci_parse_power_table(struct radeon_device * rdev)55047ccd5a2cSjsg static int ci_parse_power_table(struct radeon_device *rdev)
55057ccd5a2cSjsg {
55067ccd5a2cSjsg 	struct radeon_mode_info *mode_info = &rdev->mode_info;
55077ccd5a2cSjsg 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
55087ccd5a2cSjsg 	union pplib_power_state *power_state;
55097ccd5a2cSjsg 	int i, j, k, non_clock_array_index, clock_array_index;
55107ccd5a2cSjsg 	union pplib_clock_info *clock_info;
55117ccd5a2cSjsg 	struct _StateArray *state_array;
55127ccd5a2cSjsg 	struct _ClockInfoArray *clock_info_array;
55137ccd5a2cSjsg 	struct _NonClockInfoArray *non_clock_info_array;
55147ccd5a2cSjsg 	union power_info *power_info;
55157ccd5a2cSjsg 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
55167ccd5a2cSjsg 	u16 data_offset;
55177ccd5a2cSjsg 	u8 frev, crev;
55187ccd5a2cSjsg 	u8 *power_state_offset;
55197ccd5a2cSjsg 	struct ci_ps *ps;
5520*39824aceSjsg 	int ret;
55217ccd5a2cSjsg 
55227ccd5a2cSjsg 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
55237ccd5a2cSjsg 				   &frev, &crev, &data_offset))
55247ccd5a2cSjsg 		return -EINVAL;
55257ccd5a2cSjsg 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
55267ccd5a2cSjsg 
55277ccd5a2cSjsg 	state_array = (struct _StateArray *)
55287ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
55297ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
55307ccd5a2cSjsg 	clock_info_array = (struct _ClockInfoArray *)
55317ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
55327ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
55337ccd5a2cSjsg 	non_clock_info_array = (struct _NonClockInfoArray *)
55347ccd5a2cSjsg 		(mode_info->atom_context->bios + data_offset +
55357ccd5a2cSjsg 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
55367ccd5a2cSjsg 
55377f4dd379Sjsg 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
55387f4dd379Sjsg 				  sizeof(struct radeon_ps),
55397f4dd379Sjsg 				  GFP_KERNEL);
55407ccd5a2cSjsg 	if (!rdev->pm.dpm.ps)
55417ccd5a2cSjsg 		return -ENOMEM;
55427ccd5a2cSjsg 	power_state_offset = (u8 *)state_array->states;
554382efeb8eSjsg 	rdev->pm.dpm.num_ps = 0;
55447ccd5a2cSjsg 	for (i = 0; i < state_array->ucNumEntries; i++) {
55457ccd5a2cSjsg 		u8 *idx;
55467ccd5a2cSjsg 		power_state = (union pplib_power_state *)power_state_offset;
55477ccd5a2cSjsg 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
55487ccd5a2cSjsg 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
55497ccd5a2cSjsg 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
5550*39824aceSjsg 		if (!rdev->pm.power_state[i].clock_info) {
5551*39824aceSjsg 			ret = -EINVAL;
5552*39824aceSjsg 			goto err_free_ps;
5553*39824aceSjsg 		}
55547ccd5a2cSjsg 		ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
5555*39824aceSjsg 		if (ps == NULL) {
5556*39824aceSjsg 			ret = -ENOMEM;
5557*39824aceSjsg 			goto err_free_ps;
5558*39824aceSjsg 		}
55597ccd5a2cSjsg 		rdev->pm.dpm.ps[i].ps_priv = ps;
55607ccd5a2cSjsg 		ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
55617ccd5a2cSjsg 					      non_clock_info,
55627ccd5a2cSjsg 					      non_clock_info_array->ucEntrySize);
55637ccd5a2cSjsg 		k = 0;
55647ccd5a2cSjsg 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
55657ccd5a2cSjsg 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
55667ccd5a2cSjsg 			clock_array_index = idx[j];
55677ccd5a2cSjsg 			if (clock_array_index >= clock_info_array->ucNumEntries)
55687ccd5a2cSjsg 				continue;
55697ccd5a2cSjsg 			if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
55707ccd5a2cSjsg 				break;
55717ccd5a2cSjsg 			clock_info = (union pplib_clock_info *)
55727ccd5a2cSjsg 				((u8 *)&clock_info_array->clockInfo[0] +
55737ccd5a2cSjsg 				 (clock_array_index * clock_info_array->ucEntrySize));
55747ccd5a2cSjsg 			ci_parse_pplib_clock_info(rdev,
55757ccd5a2cSjsg 						  &rdev->pm.dpm.ps[i], k,
55767ccd5a2cSjsg 						  clock_info);
55777ccd5a2cSjsg 			k++;
55787ccd5a2cSjsg 		}
55797ccd5a2cSjsg 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
558082efeb8eSjsg 		rdev->pm.dpm.num_ps = i + 1;
55817ccd5a2cSjsg 	}
55827ccd5a2cSjsg 
55837ccd5a2cSjsg 	/* fill in the vce power states */
55847ccd5a2cSjsg 	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
55857ccd5a2cSjsg 		u32 sclk, mclk;
55867ccd5a2cSjsg 		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
55877ccd5a2cSjsg 		clock_info = (union pplib_clock_info *)
55887ccd5a2cSjsg 			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
55897ccd5a2cSjsg 		sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
55907ccd5a2cSjsg 		sclk |= clock_info->ci.ucEngineClockHigh << 16;
55917ccd5a2cSjsg 		mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
55927ccd5a2cSjsg 		mclk |= clock_info->ci.ucMemoryClockHigh << 16;
55937ccd5a2cSjsg 		rdev->pm.dpm.vce_states[i].sclk = sclk;
55947ccd5a2cSjsg 		rdev->pm.dpm.vce_states[i].mclk = mclk;
55957ccd5a2cSjsg 	}
55967ccd5a2cSjsg 
55977ccd5a2cSjsg 	return 0;
5598*39824aceSjsg 
5599*39824aceSjsg err_free_ps:
5600*39824aceSjsg 	for (i = 0; i < rdev->pm.dpm.num_ps; i++)
5601*39824aceSjsg 		kfree(rdev->pm.dpm.ps[i].ps_priv);
5602*39824aceSjsg 	kfree(rdev->pm.dpm.ps);
5603*39824aceSjsg 	return ret;
56047ccd5a2cSjsg }
56057ccd5a2cSjsg 
ci_get_vbios_boot_values(struct radeon_device * rdev,struct ci_vbios_boot_state * boot_state)56067ccd5a2cSjsg static int ci_get_vbios_boot_values(struct radeon_device *rdev,
56077ccd5a2cSjsg 				    struct ci_vbios_boot_state *boot_state)
56087ccd5a2cSjsg {
56097ccd5a2cSjsg 	struct radeon_mode_info *mode_info = &rdev->mode_info;
56107ccd5a2cSjsg 	int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
56117ccd5a2cSjsg 	ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
56127ccd5a2cSjsg 	u8 frev, crev;
56137ccd5a2cSjsg 	u16 data_offset;
56147ccd5a2cSjsg 
56157ccd5a2cSjsg 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
56167ccd5a2cSjsg 				   &frev, &crev, &data_offset)) {
56177ccd5a2cSjsg 		firmware_info =
56187ccd5a2cSjsg 			(ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
56197ccd5a2cSjsg 						    data_offset);
56207ccd5a2cSjsg 		boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
56217ccd5a2cSjsg 		boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
56227ccd5a2cSjsg 		boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
56237ccd5a2cSjsg 		boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
56247ccd5a2cSjsg 		boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
56257ccd5a2cSjsg 		boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
56267ccd5a2cSjsg 		boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
56277ccd5a2cSjsg 
56287ccd5a2cSjsg 		return 0;
56297ccd5a2cSjsg 	}
56307ccd5a2cSjsg 	return -EINVAL;
56317ccd5a2cSjsg }
56327ccd5a2cSjsg 
ci_dpm_fini(struct radeon_device * rdev)56337ccd5a2cSjsg void ci_dpm_fini(struct radeon_device *rdev)
56347ccd5a2cSjsg {
56357ccd5a2cSjsg 	int i;
56367ccd5a2cSjsg 
56377ccd5a2cSjsg 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
56387ccd5a2cSjsg 		kfree(rdev->pm.dpm.ps[i].ps_priv);
56397ccd5a2cSjsg 	}
56407ccd5a2cSjsg 	kfree(rdev->pm.dpm.ps);
56417ccd5a2cSjsg 	kfree(rdev->pm.dpm.priv);
56427ccd5a2cSjsg 	kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
56437ccd5a2cSjsg 	r600_free_extended_power_table(rdev);
56447ccd5a2cSjsg }
56457ccd5a2cSjsg 
ci_dpm_init(struct radeon_device * rdev)56467ccd5a2cSjsg int ci_dpm_init(struct radeon_device *rdev)
56477ccd5a2cSjsg {
56487ccd5a2cSjsg 	int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
56497ccd5a2cSjsg 	SMU7_Discrete_DpmTable  *dpm_table;
56507ccd5a2cSjsg 	struct radeon_gpio_rec gpio;
56517ccd5a2cSjsg 	u16 data_offset, size;
56527ccd5a2cSjsg 	u8 frev, crev;
56537ccd5a2cSjsg 	struct ci_power_info *pi;
56547f4dd379Sjsg 	enum pci_bus_speed speed_cap = PCI_SPEED_UNKNOWN;
56557f4dd379Sjsg 	struct pci_dev *root = rdev->pdev->bus->self;
56567ccd5a2cSjsg 	int ret;
56577ccd5a2cSjsg 
56587ccd5a2cSjsg 	pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
56597ccd5a2cSjsg 	if (pi == NULL)
56607ccd5a2cSjsg 		return -ENOMEM;
56617ccd5a2cSjsg 	rdev->pm.dpm.priv = pi;
56627ccd5a2cSjsg 
56637f4dd379Sjsg 	if (!pci_is_root_bus(rdev->pdev->bus))
56647f4dd379Sjsg 		speed_cap = pcie_get_speed_cap(root);
56657f4dd379Sjsg 	if (speed_cap == PCI_SPEED_UNKNOWN) {
56667ccd5a2cSjsg 		pi->sys_pcie_mask = 0;
56677f4dd379Sjsg 	} else {
56687f4dd379Sjsg 		if (speed_cap == PCIE_SPEED_8_0GT)
56697f4dd379Sjsg 			pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
56707f4dd379Sjsg 				RADEON_PCIE_SPEED_50 |
56717f4dd379Sjsg 				RADEON_PCIE_SPEED_80;
56727f4dd379Sjsg 		else if (speed_cap == PCIE_SPEED_5_0GT)
56737f4dd379Sjsg 			pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
56747f4dd379Sjsg 				RADEON_PCIE_SPEED_50;
56757ccd5a2cSjsg 		else
56767f4dd379Sjsg 			pi->sys_pcie_mask = RADEON_PCIE_SPEED_25;
56777f4dd379Sjsg 	}
56787ccd5a2cSjsg 	pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
56797ccd5a2cSjsg 
56807ccd5a2cSjsg 	pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
56817ccd5a2cSjsg 	pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
56827ccd5a2cSjsg 	pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
56837ccd5a2cSjsg 	pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
56847ccd5a2cSjsg 
56857ccd5a2cSjsg 	pi->pcie_lane_performance.max = 0;
56867ccd5a2cSjsg 	pi->pcie_lane_performance.min = 16;
56877ccd5a2cSjsg 	pi->pcie_lane_powersaving.max = 0;
56887ccd5a2cSjsg 	pi->pcie_lane_powersaving.min = 16;
56897ccd5a2cSjsg 
56907ccd5a2cSjsg 	ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
56917ccd5a2cSjsg 	if (ret) {
5692*39824aceSjsg 		kfree(rdev->pm.dpm.priv);
56937ccd5a2cSjsg 		return ret;
56947ccd5a2cSjsg 	}
56957ccd5a2cSjsg 
56967ccd5a2cSjsg 	ret = r600_get_platform_caps(rdev);
56977ccd5a2cSjsg 	if (ret) {
5698*39824aceSjsg 		kfree(rdev->pm.dpm.priv);
56997ccd5a2cSjsg 		return ret;
57007ccd5a2cSjsg 	}
57017ccd5a2cSjsg 
57027ccd5a2cSjsg 	ret = r600_parse_extended_power_table(rdev);
57037ccd5a2cSjsg 	if (ret) {
5704*39824aceSjsg 		kfree(rdev->pm.dpm.priv);
57057ccd5a2cSjsg 		return ret;
57067ccd5a2cSjsg 	}
57077ccd5a2cSjsg 
57087ccd5a2cSjsg 	ret = ci_parse_power_table(rdev);
57097ccd5a2cSjsg 	if (ret) {
5710*39824aceSjsg 		kfree(rdev->pm.dpm.priv);
5711*39824aceSjsg 		r600_free_extended_power_table(rdev);
57127ccd5a2cSjsg 		return ret;
57137ccd5a2cSjsg 	}
57147ccd5a2cSjsg 
57157ccd5a2cSjsg 	pi->dll_default_on = false;
57167ccd5a2cSjsg 	pi->sram_end = SMC_RAM_END;
57177ccd5a2cSjsg 
57187ccd5a2cSjsg 	pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
57197ccd5a2cSjsg 	pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
57207ccd5a2cSjsg 	pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
57217ccd5a2cSjsg 	pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
57227ccd5a2cSjsg 	pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
57237ccd5a2cSjsg 	pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
57247ccd5a2cSjsg 	pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
57257ccd5a2cSjsg 	pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
57267ccd5a2cSjsg 
57277ccd5a2cSjsg 	pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
57287ccd5a2cSjsg 
57297ccd5a2cSjsg 	pi->sclk_dpm_key_disabled = 0;
57307ccd5a2cSjsg 	pi->mclk_dpm_key_disabled = 0;
57317ccd5a2cSjsg 	pi->pcie_dpm_key_disabled = 0;
57327ccd5a2cSjsg 	pi->thermal_sclk_dpm_enabled = 0;
57337ccd5a2cSjsg 
57347ccd5a2cSjsg 	/* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
57357ccd5a2cSjsg 	if ((rdev->pdev->device == 0x6658) &&
57367ccd5a2cSjsg 	    (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
57377ccd5a2cSjsg 		pi->mclk_dpm_key_disabled = 1;
57387ccd5a2cSjsg 	}
57397ccd5a2cSjsg 
57407ccd5a2cSjsg 	pi->caps_sclk_ds = true;
57417ccd5a2cSjsg 
57427ccd5a2cSjsg 	pi->mclk_strobe_mode_threshold = 40000;
57437ccd5a2cSjsg 	pi->mclk_stutter_mode_threshold = 40000;
57447ccd5a2cSjsg 	pi->mclk_edc_enable_threshold = 40000;
57457ccd5a2cSjsg 	pi->mclk_edc_wr_enable_threshold = 40000;
57467ccd5a2cSjsg 
57477ccd5a2cSjsg 	ci_initialize_powertune_defaults(rdev);
57487ccd5a2cSjsg 
57497ccd5a2cSjsg 	pi->caps_fps = false;
57507ccd5a2cSjsg 
57517ccd5a2cSjsg 	pi->caps_sclk_throttle_low_notification = false;
57527ccd5a2cSjsg 
57537ccd5a2cSjsg 	pi->caps_uvd_dpm = true;
57547ccd5a2cSjsg 	pi->caps_vce_dpm = true;
57557ccd5a2cSjsg 
57567ccd5a2cSjsg 	ci_get_leakage_voltages(rdev);
57577ccd5a2cSjsg 	ci_patch_dependency_tables_with_leakage(rdev);
57587ccd5a2cSjsg 	ci_set_private_data_variables_based_on_pptable(rdev);
57597ccd5a2cSjsg 
57607ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
57617f4dd379Sjsg 		kcalloc(4,
57627f4dd379Sjsg 			sizeof(struct radeon_clock_voltage_dependency_entry),
57637f4dd379Sjsg 			GFP_KERNEL);
57647ccd5a2cSjsg 	if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
57657ccd5a2cSjsg 		ci_dpm_fini(rdev);
57667ccd5a2cSjsg 		return -ENOMEM;
57677ccd5a2cSjsg 	}
57687ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
57697ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
57707ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
57717ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
57727ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
57737ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
57747ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
57757ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
57767ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
57777ccd5a2cSjsg 
57787ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
57797ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
57807ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
57817ccd5a2cSjsg 
57827ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
57837ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
57847ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
57857ccd5a2cSjsg 	rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
57867ccd5a2cSjsg 
57877ccd5a2cSjsg 	if (rdev->family == CHIP_HAWAII) {
57887ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_low = 94500;
57897ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_high = 95000;
57907ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_shutdown = 104000;
57917ccd5a2cSjsg 	} else {
57927ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_low = 99500;
57937ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_high = 100000;
57947ccd5a2cSjsg 		pi->thermal_temp_setting.temperature_shutdown = 104000;
57957ccd5a2cSjsg 	}
57967ccd5a2cSjsg 
57977ccd5a2cSjsg 	pi->uvd_enabled = false;
57987ccd5a2cSjsg 
57997ccd5a2cSjsg 	dpm_table = &pi->smc_state_table;
58007ccd5a2cSjsg 
58017ccd5a2cSjsg 	gpio = radeon_atombios_lookup_gpio(rdev, VDDC_VRHOT_GPIO_PINID);
58027ccd5a2cSjsg 	if (gpio.valid) {
58037ccd5a2cSjsg 		dpm_table->VRHotGpio = gpio.shift;
58047ccd5a2cSjsg 		rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
58057ccd5a2cSjsg 	} else {
58067ccd5a2cSjsg 		dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
58077ccd5a2cSjsg 		rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
58087ccd5a2cSjsg 	}
58097ccd5a2cSjsg 
58107ccd5a2cSjsg 	gpio = radeon_atombios_lookup_gpio(rdev, PP_AC_DC_SWITCH_GPIO_PINID);
58117ccd5a2cSjsg 	if (gpio.valid) {
58127ccd5a2cSjsg 		dpm_table->AcDcGpio = gpio.shift;
58137ccd5a2cSjsg 		rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
58147ccd5a2cSjsg 	} else {
58157ccd5a2cSjsg 		dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
58167ccd5a2cSjsg 		rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
58177ccd5a2cSjsg 	}
58187ccd5a2cSjsg 
58197ccd5a2cSjsg 	gpio = radeon_atombios_lookup_gpio(rdev, VDDC_PCC_GPIO_PINID);
58207ccd5a2cSjsg 	if (gpio.valid) {
58217ccd5a2cSjsg 		u32 tmp = RREG32_SMC(CNB_PWRMGT_CNTL);
58227ccd5a2cSjsg 
58237ccd5a2cSjsg 		switch (gpio.shift) {
58247ccd5a2cSjsg 		case 0:
58257ccd5a2cSjsg 			tmp &= ~GNB_SLOW_MODE_MASK;
58267ccd5a2cSjsg 			tmp |= GNB_SLOW_MODE(1);
58277ccd5a2cSjsg 			break;
58287ccd5a2cSjsg 		case 1:
58297ccd5a2cSjsg 			tmp &= ~GNB_SLOW_MODE_MASK;
58307ccd5a2cSjsg 			tmp |= GNB_SLOW_MODE(2);
58317ccd5a2cSjsg 			break;
58327ccd5a2cSjsg 		case 2:
58337ccd5a2cSjsg 			tmp |= GNB_SLOW;
58347ccd5a2cSjsg 			break;
58357ccd5a2cSjsg 		case 3:
58367ccd5a2cSjsg 			tmp |= FORCE_NB_PS1;
58377ccd5a2cSjsg 			break;
58387ccd5a2cSjsg 		case 4:
58397ccd5a2cSjsg 			tmp |= DPM_ENABLED;
58407ccd5a2cSjsg 			break;
58417ccd5a2cSjsg 		default:
58427ccd5a2cSjsg 			DRM_DEBUG("Invalid PCC GPIO: %u!\n", gpio.shift);
58437ccd5a2cSjsg 			break;
58447ccd5a2cSjsg 		}
58457ccd5a2cSjsg 		WREG32_SMC(CNB_PWRMGT_CNTL, tmp);
58467ccd5a2cSjsg 	}
58477ccd5a2cSjsg 
58487ccd5a2cSjsg 	pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
58497ccd5a2cSjsg 	pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
58507ccd5a2cSjsg 	pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
58517ccd5a2cSjsg 	if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
58527ccd5a2cSjsg 		pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
58537ccd5a2cSjsg 	else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
58547ccd5a2cSjsg 		pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
58557ccd5a2cSjsg 
58567ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
58577ccd5a2cSjsg 		if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
58587ccd5a2cSjsg 			pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
58597ccd5a2cSjsg 		else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
58607ccd5a2cSjsg 			pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
58617ccd5a2cSjsg 		else
58627ccd5a2cSjsg 			rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
58637ccd5a2cSjsg 	}
58647ccd5a2cSjsg 
58657ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
58667ccd5a2cSjsg 		if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
58677ccd5a2cSjsg 			pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
58687ccd5a2cSjsg 		else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
58697ccd5a2cSjsg 			pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
58707ccd5a2cSjsg 		else
58717ccd5a2cSjsg 			rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
58727ccd5a2cSjsg 	}
58737ccd5a2cSjsg 
58747ccd5a2cSjsg 	pi->vddc_phase_shed_control = true;
58757ccd5a2cSjsg 
58767ccd5a2cSjsg #if defined(CONFIG_ACPI)
58777ccd5a2cSjsg 	pi->pcie_performance_request =
58787ccd5a2cSjsg 		radeon_acpi_is_pcie_performance_request_supported(rdev);
58797ccd5a2cSjsg #else
58807ccd5a2cSjsg 	pi->pcie_performance_request = false;
58817ccd5a2cSjsg #endif
58827ccd5a2cSjsg 
58837ccd5a2cSjsg 	if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
58847ccd5a2cSjsg 				   &frev, &crev, &data_offset)) {
58857ccd5a2cSjsg 		pi->caps_sclk_ss_support = true;
58867ccd5a2cSjsg 		pi->caps_mclk_ss_support = true;
58877ccd5a2cSjsg 		pi->dynamic_ss = true;
58887ccd5a2cSjsg 	} else {
58897ccd5a2cSjsg 		pi->caps_sclk_ss_support = false;
58907ccd5a2cSjsg 		pi->caps_mclk_ss_support = false;
58917ccd5a2cSjsg 		pi->dynamic_ss = true;
58927ccd5a2cSjsg 	}
58937ccd5a2cSjsg 
58947ccd5a2cSjsg 	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
58957ccd5a2cSjsg 		pi->thermal_protection = true;
58967ccd5a2cSjsg 	else
58977ccd5a2cSjsg 		pi->thermal_protection = false;
58987ccd5a2cSjsg 
58997ccd5a2cSjsg 	pi->caps_dynamic_ac_timing = true;
59007ccd5a2cSjsg 
59017ccd5a2cSjsg 	pi->uvd_power_gated = false;
59027ccd5a2cSjsg 
59037ccd5a2cSjsg 	/* make sure dc limits are valid */
59047ccd5a2cSjsg 	if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
59057ccd5a2cSjsg 	    (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
59067ccd5a2cSjsg 		rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
59077ccd5a2cSjsg 			rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
59087ccd5a2cSjsg 
59097ccd5a2cSjsg 	pi->fan_ctrl_is_in_default_mode = true;
59107ccd5a2cSjsg 
59117ccd5a2cSjsg 	return 0;
59127ccd5a2cSjsg }
59137ccd5a2cSjsg 
ci_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)59147ccd5a2cSjsg void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
59157ccd5a2cSjsg 						    struct seq_file *m)
59167ccd5a2cSjsg {
59177ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
59187ccd5a2cSjsg 	struct radeon_ps *rps = &pi->current_rps;
59197ccd5a2cSjsg 	u32 sclk = ci_get_average_sclk_freq(rdev);
59207ccd5a2cSjsg 	u32 mclk = ci_get_average_mclk_freq(rdev);
59217ccd5a2cSjsg 
59227ccd5a2cSjsg 	seq_printf(m, "uvd    %sabled\n", pi->uvd_enabled ? "en" : "dis");
59237ccd5a2cSjsg 	seq_printf(m, "vce    %sabled\n", rps->vce_active ? "en" : "dis");
59247ccd5a2cSjsg 	seq_printf(m, "power level avg    sclk: %u mclk: %u\n",
59257ccd5a2cSjsg 		   sclk, mclk);
59267ccd5a2cSjsg }
59277ccd5a2cSjsg 
ci_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)59287ccd5a2cSjsg void ci_dpm_print_power_state(struct radeon_device *rdev,
59297ccd5a2cSjsg 			      struct radeon_ps *rps)
59307ccd5a2cSjsg {
59317ccd5a2cSjsg 	struct ci_ps *ps = ci_get_ps(rps);
59327ccd5a2cSjsg 	struct ci_pl *pl;
59337ccd5a2cSjsg 	int i;
59347ccd5a2cSjsg 
59357ccd5a2cSjsg 	r600_dpm_print_class_info(rps->class, rps->class2);
59367ccd5a2cSjsg 	r600_dpm_print_cap_info(rps->caps);
59377ccd5a2cSjsg 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
59387ccd5a2cSjsg 	for (i = 0; i < ps->performance_level_count; i++) {
59397ccd5a2cSjsg 		pl = &ps->performance_levels[i];
59407ccd5a2cSjsg 		printk("\t\tpower level %d    sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
59417ccd5a2cSjsg 		       i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
59427ccd5a2cSjsg 	}
59437ccd5a2cSjsg 	r600_dpm_print_ps_status(rdev, rps);
59447ccd5a2cSjsg }
59457ccd5a2cSjsg 
ci_dpm_get_current_sclk(struct radeon_device * rdev)59467ccd5a2cSjsg u32 ci_dpm_get_current_sclk(struct radeon_device *rdev)
59477ccd5a2cSjsg {
59487ccd5a2cSjsg 	u32 sclk = ci_get_average_sclk_freq(rdev);
59497ccd5a2cSjsg 
59507ccd5a2cSjsg 	return sclk;
59517ccd5a2cSjsg }
59527ccd5a2cSjsg 
ci_dpm_get_current_mclk(struct radeon_device * rdev)59537ccd5a2cSjsg u32 ci_dpm_get_current_mclk(struct radeon_device *rdev)
59547ccd5a2cSjsg {
59557ccd5a2cSjsg 	u32 mclk = ci_get_average_mclk_freq(rdev);
59567ccd5a2cSjsg 
59577ccd5a2cSjsg 	return mclk;
59587ccd5a2cSjsg }
59597ccd5a2cSjsg 
ci_dpm_get_sclk(struct radeon_device * rdev,bool low)59607ccd5a2cSjsg u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
59617ccd5a2cSjsg {
59627ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
59637ccd5a2cSjsg 	struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
59647ccd5a2cSjsg 
59657ccd5a2cSjsg 	if (low)
59667ccd5a2cSjsg 		return requested_state->performance_levels[0].sclk;
59677ccd5a2cSjsg 	else
59687ccd5a2cSjsg 		return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
59697ccd5a2cSjsg }
59707ccd5a2cSjsg 
ci_dpm_get_mclk(struct radeon_device * rdev,bool low)59717ccd5a2cSjsg u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
59727ccd5a2cSjsg {
59737ccd5a2cSjsg 	struct ci_power_info *pi = ci_get_pi(rdev);
59747ccd5a2cSjsg 	struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
59757ccd5a2cSjsg 
59767ccd5a2cSjsg 	if (low)
59777ccd5a2cSjsg 		return requested_state->performance_levels[0].mclk;
59787ccd5a2cSjsg 	else
59797ccd5a2cSjsg 		return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
59807ccd5a2cSjsg }
5981