1*7ccd5a2cSjsg /* 2*7ccd5a2cSjsg * Copyright 2010 Advanced Micro Devices, Inc. 3*7ccd5a2cSjsg * 4*7ccd5a2cSjsg * Permission is hereby granted, free of charge, to any person obtaining a 5*7ccd5a2cSjsg * copy of this software and associated documentation files (the "Software"), 6*7ccd5a2cSjsg * to deal in the Software without restriction, including without limitation 7*7ccd5a2cSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*7ccd5a2cSjsg * and/or sell copies of the Software, and to permit persons to whom the 9*7ccd5a2cSjsg * Software is furnished to do so, subject to the following conditions: 10*7ccd5a2cSjsg * 11*7ccd5a2cSjsg * The above copyright notice and this permission notice shall be included in 12*7ccd5a2cSjsg * all copies or substantial portions of the Software. 13*7ccd5a2cSjsg * 14*7ccd5a2cSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*7ccd5a2cSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*7ccd5a2cSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*7ccd5a2cSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*7ccd5a2cSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*7ccd5a2cSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*7ccd5a2cSjsg * OTHER DEALINGS IN THE SOFTWARE. 21*7ccd5a2cSjsg * 22*7ccd5a2cSjsg * Authors: Alex Deucher 23*7ccd5a2cSjsg */ 24*7ccd5a2cSjsg #ifndef _BTCD_H_ 25*7ccd5a2cSjsg #define _BTCD_H_ 26*7ccd5a2cSjsg 27*7ccd5a2cSjsg /* pm registers */ 28*7ccd5a2cSjsg 29*7ccd5a2cSjsg #define GENERAL_PWRMGT 0x63c 30*7ccd5a2cSjsg # define GLOBAL_PWRMGT_EN (1 << 0) 31*7ccd5a2cSjsg # define STATIC_PM_EN (1 << 1) 32*7ccd5a2cSjsg # define THERMAL_PROTECTION_DIS (1 << 2) 33*7ccd5a2cSjsg # define THERMAL_PROTECTION_TYPE (1 << 3) 34*7ccd5a2cSjsg # define ENABLE_GEN2PCIE (1 << 4) 35*7ccd5a2cSjsg # define ENABLE_GEN2XSP (1 << 5) 36*7ccd5a2cSjsg # define SW_SMIO_INDEX(x) ((x) << 6) 37*7ccd5a2cSjsg # define SW_SMIO_INDEX_MASK (3 << 6) 38*7ccd5a2cSjsg # define SW_SMIO_INDEX_SHIFT 6 39*7ccd5a2cSjsg # define LOW_VOLT_D2_ACPI (1 << 8) 40*7ccd5a2cSjsg # define LOW_VOLT_D3_ACPI (1 << 9) 41*7ccd5a2cSjsg # define VOLT_PWRMGT_EN (1 << 10) 42*7ccd5a2cSjsg # define BACKBIAS_PAD_EN (1 << 18) 43*7ccd5a2cSjsg # define BACKBIAS_VALUE (1 << 19) 44*7ccd5a2cSjsg # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 45*7ccd5a2cSjsg # define AC_DC_SW (1 << 24) 46*7ccd5a2cSjsg 47*7ccd5a2cSjsg #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 48*7ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_MASK (0xf << 4) 49*7ccd5a2cSjsg # define CURRENT_PROFILE_INDEX_SHIFT 4 50*7ccd5a2cSjsg 51*7ccd5a2cSjsg #define CG_BIF_REQ_AND_RSP 0x7f4 52*7ccd5a2cSjsg #define CG_CLIENT_REQ(x) ((x) << 0) 53*7ccd5a2cSjsg #define CG_CLIENT_REQ_MASK (0xff << 0) 54*7ccd5a2cSjsg #define CG_CLIENT_REQ_SHIFT 0 55*7ccd5a2cSjsg #define CG_CLIENT_RESP(x) ((x) << 8) 56*7ccd5a2cSjsg #define CG_CLIENT_RESP_MASK (0xff << 8) 57*7ccd5a2cSjsg #define CG_CLIENT_RESP_SHIFT 8 58*7ccd5a2cSjsg #define CLIENT_CG_REQ(x) ((x) << 16) 59*7ccd5a2cSjsg #define CLIENT_CG_REQ_MASK (0xff << 16) 60*7ccd5a2cSjsg #define CLIENT_CG_REQ_SHIFT 16 61*7ccd5a2cSjsg #define CLIENT_CG_RESP(x) ((x) << 24) 62*7ccd5a2cSjsg #define CLIENT_CG_RESP_MASK (0xff << 24) 63*7ccd5a2cSjsg #define CLIENT_CG_RESP_SHIFT 24 64*7ccd5a2cSjsg 65*7ccd5a2cSjsg #define SCLK_PSKIP_CNTL 0x8c0 66*7ccd5a2cSjsg #define PSKIP_ON_ALLOW_STOP_HI(x) ((x) << 16) 67*7ccd5a2cSjsg #define PSKIP_ON_ALLOW_STOP_HI_MASK (0xff << 16) 68*7ccd5a2cSjsg #define PSKIP_ON_ALLOW_STOP_HI_SHIFT 16 69*7ccd5a2cSjsg 70*7ccd5a2cSjsg #define CG_ULV_CONTROL 0x8c8 71*7ccd5a2cSjsg #define CG_ULV_PARAMETER 0x8cc 72*7ccd5a2cSjsg 73*7ccd5a2cSjsg #define MC_ARB_DRAM_TIMING 0x2774 74*7ccd5a2cSjsg #define MC_ARB_DRAM_TIMING2 0x2778 75*7ccd5a2cSjsg 76*7ccd5a2cSjsg #define MC_ARB_RFSH_RATE 0x27b0 77*7ccd5a2cSjsg #define POWERMODE0(x) ((x) << 0) 78*7ccd5a2cSjsg #define POWERMODE0_MASK (0xff << 0) 79*7ccd5a2cSjsg #define POWERMODE0_SHIFT 0 80*7ccd5a2cSjsg #define POWERMODE1(x) ((x) << 8) 81*7ccd5a2cSjsg #define POWERMODE1_MASK (0xff << 8) 82*7ccd5a2cSjsg #define POWERMODE1_SHIFT 8 83*7ccd5a2cSjsg #define POWERMODE2(x) ((x) << 16) 84*7ccd5a2cSjsg #define POWERMODE2_MASK (0xff << 16) 85*7ccd5a2cSjsg #define POWERMODE2_SHIFT 16 86*7ccd5a2cSjsg #define POWERMODE3(x) ((x) << 24) 87*7ccd5a2cSjsg #define POWERMODE3_MASK (0xff << 24) 88*7ccd5a2cSjsg #define POWERMODE3_SHIFT 24 89*7ccd5a2cSjsg 90*7ccd5a2cSjsg #define MC_ARB_BURST_TIME 0x2808 91*7ccd5a2cSjsg #define STATE0(x) ((x) << 0) 92*7ccd5a2cSjsg #define STATE0_MASK (0x1f << 0) 93*7ccd5a2cSjsg #define STATE0_SHIFT 0 94*7ccd5a2cSjsg #define STATE1(x) ((x) << 5) 95*7ccd5a2cSjsg #define STATE1_MASK (0x1f << 5) 96*7ccd5a2cSjsg #define STATE1_SHIFT 5 97*7ccd5a2cSjsg #define STATE2(x) ((x) << 10) 98*7ccd5a2cSjsg #define STATE2_MASK (0x1f << 10) 99*7ccd5a2cSjsg #define STATE2_SHIFT 10 100*7ccd5a2cSjsg #define STATE3(x) ((x) << 15) 101*7ccd5a2cSjsg #define STATE3_MASK (0x1f << 15) 102*7ccd5a2cSjsg #define STATE3_SHIFT 15 103*7ccd5a2cSjsg 104*7ccd5a2cSjsg #define MC_SEQ_RAS_TIMING 0x28a0 105*7ccd5a2cSjsg #define MC_SEQ_CAS_TIMING 0x28a4 106*7ccd5a2cSjsg #define MC_SEQ_MISC_TIMING 0x28a8 107*7ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2 0x28ac 108*7ccd5a2cSjsg 109*7ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0 0x28b4 110*7ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1 0x28b8 111*7ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0 0x28bc 112*7ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1 0x28c0 113*7ccd5a2cSjsg 114*7ccd5a2cSjsg #define MC_PMG_AUTO_CFG 0x28d4 115*7ccd5a2cSjsg 116*7ccd5a2cSjsg #define MC_SEQ_STATUS_M 0x29f4 117*7ccd5a2cSjsg # define PMG_PWRSTATE (1 << 16) 118*7ccd5a2cSjsg 119*7ccd5a2cSjsg #define MC_SEQ_MISC0 0x2a00 120*7ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_SHIFT 28 121*7ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 122*7ccd5a2cSjsg #define MC_SEQ_MISC0_GDDR5_VALUE 5 123*7ccd5a2cSjsg #define MC_SEQ_MISC1 0x2a04 124*7ccd5a2cSjsg #define MC_SEQ_RESERVE_M 0x2a08 125*7ccd5a2cSjsg #define MC_PMG_CMD_EMRS 0x2a0c 126*7ccd5a2cSjsg 127*7ccd5a2cSjsg #define MC_SEQ_MISC3 0x2a2c 128*7ccd5a2cSjsg 129*7ccd5a2cSjsg #define MC_SEQ_MISC5 0x2a54 130*7ccd5a2cSjsg #define MC_SEQ_MISC6 0x2a58 131*7ccd5a2cSjsg 132*7ccd5a2cSjsg #define MC_SEQ_MISC7 0x2a64 133*7ccd5a2cSjsg 134*7ccd5a2cSjsg #define MC_SEQ_CG 0x2a68 135*7ccd5a2cSjsg #define CG_SEQ_REQ(x) ((x) << 0) 136*7ccd5a2cSjsg #define CG_SEQ_REQ_MASK (0xff << 0) 137*7ccd5a2cSjsg #define CG_SEQ_REQ_SHIFT 0 138*7ccd5a2cSjsg #define CG_SEQ_RESP(x) ((x) << 8) 139*7ccd5a2cSjsg #define CG_SEQ_RESP_MASK (0xff << 8) 140*7ccd5a2cSjsg #define CG_SEQ_RESP_SHIFT 8 141*7ccd5a2cSjsg #define SEQ_CG_REQ(x) ((x) << 16) 142*7ccd5a2cSjsg #define SEQ_CG_REQ_MASK (0xff << 16) 143*7ccd5a2cSjsg #define SEQ_CG_REQ_SHIFT 16 144*7ccd5a2cSjsg #define SEQ_CG_RESP(x) ((x) << 24) 145*7ccd5a2cSjsg #define SEQ_CG_RESP_MASK (0xff << 24) 146*7ccd5a2cSjsg #define SEQ_CG_RESP_SHIFT 24 147*7ccd5a2cSjsg #define MC_SEQ_RAS_TIMING_LP 0x2a6c 148*7ccd5a2cSjsg #define MC_SEQ_CAS_TIMING_LP 0x2a70 149*7ccd5a2cSjsg #define MC_SEQ_MISC_TIMING_LP 0x2a74 150*7ccd5a2cSjsg #define MC_SEQ_MISC_TIMING2_LP 0x2a78 151*7ccd5a2cSjsg #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 152*7ccd5a2cSjsg #define MC_SEQ_WR_CTL_D1_LP 0x2a80 153*7ccd5a2cSjsg #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 154*7ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 155*7ccd5a2cSjsg 156*7ccd5a2cSjsg #define MC_PMG_CMD_MRS 0x2aac 157*7ccd5a2cSjsg 158*7ccd5a2cSjsg #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 159*7ccd5a2cSjsg #define MC_SEQ_RD_CTL_D1_LP 0x2b20 160*7ccd5a2cSjsg 161*7ccd5a2cSjsg #define MC_PMG_CMD_MRS1 0x2b44 162*7ccd5a2cSjsg #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 163*7ccd5a2cSjsg 164*7ccd5a2cSjsg #define LB_SYNC_RESET_SEL 0x6b28 165*7ccd5a2cSjsg #define LB_SYNC_RESET_SEL_MASK (3 << 0) 166*7ccd5a2cSjsg #define LB_SYNC_RESET_SEL_SHIFT 0 167*7ccd5a2cSjsg 168*7ccd5a2cSjsg /* PCIE link stuff */ 169*7ccd5a2cSjsg #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 170*7ccd5a2cSjsg # define LC_GEN2_EN_STRAP (1 << 0) 171*7ccd5a2cSjsg # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 172*7ccd5a2cSjsg # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 173*7ccd5a2cSjsg # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 174*7ccd5a2cSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 175*7ccd5a2cSjsg # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 176*7ccd5a2cSjsg # define LC_CURRENT_DATA_RATE (1 << 11) 177*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 178*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 179*7ccd5a2cSjsg # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 180*7ccd5a2cSjsg # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 181*7ccd5a2cSjsg # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 182*7ccd5a2cSjsg # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 183*7ccd5a2cSjsg # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 184*7ccd5a2cSjsg 185*7ccd5a2cSjsg #endif 186