11bb76ff1Sjsg // SPDX-License-Identifier: MIT
21bb76ff1Sjsg /*
31bb76ff1Sjsg * Copyright © 2020 Intel Corporation
41bb76ff1Sjsg */
51bb76ff1Sjsg
61bb76ff1Sjsg #include "display/intel_audio_regs.h"
71bb76ff1Sjsg #include "display/intel_backlight_regs.h"
8*f005ef32Sjsg #include "display/intel_display_types.h"
91bb76ff1Sjsg #include "display/intel_dmc_regs.h"
10*f005ef32Sjsg #include "display/intel_dp_aux_regs.h"
11*f005ef32Sjsg #include "display/intel_dpio_phy.h"
12*f005ef32Sjsg #include "display/intel_fdi_regs.h"
13*f005ef32Sjsg #include "display/intel_lvds_regs.h"
14*f005ef32Sjsg #include "display/intel_psr_regs.h"
15*f005ef32Sjsg #include "display/skl_watermark_regs.h"
161bb76ff1Sjsg #include "display/vlv_dsi_pll_regs.h"
171bb76ff1Sjsg #include "gt/intel_gt_regs.h"
181bb76ff1Sjsg #include "gvt/gvt.h"
191bb76ff1Sjsg
201bb76ff1Sjsg #include "i915_drv.h"
211bb76ff1Sjsg #include "i915_pvinfo.h"
221bb76ff1Sjsg #include "i915_reg.h"
231bb76ff1Sjsg #include "intel_gvt.h"
241bb76ff1Sjsg #include "intel_mchbar_regs.h"
251bb76ff1Sjsg
261bb76ff1Sjsg #define MMIO_F(reg, s) do { \
271bb76ff1Sjsg int ret; \
281bb76ff1Sjsg ret = iter->handle_mmio_cb(iter, i915_mmio_reg_offset(reg), s); \
291bb76ff1Sjsg if (ret) \
301bb76ff1Sjsg return ret; \
311bb76ff1Sjsg } while (0)
321bb76ff1Sjsg
331bb76ff1Sjsg #define MMIO_D(reg) MMIO_F(reg, 4)
341bb76ff1Sjsg
351bb76ff1Sjsg #define MMIO_RING_F(prefix, s) do { \
361bb76ff1Sjsg MMIO_F(prefix(RENDER_RING_BASE), s); \
371bb76ff1Sjsg MMIO_F(prefix(BLT_RING_BASE), s); \
381bb76ff1Sjsg MMIO_F(prefix(GEN6_BSD_RING_BASE), s); \
391bb76ff1Sjsg MMIO_F(prefix(VEBOX_RING_BASE), s); \
401bb76ff1Sjsg if (HAS_ENGINE(to_gt(iter->i915), VCS1)) \
411bb76ff1Sjsg MMIO_F(prefix(GEN8_BSD2_RING_BASE), s); \
421bb76ff1Sjsg } while (0)
431bb76ff1Sjsg
441bb76ff1Sjsg #define MMIO_RING_D(prefix) \
451bb76ff1Sjsg MMIO_RING_F(prefix, 4)
461bb76ff1Sjsg
iterate_generic_mmio(struct intel_gvt_mmio_table_iter * iter)471bb76ff1Sjsg static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
481bb76ff1Sjsg {
491bb76ff1Sjsg struct drm_i915_private *dev_priv = iter->i915;
501bb76ff1Sjsg
511bb76ff1Sjsg MMIO_RING_D(RING_IMR);
521bb76ff1Sjsg MMIO_D(SDEIMR);
531bb76ff1Sjsg MMIO_D(SDEIER);
541bb76ff1Sjsg MMIO_D(SDEIIR);
551bb76ff1Sjsg MMIO_D(SDEISR);
561bb76ff1Sjsg MMIO_RING_D(RING_HWSTAM);
571bb76ff1Sjsg MMIO_D(BSD_HWS_PGA_GEN7);
581bb76ff1Sjsg MMIO_D(BLT_HWS_PGA_GEN7);
591bb76ff1Sjsg MMIO_D(VEBOX_HWS_PGA_GEN7);
601bb76ff1Sjsg
611bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x28)
621bb76ff1Sjsg MMIO_RING_D(RING_REG);
631bb76ff1Sjsg #undef RING_REG
641bb76ff1Sjsg
651bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x134)
661bb76ff1Sjsg MMIO_RING_D(RING_REG);
671bb76ff1Sjsg #undef RING_REG
681bb76ff1Sjsg
691bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x6c)
701bb76ff1Sjsg MMIO_RING_D(RING_REG);
711bb76ff1Sjsg #undef RING_REG
721bb76ff1Sjsg MMIO_D(_MMIO(0x2148));
731bb76ff1Sjsg MMIO_D(CCID(RENDER_RING_BASE));
741bb76ff1Sjsg MMIO_D(_MMIO(0x12198));
751bb76ff1Sjsg MMIO_D(GEN7_CXT_SIZE);
761bb76ff1Sjsg MMIO_RING_D(RING_TAIL);
771bb76ff1Sjsg MMIO_RING_D(RING_HEAD);
781bb76ff1Sjsg MMIO_RING_D(RING_CTL);
791bb76ff1Sjsg MMIO_RING_D(RING_ACTHD);
801bb76ff1Sjsg MMIO_RING_D(RING_START);
811bb76ff1Sjsg
821bb76ff1Sjsg /* RING MODE */
831bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x29c)
841bb76ff1Sjsg MMIO_RING_D(RING_REG);
851bb76ff1Sjsg #undef RING_REG
861bb76ff1Sjsg
871bb76ff1Sjsg MMIO_RING_D(RING_MI_MODE);
881bb76ff1Sjsg MMIO_RING_D(RING_INSTPM);
891bb76ff1Sjsg MMIO_RING_D(RING_TIMESTAMP);
901bb76ff1Sjsg MMIO_RING_D(RING_TIMESTAMP_UDW);
911bb76ff1Sjsg MMIO_D(GEN7_GT_MODE);
921bb76ff1Sjsg MMIO_D(CACHE_MODE_0_GEN7);
931bb76ff1Sjsg MMIO_D(CACHE_MODE_1);
941bb76ff1Sjsg MMIO_D(CACHE_MODE_0);
951bb76ff1Sjsg MMIO_D(_MMIO(0x2124));
961bb76ff1Sjsg MMIO_D(_MMIO(0x20dc));
971bb76ff1Sjsg MMIO_D(_3D_CHICKEN3);
981bb76ff1Sjsg MMIO_D(_MMIO(0x2088));
991bb76ff1Sjsg MMIO_D(FF_SLICE_CS_CHICKEN2);
1001bb76ff1Sjsg MMIO_D(_MMIO(0x2470));
1011bb76ff1Sjsg MMIO_D(GAM_ECOCHK);
1021bb76ff1Sjsg MMIO_D(GEN7_COMMON_SLICE_CHICKEN1);
1031bb76ff1Sjsg MMIO_D(COMMON_SLICE_CHICKEN2);
1041bb76ff1Sjsg MMIO_D(_MMIO(0x9030));
1051bb76ff1Sjsg MMIO_D(_MMIO(0x20a0));
1061bb76ff1Sjsg MMIO_D(_MMIO(0x2420));
1071bb76ff1Sjsg MMIO_D(_MMIO(0x2430));
1081bb76ff1Sjsg MMIO_D(_MMIO(0x2434));
1091bb76ff1Sjsg MMIO_D(_MMIO(0x2438));
1101bb76ff1Sjsg MMIO_D(_MMIO(0x243c));
1111bb76ff1Sjsg MMIO_D(_MMIO(0x7018));
112*f005ef32Sjsg MMIO_D(HSW_HALF_SLICE_CHICKEN3);
1131bb76ff1Sjsg MMIO_D(GEN7_HALF_SLICE_CHICKEN1);
1141bb76ff1Sjsg /* display */
1151bb76ff1Sjsg MMIO_F(_MMIO(0x60220), 0x20);
1161bb76ff1Sjsg MMIO_D(_MMIO(0x602a0));
1171bb76ff1Sjsg MMIO_D(_MMIO(0x65050));
1181bb76ff1Sjsg MMIO_D(_MMIO(0x650b4));
1191bb76ff1Sjsg MMIO_D(_MMIO(0xc4040));
1201bb76ff1Sjsg MMIO_D(DERRMR);
1211bb76ff1Sjsg MMIO_D(PIPEDSL(PIPE_A));
1221bb76ff1Sjsg MMIO_D(PIPEDSL(PIPE_B));
1231bb76ff1Sjsg MMIO_D(PIPEDSL(PIPE_C));
1241bb76ff1Sjsg MMIO_D(PIPEDSL(_PIPE_EDP));
125*f005ef32Sjsg MMIO_D(TRANSCONF(TRANSCODER_A));
126*f005ef32Sjsg MMIO_D(TRANSCONF(TRANSCODER_B));
127*f005ef32Sjsg MMIO_D(TRANSCONF(TRANSCODER_C));
128*f005ef32Sjsg MMIO_D(TRANSCONF(TRANSCODER_EDP));
1291bb76ff1Sjsg MMIO_D(PIPESTAT(PIPE_A));
1301bb76ff1Sjsg MMIO_D(PIPESTAT(PIPE_B));
1311bb76ff1Sjsg MMIO_D(PIPESTAT(PIPE_C));
1321bb76ff1Sjsg MMIO_D(PIPESTAT(_PIPE_EDP));
1331bb76ff1Sjsg MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A));
1341bb76ff1Sjsg MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B));
1351bb76ff1Sjsg MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C));
1361bb76ff1Sjsg MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP));
1371bb76ff1Sjsg MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A));
1381bb76ff1Sjsg MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B));
1391bb76ff1Sjsg MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C));
1401bb76ff1Sjsg MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP));
1411bb76ff1Sjsg MMIO_D(CURCNTR(PIPE_A));
1421bb76ff1Sjsg MMIO_D(CURCNTR(PIPE_B));
1431bb76ff1Sjsg MMIO_D(CURCNTR(PIPE_C));
1441bb76ff1Sjsg MMIO_D(CURPOS(PIPE_A));
1451bb76ff1Sjsg MMIO_D(CURPOS(PIPE_B));
1461bb76ff1Sjsg MMIO_D(CURPOS(PIPE_C));
1471bb76ff1Sjsg MMIO_D(CURBASE(PIPE_A));
1481bb76ff1Sjsg MMIO_D(CURBASE(PIPE_B));
1491bb76ff1Sjsg MMIO_D(CURBASE(PIPE_C));
1501bb76ff1Sjsg MMIO_D(CUR_FBC_CTL(PIPE_A));
1511bb76ff1Sjsg MMIO_D(CUR_FBC_CTL(PIPE_B));
1521bb76ff1Sjsg MMIO_D(CUR_FBC_CTL(PIPE_C));
1531bb76ff1Sjsg MMIO_D(_MMIO(0x700ac));
1541bb76ff1Sjsg MMIO_D(_MMIO(0x710ac));
1551bb76ff1Sjsg MMIO_D(_MMIO(0x720ac));
1561bb76ff1Sjsg MMIO_D(_MMIO(0x70090));
1571bb76ff1Sjsg MMIO_D(_MMIO(0x70094));
1581bb76ff1Sjsg MMIO_D(_MMIO(0x70098));
1591bb76ff1Sjsg MMIO_D(_MMIO(0x7009c));
1601bb76ff1Sjsg MMIO_D(DSPCNTR(PIPE_A));
1611bb76ff1Sjsg MMIO_D(DSPADDR(PIPE_A));
1621bb76ff1Sjsg MMIO_D(DSPSTRIDE(PIPE_A));
1631bb76ff1Sjsg MMIO_D(DSPPOS(PIPE_A));
1641bb76ff1Sjsg MMIO_D(DSPSIZE(PIPE_A));
1651bb76ff1Sjsg MMIO_D(DSPSURF(PIPE_A));
1661bb76ff1Sjsg MMIO_D(DSPOFFSET(PIPE_A));
1671bb76ff1Sjsg MMIO_D(DSPSURFLIVE(PIPE_A));
1681bb76ff1Sjsg MMIO_D(REG_50080(PIPE_A, PLANE_PRIMARY));
1691bb76ff1Sjsg MMIO_D(DSPCNTR(PIPE_B));
1701bb76ff1Sjsg MMIO_D(DSPADDR(PIPE_B));
1711bb76ff1Sjsg MMIO_D(DSPSTRIDE(PIPE_B));
1721bb76ff1Sjsg MMIO_D(DSPPOS(PIPE_B));
1731bb76ff1Sjsg MMIO_D(DSPSIZE(PIPE_B));
1741bb76ff1Sjsg MMIO_D(DSPSURF(PIPE_B));
1751bb76ff1Sjsg MMIO_D(DSPOFFSET(PIPE_B));
1761bb76ff1Sjsg MMIO_D(DSPSURFLIVE(PIPE_B));
1771bb76ff1Sjsg MMIO_D(REG_50080(PIPE_B, PLANE_PRIMARY));
1781bb76ff1Sjsg MMIO_D(DSPCNTR(PIPE_C));
1791bb76ff1Sjsg MMIO_D(DSPADDR(PIPE_C));
1801bb76ff1Sjsg MMIO_D(DSPSTRIDE(PIPE_C));
1811bb76ff1Sjsg MMIO_D(DSPPOS(PIPE_C));
1821bb76ff1Sjsg MMIO_D(DSPSIZE(PIPE_C));
1831bb76ff1Sjsg MMIO_D(DSPSURF(PIPE_C));
1841bb76ff1Sjsg MMIO_D(DSPOFFSET(PIPE_C));
1851bb76ff1Sjsg MMIO_D(DSPSURFLIVE(PIPE_C));
1861bb76ff1Sjsg MMIO_D(REG_50080(PIPE_C, PLANE_PRIMARY));
1871bb76ff1Sjsg MMIO_D(SPRCTL(PIPE_A));
1881bb76ff1Sjsg MMIO_D(SPRLINOFF(PIPE_A));
1891bb76ff1Sjsg MMIO_D(SPRSTRIDE(PIPE_A));
1901bb76ff1Sjsg MMIO_D(SPRPOS(PIPE_A));
1911bb76ff1Sjsg MMIO_D(SPRSIZE(PIPE_A));
1921bb76ff1Sjsg MMIO_D(SPRKEYVAL(PIPE_A));
1931bb76ff1Sjsg MMIO_D(SPRKEYMSK(PIPE_A));
1941bb76ff1Sjsg MMIO_D(SPRSURF(PIPE_A));
1951bb76ff1Sjsg MMIO_D(SPRKEYMAX(PIPE_A));
1961bb76ff1Sjsg MMIO_D(SPROFFSET(PIPE_A));
1971bb76ff1Sjsg MMIO_D(SPRSCALE(PIPE_A));
1981bb76ff1Sjsg MMIO_D(SPRSURFLIVE(PIPE_A));
1991bb76ff1Sjsg MMIO_D(REG_50080(PIPE_A, PLANE_SPRITE0));
2001bb76ff1Sjsg MMIO_D(SPRCTL(PIPE_B));
2011bb76ff1Sjsg MMIO_D(SPRLINOFF(PIPE_B));
2021bb76ff1Sjsg MMIO_D(SPRSTRIDE(PIPE_B));
2031bb76ff1Sjsg MMIO_D(SPRPOS(PIPE_B));
2041bb76ff1Sjsg MMIO_D(SPRSIZE(PIPE_B));
2051bb76ff1Sjsg MMIO_D(SPRKEYVAL(PIPE_B));
2061bb76ff1Sjsg MMIO_D(SPRKEYMSK(PIPE_B));
2071bb76ff1Sjsg MMIO_D(SPRSURF(PIPE_B));
2081bb76ff1Sjsg MMIO_D(SPRKEYMAX(PIPE_B));
2091bb76ff1Sjsg MMIO_D(SPROFFSET(PIPE_B));
2101bb76ff1Sjsg MMIO_D(SPRSCALE(PIPE_B));
2111bb76ff1Sjsg MMIO_D(SPRSURFLIVE(PIPE_B));
2121bb76ff1Sjsg MMIO_D(REG_50080(PIPE_B, PLANE_SPRITE0));
2131bb76ff1Sjsg MMIO_D(SPRCTL(PIPE_C));
2141bb76ff1Sjsg MMIO_D(SPRLINOFF(PIPE_C));
2151bb76ff1Sjsg MMIO_D(SPRSTRIDE(PIPE_C));
2161bb76ff1Sjsg MMIO_D(SPRPOS(PIPE_C));
2171bb76ff1Sjsg MMIO_D(SPRSIZE(PIPE_C));
2181bb76ff1Sjsg MMIO_D(SPRKEYVAL(PIPE_C));
2191bb76ff1Sjsg MMIO_D(SPRKEYMSK(PIPE_C));
2201bb76ff1Sjsg MMIO_D(SPRSURF(PIPE_C));
2211bb76ff1Sjsg MMIO_D(SPRKEYMAX(PIPE_C));
2221bb76ff1Sjsg MMIO_D(SPROFFSET(PIPE_C));
2231bb76ff1Sjsg MMIO_D(SPRSCALE(PIPE_C));
2241bb76ff1Sjsg MMIO_D(SPRSURFLIVE(PIPE_C));
2251bb76ff1Sjsg MMIO_D(REG_50080(PIPE_C, PLANE_SPRITE0));
226*f005ef32Sjsg MMIO_D(TRANS_HTOTAL(TRANSCODER_A));
227*f005ef32Sjsg MMIO_D(TRANS_HBLANK(TRANSCODER_A));
228*f005ef32Sjsg MMIO_D(TRANS_HSYNC(TRANSCODER_A));
229*f005ef32Sjsg MMIO_D(TRANS_VTOTAL(TRANSCODER_A));
230*f005ef32Sjsg MMIO_D(TRANS_VBLANK(TRANSCODER_A));
231*f005ef32Sjsg MMIO_D(TRANS_VSYNC(TRANSCODER_A));
2321bb76ff1Sjsg MMIO_D(BCLRPAT(TRANSCODER_A));
233*f005ef32Sjsg MMIO_D(TRANS_VSYNCSHIFT(TRANSCODER_A));
2341bb76ff1Sjsg MMIO_D(PIPESRC(TRANSCODER_A));
235*f005ef32Sjsg MMIO_D(TRANS_HTOTAL(TRANSCODER_B));
236*f005ef32Sjsg MMIO_D(TRANS_HBLANK(TRANSCODER_B));
237*f005ef32Sjsg MMIO_D(TRANS_HSYNC(TRANSCODER_B));
238*f005ef32Sjsg MMIO_D(TRANS_VTOTAL(TRANSCODER_B));
239*f005ef32Sjsg MMIO_D(TRANS_VBLANK(TRANSCODER_B));
240*f005ef32Sjsg MMIO_D(TRANS_VSYNC(TRANSCODER_B));
2411bb76ff1Sjsg MMIO_D(BCLRPAT(TRANSCODER_B));
242*f005ef32Sjsg MMIO_D(TRANS_VSYNCSHIFT(TRANSCODER_B));
2431bb76ff1Sjsg MMIO_D(PIPESRC(TRANSCODER_B));
244*f005ef32Sjsg MMIO_D(TRANS_HTOTAL(TRANSCODER_C));
245*f005ef32Sjsg MMIO_D(TRANS_HBLANK(TRANSCODER_C));
246*f005ef32Sjsg MMIO_D(TRANS_HSYNC(TRANSCODER_C));
247*f005ef32Sjsg MMIO_D(TRANS_VTOTAL(TRANSCODER_C));
248*f005ef32Sjsg MMIO_D(TRANS_VBLANK(TRANSCODER_C));
249*f005ef32Sjsg MMIO_D(TRANS_VSYNC(TRANSCODER_C));
2501bb76ff1Sjsg MMIO_D(BCLRPAT(TRANSCODER_C));
251*f005ef32Sjsg MMIO_D(TRANS_VSYNCSHIFT(TRANSCODER_C));
2521bb76ff1Sjsg MMIO_D(PIPESRC(TRANSCODER_C));
253*f005ef32Sjsg MMIO_D(TRANS_HTOTAL(TRANSCODER_EDP));
254*f005ef32Sjsg MMIO_D(TRANS_HBLANK(TRANSCODER_EDP));
255*f005ef32Sjsg MMIO_D(TRANS_HSYNC(TRANSCODER_EDP));
256*f005ef32Sjsg MMIO_D(TRANS_VTOTAL(TRANSCODER_EDP));
257*f005ef32Sjsg MMIO_D(TRANS_VBLANK(TRANSCODER_EDP));
258*f005ef32Sjsg MMIO_D(TRANS_VSYNC(TRANSCODER_EDP));
2591bb76ff1Sjsg MMIO_D(BCLRPAT(TRANSCODER_EDP));
260*f005ef32Sjsg MMIO_D(TRANS_VSYNCSHIFT(TRANSCODER_EDP));
2611bb76ff1Sjsg MMIO_D(PIPE_DATA_M1(TRANSCODER_A));
2621bb76ff1Sjsg MMIO_D(PIPE_DATA_N1(TRANSCODER_A));
2631bb76ff1Sjsg MMIO_D(PIPE_DATA_M2(TRANSCODER_A));
2641bb76ff1Sjsg MMIO_D(PIPE_DATA_N2(TRANSCODER_A));
2651bb76ff1Sjsg MMIO_D(PIPE_LINK_M1(TRANSCODER_A));
2661bb76ff1Sjsg MMIO_D(PIPE_LINK_N1(TRANSCODER_A));
2671bb76ff1Sjsg MMIO_D(PIPE_LINK_M2(TRANSCODER_A));
2681bb76ff1Sjsg MMIO_D(PIPE_LINK_N2(TRANSCODER_A));
2691bb76ff1Sjsg MMIO_D(PIPE_DATA_M1(TRANSCODER_B));
2701bb76ff1Sjsg MMIO_D(PIPE_DATA_N1(TRANSCODER_B));
2711bb76ff1Sjsg MMIO_D(PIPE_DATA_M2(TRANSCODER_B));
2721bb76ff1Sjsg MMIO_D(PIPE_DATA_N2(TRANSCODER_B));
2731bb76ff1Sjsg MMIO_D(PIPE_LINK_M1(TRANSCODER_B));
2741bb76ff1Sjsg MMIO_D(PIPE_LINK_N1(TRANSCODER_B));
2751bb76ff1Sjsg MMIO_D(PIPE_LINK_M2(TRANSCODER_B));
2761bb76ff1Sjsg MMIO_D(PIPE_LINK_N2(TRANSCODER_B));
2771bb76ff1Sjsg MMIO_D(PIPE_DATA_M1(TRANSCODER_C));
2781bb76ff1Sjsg MMIO_D(PIPE_DATA_N1(TRANSCODER_C));
2791bb76ff1Sjsg MMIO_D(PIPE_DATA_M2(TRANSCODER_C));
2801bb76ff1Sjsg MMIO_D(PIPE_DATA_N2(TRANSCODER_C));
2811bb76ff1Sjsg MMIO_D(PIPE_LINK_M1(TRANSCODER_C));
2821bb76ff1Sjsg MMIO_D(PIPE_LINK_N1(TRANSCODER_C));
2831bb76ff1Sjsg MMIO_D(PIPE_LINK_M2(TRANSCODER_C));
2841bb76ff1Sjsg MMIO_D(PIPE_LINK_N2(TRANSCODER_C));
2851bb76ff1Sjsg MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP));
2861bb76ff1Sjsg MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP));
2871bb76ff1Sjsg MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP));
2881bb76ff1Sjsg MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP));
2891bb76ff1Sjsg MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP));
2901bb76ff1Sjsg MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP));
2911bb76ff1Sjsg MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP));
2921bb76ff1Sjsg MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP));
2931bb76ff1Sjsg MMIO_D(PF_CTL(PIPE_A));
2941bb76ff1Sjsg MMIO_D(PF_WIN_SZ(PIPE_A));
2951bb76ff1Sjsg MMIO_D(PF_WIN_POS(PIPE_A));
2961bb76ff1Sjsg MMIO_D(PF_VSCALE(PIPE_A));
2971bb76ff1Sjsg MMIO_D(PF_HSCALE(PIPE_A));
2981bb76ff1Sjsg MMIO_D(PF_CTL(PIPE_B));
2991bb76ff1Sjsg MMIO_D(PF_WIN_SZ(PIPE_B));
3001bb76ff1Sjsg MMIO_D(PF_WIN_POS(PIPE_B));
3011bb76ff1Sjsg MMIO_D(PF_VSCALE(PIPE_B));
3021bb76ff1Sjsg MMIO_D(PF_HSCALE(PIPE_B));
3031bb76ff1Sjsg MMIO_D(PF_CTL(PIPE_C));
3041bb76ff1Sjsg MMIO_D(PF_WIN_SZ(PIPE_C));
3051bb76ff1Sjsg MMIO_D(PF_WIN_POS(PIPE_C));
3061bb76ff1Sjsg MMIO_D(PF_VSCALE(PIPE_C));
3071bb76ff1Sjsg MMIO_D(PF_HSCALE(PIPE_C));
3081bb76ff1Sjsg MMIO_D(WM0_PIPE_ILK(PIPE_A));
3091bb76ff1Sjsg MMIO_D(WM0_PIPE_ILK(PIPE_B));
3101bb76ff1Sjsg MMIO_D(WM0_PIPE_ILK(PIPE_C));
3111bb76ff1Sjsg MMIO_D(WM1_LP_ILK);
3121bb76ff1Sjsg MMIO_D(WM2_LP_ILK);
3131bb76ff1Sjsg MMIO_D(WM3_LP_ILK);
3141bb76ff1Sjsg MMIO_D(WM1S_LP_ILK);
3151bb76ff1Sjsg MMIO_D(WM2S_LP_IVB);
3161bb76ff1Sjsg MMIO_D(WM3S_LP_IVB);
3171bb76ff1Sjsg MMIO_D(BLC_PWM_CPU_CTL2);
3181bb76ff1Sjsg MMIO_D(BLC_PWM_CPU_CTL);
3191bb76ff1Sjsg MMIO_D(BLC_PWM_PCH_CTL1);
3201bb76ff1Sjsg MMIO_D(BLC_PWM_PCH_CTL2);
3211bb76ff1Sjsg MMIO_D(_MMIO(0x48268));
3221bb76ff1Sjsg MMIO_F(PCH_GMBUS0, 4 * 4);
3231bb76ff1Sjsg MMIO_F(PCH_GPIO_BASE, 6 * 4);
3241bb76ff1Sjsg MMIO_F(_MMIO(0xe4f00), 0x28);
3251bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSACONF));
3261bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSBCONF));
3271bb76ff1Sjsg MMIO_D(FDI_RX_IIR(PIPE_A));
3281bb76ff1Sjsg MMIO_D(FDI_RX_IIR(PIPE_B));
3291bb76ff1Sjsg MMIO_D(FDI_RX_IIR(PIPE_C));
3301bb76ff1Sjsg MMIO_D(FDI_RX_IMR(PIPE_A));
3311bb76ff1Sjsg MMIO_D(FDI_RX_IMR(PIPE_B));
3321bb76ff1Sjsg MMIO_D(FDI_RX_IMR(PIPE_C));
3331bb76ff1Sjsg MMIO_D(FDI_RX_CTL(PIPE_A));
3341bb76ff1Sjsg MMIO_D(FDI_RX_CTL(PIPE_B));
3351bb76ff1Sjsg MMIO_D(FDI_RX_CTL(PIPE_C));
3361bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_A));
3371bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HBLANK_A));
3381bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HSYNC_A));
3391bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_A));
3401bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VBLANK_A));
3411bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VSYNC_A));
3421bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_A));
3431bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_B));
3441bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HBLANK_B));
3451bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_HSYNC_B));
3461bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_B));
3471bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VBLANK_B));
3481bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VSYNC_B));
3491bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_B));
3501bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_DATA_M1));
3511bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_DATA_N1));
3521bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_DATA_M2));
3531bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_DATA_N2));
3541bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_LINK_M1));
3551bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_LINK_N1));
3561bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_LINK_M2));
3571bb76ff1Sjsg MMIO_D(_MMIO(_PCH_TRANSA_LINK_N2));
3581bb76ff1Sjsg MMIO_D(TRANS_DP_CTL(PIPE_A));
3591bb76ff1Sjsg MMIO_D(TRANS_DP_CTL(PIPE_B));
3601bb76ff1Sjsg MMIO_D(TRANS_DP_CTL(PIPE_C));
3611bb76ff1Sjsg MMIO_D(TVIDEO_DIP_CTL(PIPE_A));
3621bb76ff1Sjsg MMIO_D(TVIDEO_DIP_DATA(PIPE_A));
3631bb76ff1Sjsg MMIO_D(TVIDEO_DIP_GCP(PIPE_A));
3641bb76ff1Sjsg MMIO_D(TVIDEO_DIP_CTL(PIPE_B));
3651bb76ff1Sjsg MMIO_D(TVIDEO_DIP_DATA(PIPE_B));
3661bb76ff1Sjsg MMIO_D(TVIDEO_DIP_GCP(PIPE_B));
3671bb76ff1Sjsg MMIO_D(TVIDEO_DIP_CTL(PIPE_C));
3681bb76ff1Sjsg MMIO_D(TVIDEO_DIP_DATA(PIPE_C));
3691bb76ff1Sjsg MMIO_D(TVIDEO_DIP_GCP(PIPE_C));
3701bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXA_MISC));
3711bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXB_MISC));
3721bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXA_TUSIZE1));
3731bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXA_TUSIZE2));
3741bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXB_TUSIZE1));
3751bb76ff1Sjsg MMIO_D(_MMIO(_FDI_RXB_TUSIZE2));
3761bb76ff1Sjsg MMIO_D(PCH_PP_CONTROL);
3771bb76ff1Sjsg MMIO_D(PCH_PP_DIVISOR);
3781bb76ff1Sjsg MMIO_D(PCH_PP_STATUS);
3791bb76ff1Sjsg MMIO_D(PCH_LVDS);
3801bb76ff1Sjsg MMIO_D(_MMIO(_PCH_DPLL_A));
3811bb76ff1Sjsg MMIO_D(_MMIO(_PCH_DPLL_B));
3821bb76ff1Sjsg MMIO_D(_MMIO(_PCH_FPA0));
3831bb76ff1Sjsg MMIO_D(_MMIO(_PCH_FPA1));
3841bb76ff1Sjsg MMIO_D(_MMIO(_PCH_FPB0));
3851bb76ff1Sjsg MMIO_D(_MMIO(_PCH_FPB1));
3861bb76ff1Sjsg MMIO_D(PCH_DREF_CONTROL);
3871bb76ff1Sjsg MMIO_D(PCH_RAWCLK_FREQ);
3881bb76ff1Sjsg MMIO_D(PCH_DPLL_SEL);
3891bb76ff1Sjsg MMIO_D(_MMIO(0x61208));
3901bb76ff1Sjsg MMIO_D(_MMIO(0x6120c));
3911bb76ff1Sjsg MMIO_D(PCH_PP_ON_DELAYS);
3921bb76ff1Sjsg MMIO_D(PCH_PP_OFF_DELAYS);
3931bb76ff1Sjsg MMIO_D(_MMIO(0xe651c));
3941bb76ff1Sjsg MMIO_D(_MMIO(0xe661c));
3951bb76ff1Sjsg MMIO_D(_MMIO(0xe671c));
3961bb76ff1Sjsg MMIO_D(_MMIO(0xe681c));
3971bb76ff1Sjsg MMIO_D(_MMIO(0xe6c04));
3981bb76ff1Sjsg MMIO_D(_MMIO(0xe6e1c));
3991bb76ff1Sjsg MMIO_D(PCH_PORT_HOTPLUG);
4001bb76ff1Sjsg MMIO_D(LCPLL_CTL);
4011bb76ff1Sjsg MMIO_D(FUSE_STRAP);
4021bb76ff1Sjsg MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL);
4031bb76ff1Sjsg MMIO_D(DISP_ARB_CTL);
4041bb76ff1Sjsg MMIO_D(DISP_ARB_CTL2);
4051bb76ff1Sjsg MMIO_D(ILK_DISPLAY_CHICKEN1);
4061bb76ff1Sjsg MMIO_D(ILK_DISPLAY_CHICKEN2);
4071bb76ff1Sjsg MMIO_D(ILK_DSPCLK_GATE_D);
4081bb76ff1Sjsg MMIO_D(SOUTH_CHICKEN1);
4091bb76ff1Sjsg MMIO_D(SOUTH_CHICKEN2);
4101bb76ff1Sjsg MMIO_D(_MMIO(_TRANSA_CHICKEN1));
4111bb76ff1Sjsg MMIO_D(_MMIO(_TRANSB_CHICKEN1));
4121bb76ff1Sjsg MMIO_D(SOUTH_DSPCLK_GATE_D);
4131bb76ff1Sjsg MMIO_D(_MMIO(_TRANSA_CHICKEN2));
4141bb76ff1Sjsg MMIO_D(_MMIO(_TRANSB_CHICKEN2));
4151bb76ff1Sjsg MMIO_D(ILK_DPFC_CB_BASE(INTEL_FBC_A));
4161bb76ff1Sjsg MMIO_D(ILK_DPFC_CONTROL(INTEL_FBC_A));
4171bb76ff1Sjsg MMIO_D(ILK_DPFC_RECOMP_CTL(INTEL_FBC_A));
4181bb76ff1Sjsg MMIO_D(ILK_DPFC_STATUS(INTEL_FBC_A));
4191bb76ff1Sjsg MMIO_D(ILK_DPFC_FENCE_YOFF(INTEL_FBC_A));
4201bb76ff1Sjsg MMIO_D(ILK_DPFC_CHICKEN(INTEL_FBC_A));
4211bb76ff1Sjsg MMIO_D(ILK_FBC_RT_BASE);
4221bb76ff1Sjsg MMIO_D(IPS_CTL);
4231bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A));
4241bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A));
4251bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A));
4261bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A));
4271bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A));
4281bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A));
4291bb76ff1Sjsg MMIO_D(PIPE_CSC_MODE(PIPE_A));
4301bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A));
4311bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A));
4321bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A));
4331bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A));
4341bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A));
4351bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A));
4361bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B));
4371bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B));
4381bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B));
4391bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B));
4401bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B));
4411bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B));
4421bb76ff1Sjsg MMIO_D(PIPE_CSC_MODE(PIPE_B));
4431bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B));
4441bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B));
4451bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B));
4461bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B));
4471bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B));
4481bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B));
4491bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C));
4501bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C));
4511bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C));
4521bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C));
4531bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C));
4541bb76ff1Sjsg MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C));
4551bb76ff1Sjsg MMIO_D(PIPE_CSC_MODE(PIPE_C));
4561bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C));
4571bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C));
4581bb76ff1Sjsg MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C));
4591bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C));
4601bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C));
4611bb76ff1Sjsg MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C));
4621bb76ff1Sjsg MMIO_D(PREC_PAL_INDEX(PIPE_A));
4631bb76ff1Sjsg MMIO_D(PREC_PAL_DATA(PIPE_A));
4641bb76ff1Sjsg MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3);
4651bb76ff1Sjsg MMIO_D(PREC_PAL_INDEX(PIPE_B));
4661bb76ff1Sjsg MMIO_D(PREC_PAL_DATA(PIPE_B));
4671bb76ff1Sjsg MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3);
4681bb76ff1Sjsg MMIO_D(PREC_PAL_INDEX(PIPE_C));
4691bb76ff1Sjsg MMIO_D(PREC_PAL_DATA(PIPE_C));
4701bb76ff1Sjsg MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3);
4711bb76ff1Sjsg MMIO_D(_MMIO(0x60110));
4721bb76ff1Sjsg MMIO_D(_MMIO(0x61110));
4731bb76ff1Sjsg MMIO_F(_MMIO(0x70400), 0x40);
4741bb76ff1Sjsg MMIO_F(_MMIO(0x71400), 0x40);
4751bb76ff1Sjsg MMIO_F(_MMIO(0x72400), 0x40);
4761bb76ff1Sjsg MMIO_D(WM_LINETIME(PIPE_A));
4771bb76ff1Sjsg MMIO_D(WM_LINETIME(PIPE_B));
4781bb76ff1Sjsg MMIO_D(WM_LINETIME(PIPE_C));
4791bb76ff1Sjsg MMIO_D(SPLL_CTL);
4801bb76ff1Sjsg MMIO_D(_MMIO(_WRPLL_CTL1));
4811bb76ff1Sjsg MMIO_D(_MMIO(_WRPLL_CTL2));
4821bb76ff1Sjsg MMIO_D(PORT_CLK_SEL(PORT_A));
4831bb76ff1Sjsg MMIO_D(PORT_CLK_SEL(PORT_B));
4841bb76ff1Sjsg MMIO_D(PORT_CLK_SEL(PORT_C));
4851bb76ff1Sjsg MMIO_D(PORT_CLK_SEL(PORT_D));
4861bb76ff1Sjsg MMIO_D(PORT_CLK_SEL(PORT_E));
4871bb76ff1Sjsg MMIO_D(TRANS_CLK_SEL(TRANSCODER_A));
4881bb76ff1Sjsg MMIO_D(TRANS_CLK_SEL(TRANSCODER_B));
4891bb76ff1Sjsg MMIO_D(TRANS_CLK_SEL(TRANSCODER_C));
4901bb76ff1Sjsg MMIO_D(HSW_NDE_RSTWRN_OPT);
4911bb76ff1Sjsg MMIO_D(_MMIO(0x46508));
4921bb76ff1Sjsg MMIO_D(_MMIO(0x49080));
4931bb76ff1Sjsg MMIO_D(_MMIO(0x49180));
4941bb76ff1Sjsg MMIO_D(_MMIO(0x49280));
4951bb76ff1Sjsg MMIO_F(_MMIO(0x49090), 0x14);
4961bb76ff1Sjsg MMIO_F(_MMIO(0x49190), 0x14);
4971bb76ff1Sjsg MMIO_F(_MMIO(0x49290), 0x14);
4981bb76ff1Sjsg MMIO_D(GAMMA_MODE(PIPE_A));
4991bb76ff1Sjsg MMIO_D(GAMMA_MODE(PIPE_B));
5001bb76ff1Sjsg MMIO_D(GAMMA_MODE(PIPE_C));
501*f005ef32Sjsg MMIO_D(TRANS_MULT(TRANSCODER_A));
502*f005ef32Sjsg MMIO_D(TRANS_MULT(TRANSCODER_B));
503*f005ef32Sjsg MMIO_D(TRANS_MULT(TRANSCODER_C));
5041bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A));
5051bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B));
5061bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C));
5071bb76ff1Sjsg MMIO_D(SFUSE_STRAP);
5081bb76ff1Sjsg MMIO_D(SBI_ADDR);
5091bb76ff1Sjsg MMIO_D(SBI_DATA);
5101bb76ff1Sjsg MMIO_D(SBI_CTL_STAT);
5111bb76ff1Sjsg MMIO_D(PIXCLK_GATE);
5121bb76ff1Sjsg MMIO_F(_MMIO(_DPA_AUX_CH_CTL), 6 * 4);
5131bb76ff1Sjsg MMIO_D(DDI_BUF_CTL(PORT_A));
5141bb76ff1Sjsg MMIO_D(DDI_BUF_CTL(PORT_B));
5151bb76ff1Sjsg MMIO_D(DDI_BUF_CTL(PORT_C));
5161bb76ff1Sjsg MMIO_D(DDI_BUF_CTL(PORT_D));
5171bb76ff1Sjsg MMIO_D(DDI_BUF_CTL(PORT_E));
5181bb76ff1Sjsg MMIO_D(DP_TP_CTL(PORT_A));
5191bb76ff1Sjsg MMIO_D(DP_TP_CTL(PORT_B));
5201bb76ff1Sjsg MMIO_D(DP_TP_CTL(PORT_C));
5211bb76ff1Sjsg MMIO_D(DP_TP_CTL(PORT_D));
5221bb76ff1Sjsg MMIO_D(DP_TP_CTL(PORT_E));
5231bb76ff1Sjsg MMIO_D(DP_TP_STATUS(PORT_A));
5241bb76ff1Sjsg MMIO_D(DP_TP_STATUS(PORT_B));
5251bb76ff1Sjsg MMIO_D(DP_TP_STATUS(PORT_C));
5261bb76ff1Sjsg MMIO_D(DP_TP_STATUS(PORT_D));
5271bb76ff1Sjsg MMIO_D(DP_TP_STATUS(PORT_E));
5281bb76ff1Sjsg MMIO_F(_MMIO(_DDI_BUF_TRANS_A), 0x50);
5291bb76ff1Sjsg MMIO_F(_MMIO(0x64e60), 0x50);
5301bb76ff1Sjsg MMIO_F(_MMIO(0x64eC0), 0x50);
5311bb76ff1Sjsg MMIO_F(_MMIO(0x64f20), 0x50);
5321bb76ff1Sjsg MMIO_F(_MMIO(0x64f80), 0x50);
5331bb76ff1Sjsg MMIO_D(HSW_AUD_CFG(PIPE_A));
5341bb76ff1Sjsg MMIO_D(HSW_AUD_PIN_ELD_CP_VLD);
5351bb76ff1Sjsg MMIO_D(HSW_AUD_MISC_CTRL(PIPE_A));
5361bb76ff1Sjsg MMIO_D(_MMIO(_TRANS_DDI_FUNC_CTL_A));
5371bb76ff1Sjsg MMIO_D(_MMIO(_TRANS_DDI_FUNC_CTL_B));
5381bb76ff1Sjsg MMIO_D(_MMIO(_TRANS_DDI_FUNC_CTL_C));
5391bb76ff1Sjsg MMIO_D(_MMIO(_TRANS_DDI_FUNC_CTL_EDP));
5401bb76ff1Sjsg MMIO_D(_MMIO(_TRANSA_MSA_MISC));
5411bb76ff1Sjsg MMIO_D(_MMIO(_TRANSB_MSA_MISC));
5421bb76ff1Sjsg MMIO_D(_MMIO(_TRANSC_MSA_MISC));
5431bb76ff1Sjsg MMIO_D(_MMIO(_TRANS_EDP_MSA_MISC));
5441bb76ff1Sjsg MMIO_D(FORCEWAKE);
5451bb76ff1Sjsg MMIO_D(FORCEWAKE_ACK);
5461bb76ff1Sjsg MMIO_D(GEN6_GT_CORE_STATUS);
5471bb76ff1Sjsg MMIO_D(GEN6_GT_THREAD_STATUS_REG);
5481bb76ff1Sjsg MMIO_D(GTFIFODBG);
5491bb76ff1Sjsg MMIO_D(GTFIFOCTL);
5501bb76ff1Sjsg MMIO_D(ECOBUS);
5511bb76ff1Sjsg MMIO_D(GEN6_RC_CONTROL);
5521bb76ff1Sjsg MMIO_D(GEN6_RC_STATE);
5531bb76ff1Sjsg MMIO_D(GEN6_RPNSWREQ);
5541bb76ff1Sjsg MMIO_D(GEN6_RC_VIDEO_FREQ);
5551bb76ff1Sjsg MMIO_D(GEN6_RP_DOWN_TIMEOUT);
5561bb76ff1Sjsg MMIO_D(GEN6_RP_INTERRUPT_LIMITS);
5571bb76ff1Sjsg MMIO_D(GEN6_RPSTAT1);
5581bb76ff1Sjsg MMIO_D(GEN6_RP_CONTROL);
5591bb76ff1Sjsg MMIO_D(GEN6_RP_UP_THRESHOLD);
5601bb76ff1Sjsg MMIO_D(GEN6_RP_DOWN_THRESHOLD);
5611bb76ff1Sjsg MMIO_D(GEN6_RP_CUR_UP_EI);
5621bb76ff1Sjsg MMIO_D(GEN6_RP_CUR_UP);
5631bb76ff1Sjsg MMIO_D(GEN6_RP_PREV_UP);
5641bb76ff1Sjsg MMIO_D(GEN6_RP_CUR_DOWN_EI);
5651bb76ff1Sjsg MMIO_D(GEN6_RP_CUR_DOWN);
5661bb76ff1Sjsg MMIO_D(GEN6_RP_PREV_DOWN);
5671bb76ff1Sjsg MMIO_D(GEN6_RP_UP_EI);
5681bb76ff1Sjsg MMIO_D(GEN6_RP_DOWN_EI);
5691bb76ff1Sjsg MMIO_D(GEN6_RP_IDLE_HYSTERSIS);
5701bb76ff1Sjsg MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT);
5711bb76ff1Sjsg MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT);
5721bb76ff1Sjsg MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT);
5731bb76ff1Sjsg MMIO_D(GEN6_RC_EVALUATION_INTERVAL);
5741bb76ff1Sjsg MMIO_D(GEN6_RC_IDLE_HYSTERSIS);
5751bb76ff1Sjsg MMIO_D(GEN6_RC_SLEEP);
5761bb76ff1Sjsg MMIO_D(GEN6_RC1e_THRESHOLD);
5771bb76ff1Sjsg MMIO_D(GEN6_RC6_THRESHOLD);
5781bb76ff1Sjsg MMIO_D(GEN6_RC6p_THRESHOLD);
5791bb76ff1Sjsg MMIO_D(GEN6_RC6pp_THRESHOLD);
5801bb76ff1Sjsg MMIO_D(GEN6_PMINTRMSK);
5811bb76ff1Sjsg
5821bb76ff1Sjsg MMIO_D(RSTDBYCTL);
5831bb76ff1Sjsg MMIO_D(GEN6_GDRST);
5841bb76ff1Sjsg MMIO_F(FENCE_REG_GEN6_LO(0), 0x80);
5851bb76ff1Sjsg MMIO_D(CPU_VGACNTRL);
5861bb76ff1Sjsg MMIO_D(TILECTL);
5871bb76ff1Sjsg MMIO_D(GEN6_UCGCTL1);
5881bb76ff1Sjsg MMIO_D(GEN6_UCGCTL2);
5891bb76ff1Sjsg MMIO_F(_MMIO(0x4f000), 0x90);
5901bb76ff1Sjsg MMIO_D(GEN6_PCODE_DATA);
5911bb76ff1Sjsg MMIO_D(_MMIO(0x13812c));
5921bb76ff1Sjsg MMIO_D(GEN7_ERR_INT);
5931bb76ff1Sjsg MMIO_D(HSW_EDRAM_CAP);
5941bb76ff1Sjsg MMIO_D(HSW_IDICR);
5951bb76ff1Sjsg MMIO_D(GFX_FLSH_CNTL_GEN6);
5961bb76ff1Sjsg MMIO_D(_MMIO(0x3c));
5971bb76ff1Sjsg MMIO_D(_MMIO(0x860));
5981bb76ff1Sjsg MMIO_D(ECOSKPD(RENDER_RING_BASE));
5991bb76ff1Sjsg MMIO_D(_MMIO(0x121d0));
6001bb76ff1Sjsg MMIO_D(ECOSKPD(BLT_RING_BASE));
6011bb76ff1Sjsg MMIO_D(_MMIO(0x41d0));
6021bb76ff1Sjsg MMIO_D(GAC_ECO_BITS);
6031bb76ff1Sjsg MMIO_D(_MMIO(0x6200));
6041bb76ff1Sjsg MMIO_D(_MMIO(0x6204));
6051bb76ff1Sjsg MMIO_D(_MMIO(0x6208));
6061bb76ff1Sjsg MMIO_D(_MMIO(0x7118));
6071bb76ff1Sjsg MMIO_D(_MMIO(0x7180));
6081bb76ff1Sjsg MMIO_D(_MMIO(0x7408));
6091bb76ff1Sjsg MMIO_D(_MMIO(0x7c00));
6101bb76ff1Sjsg MMIO_D(GEN6_MBCTL);
6111bb76ff1Sjsg MMIO_D(_MMIO(0x911c));
6121bb76ff1Sjsg MMIO_D(_MMIO(0x9120));
6131bb76ff1Sjsg MMIO_D(GEN7_UCGCTL4);
6141bb76ff1Sjsg MMIO_D(GAB_CTL);
6151bb76ff1Sjsg MMIO_D(_MMIO(0x48800));
6161bb76ff1Sjsg MMIO_D(_MMIO(0xce044));
6171bb76ff1Sjsg MMIO_D(_MMIO(0xe6500));
6181bb76ff1Sjsg MMIO_D(_MMIO(0xe6504));
6191bb76ff1Sjsg MMIO_D(_MMIO(0xe6600));
6201bb76ff1Sjsg MMIO_D(_MMIO(0xe6604));
6211bb76ff1Sjsg MMIO_D(_MMIO(0xe6700));
6221bb76ff1Sjsg MMIO_D(_MMIO(0xe6704));
6231bb76ff1Sjsg MMIO_D(_MMIO(0xe6800));
6241bb76ff1Sjsg MMIO_D(_MMIO(0xe6804));
6251bb76ff1Sjsg MMIO_D(PCH_GMBUS4);
6261bb76ff1Sjsg MMIO_D(PCH_GMBUS5);
6271bb76ff1Sjsg MMIO_D(_MMIO(0x902c));
6281bb76ff1Sjsg MMIO_D(_MMIO(0xec008));
6291bb76ff1Sjsg MMIO_D(_MMIO(0xec00c));
6301bb76ff1Sjsg MMIO_D(_MMIO(0xec008 + 0x18));
6311bb76ff1Sjsg MMIO_D(_MMIO(0xec00c + 0x18));
6321bb76ff1Sjsg MMIO_D(_MMIO(0xec008 + 0x18 * 2));
6331bb76ff1Sjsg MMIO_D(_MMIO(0xec00c + 0x18 * 2));
6341bb76ff1Sjsg MMIO_D(_MMIO(0xec008 + 0x18 * 3));
6351bb76ff1Sjsg MMIO_D(_MMIO(0xec00c + 0x18 * 3));
6361bb76ff1Sjsg MMIO_D(_MMIO(0xec408));
6371bb76ff1Sjsg MMIO_D(_MMIO(0xec40c));
6381bb76ff1Sjsg MMIO_D(_MMIO(0xec408 + 0x18));
6391bb76ff1Sjsg MMIO_D(_MMIO(0xec40c + 0x18));
6401bb76ff1Sjsg MMIO_D(_MMIO(0xec408 + 0x18 * 2));
6411bb76ff1Sjsg MMIO_D(_MMIO(0xec40c + 0x18 * 2));
6421bb76ff1Sjsg MMIO_D(_MMIO(0xec408 + 0x18 * 3));
6431bb76ff1Sjsg MMIO_D(_MMIO(0xec40c + 0x18 * 3));
6441bb76ff1Sjsg MMIO_D(_MMIO(0xfc810));
6451bb76ff1Sjsg MMIO_D(_MMIO(0xfc81c));
6461bb76ff1Sjsg MMIO_D(_MMIO(0xfc828));
6471bb76ff1Sjsg MMIO_D(_MMIO(0xfc834));
6481bb76ff1Sjsg MMIO_D(_MMIO(0xfcc00));
6491bb76ff1Sjsg MMIO_D(_MMIO(0xfcc0c));
6501bb76ff1Sjsg MMIO_D(_MMIO(0xfcc18));
6511bb76ff1Sjsg MMIO_D(_MMIO(0xfcc24));
6521bb76ff1Sjsg MMIO_D(_MMIO(0xfd000));
6531bb76ff1Sjsg MMIO_D(_MMIO(0xfd00c));
6541bb76ff1Sjsg MMIO_D(_MMIO(0xfd018));
6551bb76ff1Sjsg MMIO_D(_MMIO(0xfd024));
6561bb76ff1Sjsg MMIO_D(_MMIO(0xfd034));
6571bb76ff1Sjsg MMIO_D(FPGA_DBG);
6581bb76ff1Sjsg MMIO_D(_MMIO(0x2054));
6591bb76ff1Sjsg MMIO_D(_MMIO(0x12054));
6601bb76ff1Sjsg MMIO_D(_MMIO(0x22054));
6611bb76ff1Sjsg MMIO_D(_MMIO(0x1a054));
6621bb76ff1Sjsg MMIO_D(_MMIO(0x44070));
6631bb76ff1Sjsg MMIO_D(_MMIO(0x2178));
6641bb76ff1Sjsg MMIO_D(_MMIO(0x217c));
6651bb76ff1Sjsg MMIO_D(_MMIO(0x12178));
6661bb76ff1Sjsg MMIO_D(_MMIO(0x1217c));
6671bb76ff1Sjsg MMIO_F(_MMIO(0x5200), 32);
6681bb76ff1Sjsg MMIO_F(_MMIO(0x5240), 32);
6691bb76ff1Sjsg MMIO_F(_MMIO(0x5280), 16);
6701bb76ff1Sjsg MMIO_D(BCS_SWCTRL);
6711bb76ff1Sjsg MMIO_F(HS_INVOCATION_COUNT, 8);
6721bb76ff1Sjsg MMIO_F(DS_INVOCATION_COUNT, 8);
6731bb76ff1Sjsg MMIO_F(IA_VERTICES_COUNT, 8);
6741bb76ff1Sjsg MMIO_F(IA_PRIMITIVES_COUNT, 8);
6751bb76ff1Sjsg MMIO_F(VS_INVOCATION_COUNT, 8);
6761bb76ff1Sjsg MMIO_F(GS_INVOCATION_COUNT, 8);
6771bb76ff1Sjsg MMIO_F(GS_PRIMITIVES_COUNT, 8);
6781bb76ff1Sjsg MMIO_F(CL_INVOCATION_COUNT, 8);
6791bb76ff1Sjsg MMIO_F(CL_PRIMITIVES_COUNT, 8);
6801bb76ff1Sjsg MMIO_F(PS_INVOCATION_COUNT, 8);
6811bb76ff1Sjsg MMIO_F(PS_DEPTH_COUNT, 8);
6821bb76ff1Sjsg MMIO_D(ARB_MODE);
6831bb76ff1Sjsg MMIO_RING_D(RING_BBADDR);
6841bb76ff1Sjsg MMIO_D(_MMIO(0x2220));
6851bb76ff1Sjsg MMIO_D(_MMIO(0x12220));
6861bb76ff1Sjsg MMIO_D(_MMIO(0x22220));
6871bb76ff1Sjsg MMIO_RING_D(RING_SYNC_1);
6881bb76ff1Sjsg MMIO_RING_D(RING_SYNC_0);
6891bb76ff1Sjsg MMIO_D(GUC_STATUS);
6901bb76ff1Sjsg
6911bb76ff1Sjsg MMIO_F(_MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000);
6921bb76ff1Sjsg MMIO_F(_MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE);
6931bb76ff1Sjsg MMIO_F(LGC_PALETTE(PIPE_A, 0), 1024);
6941bb76ff1Sjsg MMIO_F(LGC_PALETTE(PIPE_B, 0), 1024);
6951bb76ff1Sjsg MMIO_F(LGC_PALETTE(PIPE_C, 0), 1024);
6961bb76ff1Sjsg
6971bb76ff1Sjsg return 0;
6981bb76ff1Sjsg }
6991bb76ff1Sjsg
iterate_bdw_only_mmio(struct intel_gvt_mmio_table_iter * iter)7001bb76ff1Sjsg static int iterate_bdw_only_mmio(struct intel_gvt_mmio_table_iter *iter)
7011bb76ff1Sjsg {
7021bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL1);
7031bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL2);
7041bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL3);
7051bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL4);
7061bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL5);
7071bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL6);
7081bb76ff1Sjsg
7091bb76ff1Sjsg MMIO_D(WM_MISC);
7101bb76ff1Sjsg MMIO_D(_MMIO(_SRD_CTL_EDP));
7111bb76ff1Sjsg
7121bb76ff1Sjsg MMIO_D(_MMIO(0xb1f0));
7131bb76ff1Sjsg MMIO_D(_MMIO(0xb1c0));
7141bb76ff1Sjsg MMIO_D(_MMIO(0xb100));
7151bb76ff1Sjsg MMIO_D(_MMIO(0xb10c));
7161bb76ff1Sjsg MMIO_D(_MMIO(0xb110));
7171bb76ff1Sjsg MMIO_D(_MMIO(0x83a4));
7181bb76ff1Sjsg MMIO_D(_MMIO(0x8430));
7191bb76ff1Sjsg MMIO_D(_MMIO(0x2248));
7201bb76ff1Sjsg MMIO_D(FORCEWAKE_ACK_HSW);
7211bb76ff1Sjsg
7221bb76ff1Sjsg return 0;
7231bb76ff1Sjsg }
7241bb76ff1Sjsg
iterate_bdw_plus_mmio(struct intel_gvt_mmio_table_iter * iter)7251bb76ff1Sjsg static int iterate_bdw_plus_mmio(struct intel_gvt_mmio_table_iter *iter)
7261bb76ff1Sjsg {
7271bb76ff1Sjsg struct drm_i915_private *dev_priv = iter->i915;
7281bb76ff1Sjsg
7291bb76ff1Sjsg MMIO_D(GEN8_GT_IMR(0));
7301bb76ff1Sjsg MMIO_D(GEN8_GT_IER(0));
7311bb76ff1Sjsg MMIO_D(GEN8_GT_IIR(0));
7321bb76ff1Sjsg MMIO_D(GEN8_GT_ISR(0));
7331bb76ff1Sjsg MMIO_D(GEN8_GT_IMR(1));
7341bb76ff1Sjsg MMIO_D(GEN8_GT_IER(1));
7351bb76ff1Sjsg MMIO_D(GEN8_GT_IIR(1));
7361bb76ff1Sjsg MMIO_D(GEN8_GT_ISR(1));
7371bb76ff1Sjsg MMIO_D(GEN8_GT_IMR(2));
7381bb76ff1Sjsg MMIO_D(GEN8_GT_IER(2));
7391bb76ff1Sjsg MMIO_D(GEN8_GT_IIR(2));
7401bb76ff1Sjsg MMIO_D(GEN8_GT_ISR(2));
7411bb76ff1Sjsg MMIO_D(GEN8_GT_IMR(3));
7421bb76ff1Sjsg MMIO_D(GEN8_GT_IER(3));
7431bb76ff1Sjsg MMIO_D(GEN8_GT_IIR(3));
7441bb76ff1Sjsg MMIO_D(GEN8_GT_ISR(3));
7451bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IMR(PIPE_A));
7461bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IER(PIPE_A));
7471bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IIR(PIPE_A));
7481bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A));
7491bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IMR(PIPE_B));
7501bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IER(PIPE_B));
7511bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IIR(PIPE_B));
7521bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B));
7531bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IMR(PIPE_C));
7541bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IER(PIPE_C));
7551bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_IIR(PIPE_C));
7561bb76ff1Sjsg MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C));
7571bb76ff1Sjsg MMIO_D(GEN8_DE_PORT_IMR);
7581bb76ff1Sjsg MMIO_D(GEN8_DE_PORT_IER);
7591bb76ff1Sjsg MMIO_D(GEN8_DE_PORT_IIR);
7601bb76ff1Sjsg MMIO_D(GEN8_DE_PORT_ISR);
7611bb76ff1Sjsg MMIO_D(GEN8_DE_MISC_IMR);
7621bb76ff1Sjsg MMIO_D(GEN8_DE_MISC_IER);
7631bb76ff1Sjsg MMIO_D(GEN8_DE_MISC_IIR);
7641bb76ff1Sjsg MMIO_D(GEN8_DE_MISC_ISR);
7651bb76ff1Sjsg MMIO_D(GEN8_PCU_IMR);
7661bb76ff1Sjsg MMIO_D(GEN8_PCU_IER);
7671bb76ff1Sjsg MMIO_D(GEN8_PCU_IIR);
7681bb76ff1Sjsg MMIO_D(GEN8_PCU_ISR);
7691bb76ff1Sjsg MMIO_D(GEN8_MASTER_IRQ);
7701bb76ff1Sjsg MMIO_RING_D(RING_ACTHD_UDW);
7711bb76ff1Sjsg
7721bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0xd0)
7731bb76ff1Sjsg MMIO_RING_D(RING_REG);
7741bb76ff1Sjsg #undef RING_REG
7751bb76ff1Sjsg
7761bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x230)
7771bb76ff1Sjsg MMIO_RING_D(RING_REG);
7781bb76ff1Sjsg #undef RING_REG
7791bb76ff1Sjsg
7801bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x234)
7811bb76ff1Sjsg MMIO_RING_F(RING_REG, 8);
7821bb76ff1Sjsg #undef RING_REG
7831bb76ff1Sjsg
7841bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x244)
7851bb76ff1Sjsg MMIO_RING_D(RING_REG);
7861bb76ff1Sjsg #undef RING_REG
7871bb76ff1Sjsg
7881bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x370)
7891bb76ff1Sjsg MMIO_RING_F(RING_REG, 48);
7901bb76ff1Sjsg #undef RING_REG
7911bb76ff1Sjsg
7921bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x3a0)
7931bb76ff1Sjsg MMIO_RING_D(RING_REG);
7941bb76ff1Sjsg #undef RING_REG
7951bb76ff1Sjsg
796*f005ef32Sjsg MMIO_D(PIPE_MISC(PIPE_A));
797*f005ef32Sjsg MMIO_D(PIPE_MISC(PIPE_B));
798*f005ef32Sjsg MMIO_D(PIPE_MISC(PIPE_C));
7991bb76ff1Sjsg MMIO_D(_MMIO(0x1c1d0));
8001bb76ff1Sjsg MMIO_D(GEN6_MBCUNIT_SNPCR);
8011bb76ff1Sjsg MMIO_D(GEN7_MISCCPCTL);
8021bb76ff1Sjsg MMIO_D(_MMIO(0x1c054));
8031bb76ff1Sjsg MMIO_D(GEN6_PCODE_MAILBOX);
8041bb76ff1Sjsg if (!IS_BROXTON(dev_priv))
8051bb76ff1Sjsg MMIO_D(GEN8_PRIVATE_PAT_LO);
8061bb76ff1Sjsg MMIO_D(GEN8_PRIVATE_PAT_HI);
8071bb76ff1Sjsg MMIO_D(GAMTARBMODE);
8081bb76ff1Sjsg
8091bb76ff1Sjsg #define RING_REG(base) _MMIO((base) + 0x270)
8101bb76ff1Sjsg MMIO_RING_F(RING_REG, 32);
8111bb76ff1Sjsg #undef RING_REG
8121bb76ff1Sjsg
8131bb76ff1Sjsg MMIO_RING_D(RING_HWS_PGA);
8141bb76ff1Sjsg MMIO_D(HDC_CHICKEN0);
8151bb76ff1Sjsg MMIO_D(CHICKEN_PIPESL_1(PIPE_A));
8161bb76ff1Sjsg MMIO_D(CHICKEN_PIPESL_1(PIPE_B));
8171bb76ff1Sjsg MMIO_D(CHICKEN_PIPESL_1(PIPE_C));
8181bb76ff1Sjsg MMIO_D(_MMIO(0x6671c));
8191bb76ff1Sjsg MMIO_D(_MMIO(0x66c00));
8201bb76ff1Sjsg MMIO_D(_MMIO(0x66c04));
8211bb76ff1Sjsg MMIO_D(HSW_GTT_CACHE_EN);
8221bb76ff1Sjsg MMIO_D(GEN8_EU_DISABLE0);
8231bb76ff1Sjsg MMIO_D(GEN8_EU_DISABLE1);
8241bb76ff1Sjsg MMIO_D(GEN8_EU_DISABLE2);
8251bb76ff1Sjsg MMIO_D(_MMIO(0xfdc));
8261bb76ff1Sjsg MMIO_D(GEN8_ROW_CHICKEN);
8271bb76ff1Sjsg MMIO_D(GEN7_ROW_CHICKEN2);
8281bb76ff1Sjsg MMIO_D(GEN8_UCGCTL6);
8291bb76ff1Sjsg MMIO_D(GEN8_L3SQCREG4);
8301bb76ff1Sjsg MMIO_D(GEN9_SCRATCH_LNCF1);
8311bb76ff1Sjsg MMIO_F(_MMIO(0x24d0), 48);
8321bb76ff1Sjsg MMIO_D(_MMIO(0x44484));
8331bb76ff1Sjsg MMIO_D(_MMIO(0x4448c));
8341bb76ff1Sjsg MMIO_D(GEN8_L3_LRA_1_GPGPU);
8351bb76ff1Sjsg MMIO_D(_MMIO(0x110000));
8361bb76ff1Sjsg MMIO_D(_MMIO(0x48400));
8371bb76ff1Sjsg MMIO_D(_MMIO(0x6e570));
8381bb76ff1Sjsg MMIO_D(_MMIO(0x65f10));
8391bb76ff1Sjsg MMIO_D(_MMIO(0xe194));
8401bb76ff1Sjsg MMIO_D(_MMIO(0xe188));
8411bb76ff1Sjsg MMIO_D(HALF_SLICE_CHICKEN2);
8421bb76ff1Sjsg MMIO_D(_MMIO(0x2580));
8431bb76ff1Sjsg MMIO_D(_MMIO(0xe220));
8441bb76ff1Sjsg MMIO_D(_MMIO(0xe230));
8451bb76ff1Sjsg MMIO_D(_MMIO(0xe240));
8461bb76ff1Sjsg MMIO_D(_MMIO(0xe260));
8471bb76ff1Sjsg MMIO_D(_MMIO(0xe270));
8481bb76ff1Sjsg MMIO_D(_MMIO(0xe280));
8491bb76ff1Sjsg MMIO_D(_MMIO(0xe2a0));
8501bb76ff1Sjsg MMIO_D(_MMIO(0xe2b0));
8511bb76ff1Sjsg MMIO_D(_MMIO(0xe2c0));
8521bb76ff1Sjsg MMIO_D(_MMIO(0x21f0));
8531bb76ff1Sjsg MMIO_D(GEN8_GAMW_ECO_DEV_RW_IA);
8541bb76ff1Sjsg MMIO_D(_MMIO(0x215c));
8551bb76ff1Sjsg MMIO_F(_MMIO(0x2290), 8);
8561bb76ff1Sjsg MMIO_D(_MMIO(0x2b00));
8571bb76ff1Sjsg MMIO_D(_MMIO(0x2360));
8581bb76ff1Sjsg MMIO_D(_MMIO(0x1c17c));
8591bb76ff1Sjsg MMIO_D(_MMIO(0x1c178));
8601bb76ff1Sjsg MMIO_D(_MMIO(0x4260));
8611bb76ff1Sjsg MMIO_D(_MMIO(0x4264));
8621bb76ff1Sjsg MMIO_D(_MMIO(0x4268));
8631bb76ff1Sjsg MMIO_D(_MMIO(0x426c));
8641bb76ff1Sjsg MMIO_D(_MMIO(0x4270));
8651bb76ff1Sjsg MMIO_D(_MMIO(0x4094));
8661bb76ff1Sjsg MMIO_D(_MMIO(0x22178));
8671bb76ff1Sjsg MMIO_D(_MMIO(0x1a178));
8681bb76ff1Sjsg MMIO_D(_MMIO(0x1a17c));
8691bb76ff1Sjsg MMIO_D(_MMIO(0x2217c));
8701bb76ff1Sjsg MMIO_D(EDP_PSR_IMR);
8711bb76ff1Sjsg MMIO_D(EDP_PSR_IIR);
8721bb76ff1Sjsg MMIO_D(_MMIO(0xe4cc));
8731bb76ff1Sjsg MMIO_D(GEN7_SC_INSTDONE);
8741bb76ff1Sjsg
8751bb76ff1Sjsg return 0;
8761bb76ff1Sjsg }
8771bb76ff1Sjsg
iterate_pre_skl_mmio(struct intel_gvt_mmio_table_iter * iter)8781bb76ff1Sjsg static int iterate_pre_skl_mmio(struct intel_gvt_mmio_table_iter *iter)
8791bb76ff1Sjsg {
8801bb76ff1Sjsg MMIO_D(FORCEWAKE_MT);
8811bb76ff1Sjsg
8821bb76ff1Sjsg MMIO_D(PCH_ADPA);
8831bb76ff1Sjsg MMIO_F(_MMIO(_PCH_DPB_AUX_CH_CTL), 6 * 4);
8841bb76ff1Sjsg MMIO_F(_MMIO(_PCH_DPC_AUX_CH_CTL), 6 * 4);
8851bb76ff1Sjsg MMIO_F(_MMIO(_PCH_DPD_AUX_CH_CTL), 6 * 4);
8861bb76ff1Sjsg
8871bb76ff1Sjsg MMIO_F(_MMIO(0x70440), 0xc);
8881bb76ff1Sjsg MMIO_F(_MMIO(0x71440), 0xc);
8891bb76ff1Sjsg MMIO_F(_MMIO(0x72440), 0xc);
8901bb76ff1Sjsg MMIO_F(_MMIO(0x7044c), 0xc);
8911bb76ff1Sjsg MMIO_F(_MMIO(0x7144c), 0xc);
8921bb76ff1Sjsg MMIO_F(_MMIO(0x7244c), 0xc);
8931bb76ff1Sjsg
8941bb76ff1Sjsg return 0;
8951bb76ff1Sjsg }
8961bb76ff1Sjsg
iterate_skl_plus_mmio(struct intel_gvt_mmio_table_iter * iter)8971bb76ff1Sjsg static int iterate_skl_plus_mmio(struct intel_gvt_mmio_table_iter *iter)
8981bb76ff1Sjsg {
8991bb76ff1Sjsg struct drm_i915_private *dev_priv = iter->i915;
9001bb76ff1Sjsg
9011bb76ff1Sjsg MMIO_D(FORCEWAKE_RENDER_GEN9);
9021bb76ff1Sjsg MMIO_D(FORCEWAKE_ACK_RENDER_GEN9);
9031bb76ff1Sjsg MMIO_D(FORCEWAKE_GT_GEN9);
9041bb76ff1Sjsg MMIO_D(FORCEWAKE_ACK_GT_GEN9);
9051bb76ff1Sjsg MMIO_D(FORCEWAKE_MEDIA_GEN9);
9061bb76ff1Sjsg MMIO_D(FORCEWAKE_ACK_MEDIA_GEN9);
9071bb76ff1Sjsg MMIO_F(DP_AUX_CH_CTL(AUX_CH_B), 6 * 4);
9081bb76ff1Sjsg MMIO_F(DP_AUX_CH_CTL(AUX_CH_C), 6 * 4);
9091bb76ff1Sjsg MMIO_F(DP_AUX_CH_CTL(AUX_CH_D), 6 * 4);
9101bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL1);
9111bb76ff1Sjsg MMIO_D(HSW_PWR_WELL_CTL2);
9121bb76ff1Sjsg MMIO_D(DBUF_CTL_S(0));
9131bb76ff1Sjsg MMIO_D(GEN9_PG_ENABLE);
9141bb76ff1Sjsg MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS);
9151bb76ff1Sjsg MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS);
9161bb76ff1Sjsg MMIO_D(GEN9_GAMT_ECO_REG_RW_IA);
9171bb76ff1Sjsg MMIO_D(MMCD_MISC_CTRL);
9181bb76ff1Sjsg MMIO_D(CHICKEN_PAR1_1);
9191bb76ff1Sjsg MMIO_D(DC_STATE_EN);
9201bb76ff1Sjsg MMIO_D(DC_STATE_DEBUG);
9211bb76ff1Sjsg MMIO_D(CDCLK_CTL);
9221bb76ff1Sjsg MMIO_D(LCPLL1_CTL);
9231bb76ff1Sjsg MMIO_D(LCPLL2_CTL);
9241bb76ff1Sjsg MMIO_D(_MMIO(_DPLL1_CFGCR1));
9251bb76ff1Sjsg MMIO_D(_MMIO(_DPLL2_CFGCR1));
9261bb76ff1Sjsg MMIO_D(_MMIO(_DPLL3_CFGCR1));
9271bb76ff1Sjsg MMIO_D(_MMIO(_DPLL1_CFGCR2));
9281bb76ff1Sjsg MMIO_D(_MMIO(_DPLL2_CFGCR2));
9291bb76ff1Sjsg MMIO_D(_MMIO(_DPLL3_CFGCR2));
9301bb76ff1Sjsg MMIO_D(DPLL_CTRL1);
9311bb76ff1Sjsg MMIO_D(DPLL_CTRL2);
9321bb76ff1Sjsg MMIO_D(DPLL_STATUS);
9331bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_A, 0));
9341bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_A, 1));
9351bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_B, 0));
9361bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_B, 1));
9371bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_C, 0));
9381bb76ff1Sjsg MMIO_D(SKL_PS_WIN_POS(PIPE_C, 1));
9391bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_A, 0));
9401bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_A, 1));
9411bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_B, 0));
9421bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_B, 1));
9431bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_C, 0));
9441bb76ff1Sjsg MMIO_D(SKL_PS_WIN_SZ(PIPE_C, 1));
9451bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_A, 0));
9461bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_A, 1));
9471bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_B, 0));
9481bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_B, 1));
9491bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_C, 0));
9501bb76ff1Sjsg MMIO_D(SKL_PS_CTRL(PIPE_C, 1));
9511bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_A, 0));
9521bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_A, 1));
9531bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_A, 2));
9541bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_A, 3));
9551bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_B, 0));
9561bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_B, 1));
9571bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_B, 2));
9581bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_B, 3));
9591bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_C, 0));
9601bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_C, 1));
9611bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_C, 2));
9621bb76ff1Sjsg MMIO_D(PLANE_BUF_CFG(PIPE_C, 3));
9631bb76ff1Sjsg MMIO_D(CUR_BUF_CFG(PIPE_A));
9641bb76ff1Sjsg MMIO_D(CUR_BUF_CFG(PIPE_B));
9651bb76ff1Sjsg MMIO_D(CUR_BUF_CFG(PIPE_C));
9661bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8);
9671bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8);
9681bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8);
9691bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8);
9701bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8);
9711bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8);
9721bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8);
9731bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8);
9741bb76ff1Sjsg MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8);
9751bb76ff1Sjsg MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8);
9761bb76ff1Sjsg MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8);
9771bb76ff1Sjsg MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8);
9781bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_A, 0));
9791bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_A, 1));
9801bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_A, 2));
9811bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_B, 0));
9821bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_B, 1));
9831bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_B, 2));
9841bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_C, 0));
9851bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_C, 1));
9861bb76ff1Sjsg MMIO_D(PLANE_WM_TRANS(PIPE_C, 2));
9871bb76ff1Sjsg MMIO_D(CUR_WM_TRANS(PIPE_A));
9881bb76ff1Sjsg MMIO_D(CUR_WM_TRANS(PIPE_B));
9891bb76ff1Sjsg MMIO_D(CUR_WM_TRANS(PIPE_C));
9901bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_A, 0));
9911bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_A, 1));
9921bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_A, 2));
9931bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_A, 3));
9941bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_B, 0));
9951bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_B, 1));
9961bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_B, 2));
9971bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_B, 3));
9981bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_C, 0));
9991bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_C, 1));
10001bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_C, 2));
10011bb76ff1Sjsg MMIO_D(PLANE_NV12_BUF_CFG(PIPE_C, 3));
10021bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_A, 1)));
10031bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_A, 2)));
10041bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_A, 3)));
10051bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_A, 4)));
10061bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_B, 1)));
10071bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_B, 2)));
10081bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_B, 3)));
10091bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_B, 4)));
10101bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_C, 1)));
10111bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_C, 2)));
10121bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_C, 3)));
10131bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C0(PIPE_C, 4)));
10141bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_A, 1)));
10151bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_A, 2)));
10161bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_A, 3)));
10171bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_A, 4)));
10181bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_B, 1)));
10191bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_B, 2)));
10201bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_B, 3)));
10211bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_B, 4)));
10221bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_C, 1)));
10231bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_C, 2)));
10241bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_C, 3)));
10251bb76ff1Sjsg MMIO_D(_MMIO(_REG_701C4(PIPE_C, 4)));
10261bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_CTL_3_A));
10271bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_CTL_3_B));
10281bb76ff1Sjsg MMIO_D(_MMIO(0x72380));
10291bb76ff1Sjsg MMIO_D(_MMIO(0x7239c));
10301bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_SURF_3_A));
10311bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_SURF_3_B));
10321bb76ff1Sjsg MMIO_D(DMC_SSP_BASE);
10331bb76ff1Sjsg MMIO_D(DMC_HTP_SKL);
10341bb76ff1Sjsg MMIO_D(DMC_LAST_WRITE);
10351bb76ff1Sjsg MMIO_D(BDW_SCRATCH1);
10361bb76ff1Sjsg MMIO_D(SKL_DFSM);
10371bb76ff1Sjsg MMIO_D(DISPIO_CR_TX_BMU_CR0);
10381bb76ff1Sjsg MMIO_F(GEN9_GFX_MOCS(0), 0x7f8);
10391bb76ff1Sjsg MMIO_F(GEN7_L3CNTLREG2, 0x80);
10401bb76ff1Sjsg MMIO_D(RPM_CONFIG0);
10411bb76ff1Sjsg MMIO_D(_MMIO(0xd08));
10421bb76ff1Sjsg MMIO_D(RC6_LOCATION);
10431bb76ff1Sjsg MMIO_D(GEN7_FF_SLICE_CS_CHICKEN1);
10441bb76ff1Sjsg MMIO_D(GEN9_CS_DEBUG_MODE1);
10451bb76ff1Sjsg /* TRTT */
10461bb76ff1Sjsg MMIO_D(TRVATTL3PTRDW(0));
10471bb76ff1Sjsg MMIO_D(TRVATTL3PTRDW(1));
10481bb76ff1Sjsg MMIO_D(TRVATTL3PTRDW(2));
10491bb76ff1Sjsg MMIO_D(TRVATTL3PTRDW(3));
10501bb76ff1Sjsg MMIO_D(TRVADR);
10511bb76ff1Sjsg MMIO_D(TRTTE);
10521bb76ff1Sjsg MMIO_D(_MMIO(0x4dfc));
10531bb76ff1Sjsg MMIO_D(_MMIO(0x46430));
10541bb76ff1Sjsg MMIO_D(_MMIO(0x46520));
10551bb76ff1Sjsg MMIO_D(_MMIO(0xc403c));
10561bb76ff1Sjsg MMIO_D(GEN8_GARBCNTL);
10571bb76ff1Sjsg MMIO_D(DMA_CTRL);
10581bb76ff1Sjsg MMIO_D(_MMIO(0x65900));
10591bb76ff1Sjsg MMIO_D(GEN6_STOLEN_RESERVED);
10601bb76ff1Sjsg MMIO_D(_MMIO(0x4068));
10611bb76ff1Sjsg MMIO_D(_MMIO(0x67054));
10621bb76ff1Sjsg MMIO_D(_MMIO(0x6e560));
10631bb76ff1Sjsg MMIO_D(_MMIO(0x6e554));
10641bb76ff1Sjsg MMIO_D(_MMIO(0x2b20));
10651bb76ff1Sjsg MMIO_D(_MMIO(0x65f00));
10661bb76ff1Sjsg MMIO_D(_MMIO(0x65f08));
10671bb76ff1Sjsg MMIO_D(_MMIO(0x320f0));
10681bb76ff1Sjsg MMIO_D(_MMIO(0x70034));
10691bb76ff1Sjsg MMIO_D(_MMIO(0x71034));
10701bb76ff1Sjsg MMIO_D(_MMIO(0x72034));
10711bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_A)));
10721bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_B)));
10731bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_C)));
10741bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_A)));
10751bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_B)));
10761bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_C)));
10771bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_A)));
10781bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_B)));
10791bb76ff1Sjsg MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_C)));
10801bb76ff1Sjsg MMIO_D(_MMIO(0x44500));
10811bb76ff1Sjsg #define CSFE_CHICKEN1_REG(base) _MMIO((base) + 0xD4)
10821bb76ff1Sjsg MMIO_RING_D(CSFE_CHICKEN1_REG);
10831bb76ff1Sjsg #undef CSFE_CHICKEN1_REG
10841bb76ff1Sjsg MMIO_D(GEN8_HDC_CHICKEN1);
10851bb76ff1Sjsg MMIO_D(GEN9_WM_CHICKEN3);
10861bb76ff1Sjsg
10871bb76ff1Sjsg if (IS_KABYLAKE(dev_priv) ||
10881bb76ff1Sjsg IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
10891bb76ff1Sjsg MMIO_D(GAMT_CHKN_BIT_REG);
10901bb76ff1Sjsg if (!IS_BROXTON(dev_priv))
10911bb76ff1Sjsg MMIO_D(GEN9_CTX_PREEMPT_REG);
10921bb76ff1Sjsg MMIO_F(_MMIO(DMC_MMIO_START_RANGE), 0x3000);
10931bb76ff1Sjsg return 0;
10941bb76ff1Sjsg }
10951bb76ff1Sjsg
iterate_bxt_mmio(struct intel_gvt_mmio_table_iter * iter)10961bb76ff1Sjsg static int iterate_bxt_mmio(struct intel_gvt_mmio_table_iter *iter)
10971bb76ff1Sjsg {
10981bb76ff1Sjsg struct drm_i915_private *dev_priv = iter->i915;
10991bb76ff1Sjsg
11001bb76ff1Sjsg MMIO_F(_MMIO(0x80000), 0x3000);
11011bb76ff1Sjsg MMIO_D(GEN7_SAMPLER_INSTDONE);
11021bb76ff1Sjsg MMIO_D(GEN7_ROW_INSTDONE);
11031bb76ff1Sjsg MMIO_D(GEN8_FAULT_TLB_DATA0);
11041bb76ff1Sjsg MMIO_D(GEN8_FAULT_TLB_DATA1);
11051bb76ff1Sjsg MMIO_D(ERROR_GEN6);
11061bb76ff1Sjsg MMIO_D(DONE_REG);
11071bb76ff1Sjsg MMIO_D(EIR);
11081bb76ff1Sjsg MMIO_D(PGTBL_ER);
11091bb76ff1Sjsg MMIO_D(_MMIO(0x4194));
11101bb76ff1Sjsg MMIO_D(_MMIO(0x4294));
11111bb76ff1Sjsg MMIO_D(_MMIO(0x4494));
11121bb76ff1Sjsg MMIO_RING_D(RING_PSMI_CTL);
11131bb76ff1Sjsg MMIO_RING_D(RING_DMA_FADD);
11141bb76ff1Sjsg MMIO_RING_D(RING_DMA_FADD_UDW);
11151bb76ff1Sjsg MMIO_RING_D(RING_IPEHR);
11161bb76ff1Sjsg MMIO_RING_D(RING_INSTPS);
11171bb76ff1Sjsg MMIO_RING_D(RING_BBADDR_UDW);
11181bb76ff1Sjsg MMIO_RING_D(RING_BBSTATE);
11191bb76ff1Sjsg MMIO_RING_D(RING_IPEIR);
11201bb76ff1Sjsg MMIO_F(SOFT_SCRATCH(0), 16 * 4);
11211bb76ff1Sjsg MMIO_D(BXT_P_CR_GT_DISP_PWRON);
11221bb76ff1Sjsg MMIO_D(BXT_RP_STATE_CAP);
11231bb76ff1Sjsg MMIO_D(BXT_PHY_CTL_FAMILY(DPIO_PHY0));
11241bb76ff1Sjsg MMIO_D(BXT_PHY_CTL_FAMILY(DPIO_PHY1));
11251bb76ff1Sjsg MMIO_D(BXT_PHY_CTL(PORT_A));
11261bb76ff1Sjsg MMIO_D(BXT_PHY_CTL(PORT_B));
11271bb76ff1Sjsg MMIO_D(BXT_PHY_CTL(PORT_C));
11281bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_ENABLE(PORT_A));
11291bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_ENABLE(PORT_B));
11301bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_ENABLE(PORT_C));
11311bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW0(DPIO_PHY0));
11321bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW9(DPIO_PHY0));
11331bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW10(DPIO_PHY0));
11341bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW28(DPIO_PHY0));
11351bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW30(DPIO_PHY0));
11361bb76ff1Sjsg MMIO_D(BXT_PORT_CL2CM_DW6(DPIO_PHY0));
11371bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW3(DPIO_PHY0));
11381bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW6(DPIO_PHY0));
11391bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW8(DPIO_PHY0));
11401bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW0(DPIO_PHY1));
11411bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW9(DPIO_PHY1));
11421bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW10(DPIO_PHY1));
11431bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW28(DPIO_PHY1));
11441bb76ff1Sjsg MMIO_D(BXT_PORT_CL1CM_DW30(DPIO_PHY1));
11451bb76ff1Sjsg MMIO_D(BXT_PORT_CL2CM_DW6(DPIO_PHY1));
11461bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW3(DPIO_PHY1));
11471bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW6(DPIO_PHY1));
11481bb76ff1Sjsg MMIO_D(BXT_PORT_REF_DW8(DPIO_PHY1));
11491bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY0, DPIO_CH0));
11501bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY0, DPIO_CH0));
11511bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY0, DPIO_CH0));
11521bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY0, DPIO_CH0));
11531bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY0, DPIO_CH0));
11541bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY0, DPIO_CH0));
11551bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_GRP(DPIO_PHY0, DPIO_CH0));
11561bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY0, DPIO_CH0));
11571bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY0, DPIO_CH0));
11581bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_LN0(DPIO_PHY0, DPIO_CH0));
11591bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY0, DPIO_CH0));
11601bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY0, DPIO_CH0));
11611bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY0, DPIO_CH0));
11621bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 0));
11631bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 1));
11641bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 2));
11651bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH0, 3));
11661bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 0));
11671bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 1));
11681bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 2));
11691bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 3));
11701bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 6));
11711bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 8));
11721bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 9));
11731bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH0, 10));
11741bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY0, DPIO_CH1));
11751bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY0, DPIO_CH1));
11761bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY0, DPIO_CH1));
11771bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY0, DPIO_CH1));
11781bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY0, DPIO_CH1));
11791bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY0, DPIO_CH1));
11801bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_GRP(DPIO_PHY0, DPIO_CH1));
11811bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY0, DPIO_CH1));
11821bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY0, DPIO_CH1));
11831bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_LN0(DPIO_PHY0, DPIO_CH1));
11841bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY0, DPIO_CH1));
11851bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY0, DPIO_CH1));
11861bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY0, DPIO_CH1));
11871bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 0));
11881bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 1));
11891bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 2));
11901bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY0, DPIO_CH1, 3));
11911bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 0));
11921bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 1));
11931bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 2));
11941bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 3));
11951bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 6));
11961bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 8));
11971bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 9));
11981bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY0, DPIO_CH1, 10));
11991bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_0(DPIO_PHY1, DPIO_CH0));
12001bb76ff1Sjsg MMIO_D(BXT_PORT_PLL_EBB_4(DPIO_PHY1, DPIO_CH0));
12011bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_LN01(DPIO_PHY1, DPIO_CH0));
12021bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW10_GRP(DPIO_PHY1, DPIO_CH0));
12031bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN01(DPIO_PHY1, DPIO_CH0));
12041bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_LN23(DPIO_PHY1, DPIO_CH0));
12051bb76ff1Sjsg MMIO_D(BXT_PORT_PCS_DW12_GRP(DPIO_PHY1, DPIO_CH0));
12061bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_LN0(DPIO_PHY1, DPIO_CH0));
12071bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW2_GRP(DPIO_PHY1, DPIO_CH0));
12081bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_LN0(DPIO_PHY1, DPIO_CH0));
12091bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW3_GRP(DPIO_PHY1, DPIO_CH0));
12101bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_LN0(DPIO_PHY1, DPIO_CH0));
12111bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW4_GRP(DPIO_PHY1, DPIO_CH0));
12121bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 0));
12131bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 1));
12141bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 2));
12151bb76ff1Sjsg MMIO_D(BXT_PORT_TX_DW14_LN(DPIO_PHY1, DPIO_CH0, 3));
12161bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 0));
12171bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 1));
12181bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 2));
12191bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 3));
12201bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 6));
12211bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 8));
12221bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 9));
12231bb76ff1Sjsg MMIO_D(BXT_PORT_PLL(DPIO_PHY1, DPIO_CH0, 10));
12241bb76ff1Sjsg MMIO_D(BXT_DE_PLL_CTL);
12251bb76ff1Sjsg MMIO_D(BXT_DE_PLL_ENABLE);
12261bb76ff1Sjsg MMIO_D(BXT_DSI_PLL_CTL);
12271bb76ff1Sjsg MMIO_D(BXT_DSI_PLL_ENABLE);
12281bb76ff1Sjsg MMIO_D(GEN9_CLKGATE_DIS_0);
12291bb76ff1Sjsg MMIO_D(GEN9_CLKGATE_DIS_4);
12301bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_A));
12311bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_B));
12321bb76ff1Sjsg MMIO_D(HSW_TVIDEO_DIP_GCP(TRANSCODER_C));
12331bb76ff1Sjsg MMIO_D(RC6_CTX_BASE);
12341bb76ff1Sjsg MMIO_D(GEN8_PUSHBUS_CONTROL);
12351bb76ff1Sjsg MMIO_D(GEN8_PUSHBUS_ENABLE);
12361bb76ff1Sjsg MMIO_D(GEN8_PUSHBUS_SHIFT);
12371bb76ff1Sjsg MMIO_D(GEN6_GFXPAUSE);
12381bb76ff1Sjsg MMIO_D(GEN8_L3SQCREG1);
12391bb76ff1Sjsg MMIO_D(GEN8_L3CNTLREG);
12401bb76ff1Sjsg MMIO_D(_MMIO(0x20D8));
12411bb76ff1Sjsg MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40);
12421bb76ff1Sjsg MMIO_F(GEN8_RING_CS_GPR(GEN6_BSD_RING_BASE, 0), 0x40);
12431bb76ff1Sjsg MMIO_F(GEN8_RING_CS_GPR(BLT_RING_BASE, 0), 0x40);
12441bb76ff1Sjsg MMIO_F(GEN8_RING_CS_GPR(VEBOX_RING_BASE, 0), 0x40);
12451bb76ff1Sjsg MMIO_D(GEN9_CTX_PREEMPT_REG);
12461bb76ff1Sjsg MMIO_D(GEN8_PRIVATE_PAT_LO);
12471bb76ff1Sjsg
12481bb76ff1Sjsg return 0;
12491bb76ff1Sjsg }
12501bb76ff1Sjsg
12511bb76ff1Sjsg /**
12521bb76ff1Sjsg * intel_gvt_iterate_mmio_table - Iterate the GVT MMIO table
12531bb76ff1Sjsg * @iter: the interator
12541bb76ff1Sjsg *
12551bb76ff1Sjsg * This function is called for iterating the GVT MMIO table when i915 is
12561bb76ff1Sjsg * taking the snapshot of the HW and GVT is building MMIO tracking table.
12571bb76ff1Sjsg */
intel_gvt_iterate_mmio_table(struct intel_gvt_mmio_table_iter * iter)12581bb76ff1Sjsg int intel_gvt_iterate_mmio_table(struct intel_gvt_mmio_table_iter *iter)
12591bb76ff1Sjsg {
12601bb76ff1Sjsg struct drm_i915_private *i915 = iter->i915;
12611bb76ff1Sjsg int ret;
12621bb76ff1Sjsg
12631bb76ff1Sjsg ret = iterate_generic_mmio(iter);
12641bb76ff1Sjsg if (ret)
12651bb76ff1Sjsg goto err;
12661bb76ff1Sjsg
12671bb76ff1Sjsg if (IS_BROADWELL(i915)) {
12681bb76ff1Sjsg ret = iterate_bdw_only_mmio(iter);
12691bb76ff1Sjsg if (ret)
12701bb76ff1Sjsg goto err;
12711bb76ff1Sjsg ret = iterate_bdw_plus_mmio(iter);
12721bb76ff1Sjsg if (ret)
12731bb76ff1Sjsg goto err;
12741bb76ff1Sjsg ret = iterate_pre_skl_mmio(iter);
12751bb76ff1Sjsg if (ret)
12761bb76ff1Sjsg goto err;
12771bb76ff1Sjsg } else if (IS_SKYLAKE(i915) ||
12781bb76ff1Sjsg IS_KABYLAKE(i915) ||
12791bb76ff1Sjsg IS_COFFEELAKE(i915) ||
12801bb76ff1Sjsg IS_COMETLAKE(i915)) {
12811bb76ff1Sjsg ret = iterate_bdw_plus_mmio(iter);
12821bb76ff1Sjsg if (ret)
12831bb76ff1Sjsg goto err;
12841bb76ff1Sjsg ret = iterate_skl_plus_mmio(iter);
12851bb76ff1Sjsg if (ret)
12861bb76ff1Sjsg goto err;
12871bb76ff1Sjsg } else if (IS_BROXTON(i915)) {
12881bb76ff1Sjsg ret = iterate_bdw_plus_mmio(iter);
12891bb76ff1Sjsg if (ret)
12901bb76ff1Sjsg goto err;
12911bb76ff1Sjsg ret = iterate_skl_plus_mmio(iter);
12921bb76ff1Sjsg if (ret)
12931bb76ff1Sjsg goto err;
12941bb76ff1Sjsg ret = iterate_bxt_mmio(iter);
12951bb76ff1Sjsg if (ret)
12961bb76ff1Sjsg goto err;
12971bb76ff1Sjsg }
12981bb76ff1Sjsg
12991bb76ff1Sjsg return 0;
13001bb76ff1Sjsg err:
13011bb76ff1Sjsg return ret;
13021bb76ff1Sjsg }
13031bb76ff1Sjsg EXPORT_SYMBOL_NS_GPL(intel_gvt_iterate_mmio_table, I915_GVT);
1304