xref: /openbsd-src/sys/dev/pci/drm/i915/gvt/gtt.h (revision 2cfd81d89e2cefe7fe155c0eb62a2aa387a81315)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg  * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg  * Software.
14c349dbc7Sjsg  *
15c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18c349dbc7Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20c349dbc7Sjsg  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21c349dbc7Sjsg  * SOFTWARE.
22c349dbc7Sjsg  *
23c349dbc7Sjsg  * Authors:
24c349dbc7Sjsg  *    Zhi Wang <zhi.a.wang@intel.com>
25c349dbc7Sjsg  *    Zhenyu Wang <zhenyuw@linux.intel.com>
26c349dbc7Sjsg  *    Xiao Zheng <xiao.zheng@intel.com>
27c349dbc7Sjsg  *
28c349dbc7Sjsg  * Contributors:
29c349dbc7Sjsg  *    Min He <min.he@intel.com>
30c349dbc7Sjsg  *    Bing Niu <bing.niu@intel.com>
31c349dbc7Sjsg  *
32c349dbc7Sjsg  */
33c349dbc7Sjsg 
34c349dbc7Sjsg #ifndef _GVT_GTT_H_
35c349dbc7Sjsg #define _GVT_GTT_H_
36c349dbc7Sjsg 
375ca02815Sjsg #include <linux/kernel.h>
385ca02815Sjsg #include <linux/kref.h>
395ca02815Sjsg #include <linux/mutex.h>
405ca02815Sjsg #include <linux/radix-tree.h>
41c349dbc7Sjsg 
425ca02815Sjsg #include "gt/intel_gtt.h"
435ca02815Sjsg 
445ca02815Sjsg struct intel_gvt;
455ca02815Sjsg struct intel_vgpu;
46c349dbc7Sjsg struct intel_vgpu_mm;
47c349dbc7Sjsg 
485ca02815Sjsg #define I915_GTT_PAGE_SHIFT         12
495ca02815Sjsg 
50c349dbc7Sjsg #define INTEL_GVT_INVALID_ADDR (~0UL)
51c349dbc7Sjsg 
52c349dbc7Sjsg struct intel_gvt_gtt_entry {
53c349dbc7Sjsg 	u64 val64;
54c349dbc7Sjsg 	int type;
55c349dbc7Sjsg };
56c349dbc7Sjsg 
57c349dbc7Sjsg struct intel_gvt_gtt_pte_ops {
58c349dbc7Sjsg 	int (*get_entry)(void *pt,
59c349dbc7Sjsg 			 struct intel_gvt_gtt_entry *e,
60c349dbc7Sjsg 			 unsigned long index,
61c349dbc7Sjsg 			 bool hypervisor_access,
62c349dbc7Sjsg 			 unsigned long gpa,
63c349dbc7Sjsg 			 struct intel_vgpu *vgpu);
64c349dbc7Sjsg 	int (*set_entry)(void *pt,
65c349dbc7Sjsg 			 struct intel_gvt_gtt_entry *e,
66c349dbc7Sjsg 			 unsigned long index,
67c349dbc7Sjsg 			 bool hypervisor_access,
68c349dbc7Sjsg 			 unsigned long gpa,
69c349dbc7Sjsg 			 struct intel_vgpu *vgpu);
70c349dbc7Sjsg 	bool (*test_present)(struct intel_gvt_gtt_entry *e);
71c349dbc7Sjsg 	void (*clear_present)(struct intel_gvt_gtt_entry *e);
72c349dbc7Sjsg 	void (*set_present)(struct intel_gvt_gtt_entry *e);
73c349dbc7Sjsg 	bool (*test_pse)(struct intel_gvt_gtt_entry *e);
74c349dbc7Sjsg 	void (*clear_pse)(struct intel_gvt_gtt_entry *e);
75c349dbc7Sjsg 	bool (*test_ips)(struct intel_gvt_gtt_entry *e);
76c349dbc7Sjsg 	void (*clear_ips)(struct intel_gvt_gtt_entry *e);
77c349dbc7Sjsg 	bool (*test_64k_splited)(struct intel_gvt_gtt_entry *e);
78c349dbc7Sjsg 	void (*clear_64k_splited)(struct intel_gvt_gtt_entry *e);
79c349dbc7Sjsg 	void (*set_64k_splited)(struct intel_gvt_gtt_entry *e);
80c349dbc7Sjsg 	void (*set_pfn)(struct intel_gvt_gtt_entry *e, unsigned long pfn);
81c349dbc7Sjsg 	unsigned long (*get_pfn)(struct intel_gvt_gtt_entry *e);
82c349dbc7Sjsg };
83c349dbc7Sjsg 
84c349dbc7Sjsg struct intel_gvt_gtt_gma_ops {
85c349dbc7Sjsg 	unsigned long (*gma_to_ggtt_pte_index)(unsigned long gma);
86c349dbc7Sjsg 	unsigned long (*gma_to_pte_index)(unsigned long gma);
87c349dbc7Sjsg 	unsigned long (*gma_to_pde_index)(unsigned long gma);
88c349dbc7Sjsg 	unsigned long (*gma_to_l3_pdp_index)(unsigned long gma);
89c349dbc7Sjsg 	unsigned long (*gma_to_l4_pdp_index)(unsigned long gma);
90c349dbc7Sjsg 	unsigned long (*gma_to_pml4_index)(unsigned long gma);
91c349dbc7Sjsg };
92c349dbc7Sjsg 
93c349dbc7Sjsg struct intel_gvt_gtt {
94*1bb76ff1Sjsg 	const struct intel_gvt_gtt_pte_ops *pte_ops;
95*1bb76ff1Sjsg 	const struct intel_gvt_gtt_gma_ops *gma_ops;
96c349dbc7Sjsg 	int (*mm_alloc_page_table)(struct intel_vgpu_mm *mm);
97c349dbc7Sjsg 	void (*mm_free_page_table)(struct intel_vgpu_mm *mm);
98c349dbc7Sjsg 	struct list_head oos_page_use_list_head;
99c349dbc7Sjsg 	struct list_head oos_page_free_list_head;
100c349dbc7Sjsg 	struct rwlock ppgtt_mm_lock;
101c349dbc7Sjsg 	struct list_head ppgtt_mm_lru_list_head;
102c349dbc7Sjsg 
103c349dbc7Sjsg 	struct vm_page *scratch_page;
104c349dbc7Sjsg 	unsigned long scratch_mfn;
105c349dbc7Sjsg };
106c349dbc7Sjsg 
107c349dbc7Sjsg enum intel_gvt_gtt_type {
108c349dbc7Sjsg 	GTT_TYPE_INVALID = 0,
109c349dbc7Sjsg 
110c349dbc7Sjsg 	GTT_TYPE_GGTT_PTE,
111c349dbc7Sjsg 
112c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_4K_ENTRY,
113c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_64K_ENTRY,
114c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_2M_ENTRY,
115c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_1G_ENTRY,
116c349dbc7Sjsg 
117c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_ENTRY,
118c349dbc7Sjsg 
119c349dbc7Sjsg 	GTT_TYPE_PPGTT_PDE_ENTRY,
120c349dbc7Sjsg 	GTT_TYPE_PPGTT_PDP_ENTRY,
121c349dbc7Sjsg 	GTT_TYPE_PPGTT_PML4_ENTRY,
122c349dbc7Sjsg 
123c349dbc7Sjsg 	GTT_TYPE_PPGTT_ROOT_ENTRY,
124c349dbc7Sjsg 
125c349dbc7Sjsg 	GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
126c349dbc7Sjsg 	GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
127c349dbc7Sjsg 
128c349dbc7Sjsg 	GTT_TYPE_PPGTT_ENTRY,
129c349dbc7Sjsg 
130c349dbc7Sjsg 	GTT_TYPE_PPGTT_PTE_PT,
131c349dbc7Sjsg 	GTT_TYPE_PPGTT_PDE_PT,
132c349dbc7Sjsg 	GTT_TYPE_PPGTT_PDP_PT,
133c349dbc7Sjsg 	GTT_TYPE_PPGTT_PML4_PT,
134c349dbc7Sjsg 
135c349dbc7Sjsg 	GTT_TYPE_MAX,
136c349dbc7Sjsg };
137c349dbc7Sjsg 
138c349dbc7Sjsg enum intel_gvt_mm_type {
139c349dbc7Sjsg 	INTEL_GVT_MM_GGTT,
140c349dbc7Sjsg 	INTEL_GVT_MM_PPGTT,
141c349dbc7Sjsg };
142c349dbc7Sjsg 
143c349dbc7Sjsg #define GVT_RING_CTX_NR_PDPS	GEN8_3LVL_PDPES
144c349dbc7Sjsg 
145c349dbc7Sjsg struct intel_gvt_partial_pte {
146c349dbc7Sjsg 	unsigned long offset;
147c349dbc7Sjsg 	u64 data;
148c349dbc7Sjsg 	struct list_head list;
149c349dbc7Sjsg };
150c349dbc7Sjsg 
151c349dbc7Sjsg struct intel_vgpu_mm {
152c349dbc7Sjsg 	enum intel_gvt_mm_type type;
153c349dbc7Sjsg 	struct intel_vgpu *vgpu;
154c349dbc7Sjsg 
155c349dbc7Sjsg 	struct kref ref;
156c349dbc7Sjsg 	atomic_t pincount;
157c349dbc7Sjsg 
158c349dbc7Sjsg 	union {
159c349dbc7Sjsg 		struct {
160c349dbc7Sjsg 			enum intel_gvt_gtt_type root_entry_type;
161c349dbc7Sjsg 			/*
162c349dbc7Sjsg 			 * The 4 PDPs in ring context. For 48bit addressing,
163c349dbc7Sjsg 			 * only PDP0 is valid and point to PML4. For 32it
164c349dbc7Sjsg 			 * addressing, all 4 are used as true PDPs.
165c349dbc7Sjsg 			 */
166c349dbc7Sjsg 			u64 guest_pdps[GVT_RING_CTX_NR_PDPS];
167c349dbc7Sjsg 			u64 shadow_pdps[GVT_RING_CTX_NR_PDPS];
168c349dbc7Sjsg 			bool shadowed;
169c349dbc7Sjsg 
170c349dbc7Sjsg 			struct list_head list;
171c349dbc7Sjsg 			struct list_head lru_list;
172ad8b1aafSjsg 			struct list_head link; /* possible LRI shadow mm list */
173c349dbc7Sjsg 		} ppgtt_mm;
174c349dbc7Sjsg 		struct {
175c349dbc7Sjsg 			void *virtual_ggtt;
1765ca02815Sjsg 			/* Save/restore for PM */
1775ca02815Sjsg 			u64 *host_ggtt_aperture;
1785ca02815Sjsg 			u64 *host_ggtt_hidden;
179c349dbc7Sjsg 			struct list_head partial_pte_list;
180c349dbc7Sjsg 		} ggtt_mm;
181c349dbc7Sjsg 	};
182c349dbc7Sjsg };
183c349dbc7Sjsg 
184c349dbc7Sjsg struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
185c349dbc7Sjsg 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[]);
186c349dbc7Sjsg 
intel_vgpu_mm_get(struct intel_vgpu_mm * mm)187c349dbc7Sjsg static inline void intel_vgpu_mm_get(struct intel_vgpu_mm *mm)
188c349dbc7Sjsg {
189c349dbc7Sjsg 	kref_get(&mm->ref);
190c349dbc7Sjsg }
191c349dbc7Sjsg 
192c349dbc7Sjsg void _intel_vgpu_mm_release(struct kref *mm_ref);
193c349dbc7Sjsg 
intel_vgpu_mm_put(struct intel_vgpu_mm * mm)194c349dbc7Sjsg static inline void intel_vgpu_mm_put(struct intel_vgpu_mm *mm)
195c349dbc7Sjsg {
196c349dbc7Sjsg 	kref_put(&mm->ref, _intel_vgpu_mm_release);
197c349dbc7Sjsg }
198c349dbc7Sjsg 
intel_vgpu_destroy_mm(struct intel_vgpu_mm * mm)199c349dbc7Sjsg static inline void intel_vgpu_destroy_mm(struct intel_vgpu_mm *mm)
200c349dbc7Sjsg {
201c349dbc7Sjsg 	intel_vgpu_mm_put(mm);
202c349dbc7Sjsg }
203c349dbc7Sjsg 
204c349dbc7Sjsg struct intel_vgpu_guest_page;
205c349dbc7Sjsg 
206c349dbc7Sjsg struct intel_vgpu_scratch_pt {
207c349dbc7Sjsg 	struct vm_page *page;
208c349dbc7Sjsg 	unsigned long page_mfn;
209c349dbc7Sjsg };
210c349dbc7Sjsg 
211c349dbc7Sjsg struct intel_vgpu_gtt {
212c349dbc7Sjsg 	struct intel_vgpu_mm *ggtt_mm;
213c349dbc7Sjsg 	unsigned long active_ppgtt_mm_bitmap;
214c349dbc7Sjsg 	struct list_head ppgtt_mm_list_head;
215c349dbc7Sjsg 	struct radix_tree_root spt_tree;
216c349dbc7Sjsg 	struct list_head oos_page_list_head;
217c349dbc7Sjsg 	struct list_head post_shadow_list_head;
218c349dbc7Sjsg 	struct intel_vgpu_scratch_pt scratch_pt[GTT_TYPE_MAX];
219c349dbc7Sjsg };
220c349dbc7Sjsg 
221c349dbc7Sjsg int intel_vgpu_init_gtt(struct intel_vgpu *vgpu);
222c349dbc7Sjsg void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu);
223c349dbc7Sjsg void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old);
224c349dbc7Sjsg void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu);
225c349dbc7Sjsg 
226c349dbc7Sjsg int intel_gvt_init_gtt(struct intel_gvt *gvt);
227c349dbc7Sjsg void intel_gvt_clean_gtt(struct intel_gvt *gvt);
228c349dbc7Sjsg 
229c349dbc7Sjsg struct intel_vgpu_mm *intel_gvt_find_ppgtt_mm(struct intel_vgpu *vgpu,
230c349dbc7Sjsg 					      int page_table_level,
231c349dbc7Sjsg 					      void *root_entry);
232c349dbc7Sjsg 
233c349dbc7Sjsg struct intel_vgpu_oos_page {
234c349dbc7Sjsg 	struct intel_vgpu_ppgtt_spt *spt;
235c349dbc7Sjsg 	struct list_head list;
236c349dbc7Sjsg 	struct list_head vm_list;
237c349dbc7Sjsg 	int id;
238c349dbc7Sjsg 	void *mem;
239c349dbc7Sjsg };
240c349dbc7Sjsg 
241c349dbc7Sjsg #define GTT_ENTRY_NUM_IN_ONE_PAGE 512
242c349dbc7Sjsg 
243c349dbc7Sjsg /* Represent a vgpu shadow page table. */
244c349dbc7Sjsg struct intel_vgpu_ppgtt_spt {
245c349dbc7Sjsg 	atomic_t refcount;
246c349dbc7Sjsg 	struct intel_vgpu *vgpu;
247c349dbc7Sjsg 
248c349dbc7Sjsg 	struct {
249c349dbc7Sjsg 		enum intel_gvt_gtt_type type;
250c349dbc7Sjsg 		bool pde_ips; /* for 64KB PTEs */
251c349dbc7Sjsg 		void *vaddr;
252c349dbc7Sjsg 		struct vm_page *page;
253c349dbc7Sjsg 		unsigned long mfn;
254c349dbc7Sjsg 	} shadow_page;
255c349dbc7Sjsg 
256c349dbc7Sjsg 	struct {
257c349dbc7Sjsg 		enum intel_gvt_gtt_type type;
258c349dbc7Sjsg 		bool pde_ips; /* for 64KB PTEs */
259c349dbc7Sjsg 		unsigned long gfn;
260c349dbc7Sjsg 		unsigned long write_cnt;
261c349dbc7Sjsg 		struct intel_vgpu_oos_page *oos_page;
262c349dbc7Sjsg 	} guest_page;
263c349dbc7Sjsg 
264c349dbc7Sjsg 	DECLARE_BITMAP(post_shadow_bitmap, GTT_ENTRY_NUM_IN_ONE_PAGE);
265c349dbc7Sjsg 	struct list_head post_shadow_list;
266c349dbc7Sjsg };
267c349dbc7Sjsg 
268c349dbc7Sjsg int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu);
269c349dbc7Sjsg 
270c349dbc7Sjsg int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu);
271c349dbc7Sjsg 
272c349dbc7Sjsg int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm);
273c349dbc7Sjsg 
274c349dbc7Sjsg void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm);
275c349dbc7Sjsg 
276c349dbc7Sjsg unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm,
277c349dbc7Sjsg 		unsigned long gma);
278c349dbc7Sjsg 
279c349dbc7Sjsg struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
280c349dbc7Sjsg 		u64 pdps[]);
281c349dbc7Sjsg 
282c349dbc7Sjsg struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
283c349dbc7Sjsg 		enum intel_gvt_gtt_type root_entry_type, u64 pdps[]);
284c349dbc7Sjsg 
285c349dbc7Sjsg int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[]);
286c349dbc7Sjsg 
287c349dbc7Sjsg int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
288c349dbc7Sjsg 	unsigned int off, void *p_data, unsigned int bytes);
289c349dbc7Sjsg 
290c349dbc7Sjsg int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
291c349dbc7Sjsg 	unsigned int off, void *p_data, unsigned int bytes);
292c349dbc7Sjsg 
293ad8b1aafSjsg void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu);
2945ca02815Sjsg void intel_gvt_restore_ggtt(struct intel_gvt *gvt);
295ad8b1aafSjsg 
296c349dbc7Sjsg #endif /* _GVT_GTT_H_ */
297