1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20c349dbc7Sjsg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21c349dbc7Sjsg * SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg * Authors:
24c349dbc7Sjsg * Kevin Tian <kevin.tian@intel.com>
25c349dbc7Sjsg *
26c349dbc7Sjsg * Contributors:
27c349dbc7Sjsg * Bing Niu <bing.niu@intel.com>
28c349dbc7Sjsg * Xu Han <xu.han@intel.com>
29c349dbc7Sjsg * Ping Gao <ping.a.gao@intel.com>
30c349dbc7Sjsg * Xiaoguang Chen <xiaoguang.chen@intel.com>
31c349dbc7Sjsg * Yang Liu <yang2.liu@intel.com>
32c349dbc7Sjsg * Tina Zhang <tina.zhang@intel.com>
33c349dbc7Sjsg *
34c349dbc7Sjsg */
35c349dbc7Sjsg
36c349dbc7Sjsg #include <uapi/drm/drm_fourcc.h>
37c349dbc7Sjsg #include "i915_drv.h"
38c349dbc7Sjsg #include "gvt.h"
39c349dbc7Sjsg #include "i915_pvinfo.h"
40*1bb76ff1Sjsg #include "i915_reg.h"
41c349dbc7Sjsg
42c349dbc7Sjsg #define PRIMARY_FORMAT_NUM 16
43c349dbc7Sjsg struct pixel_format {
44c349dbc7Sjsg int drm_format; /* Pixel format in DRM definition */
45c349dbc7Sjsg int bpp; /* Bits per pixel, 0 indicates invalid */
46*1bb76ff1Sjsg const char *desc; /* The description */
47c349dbc7Sjsg };
48c349dbc7Sjsg
49*1bb76ff1Sjsg static const struct pixel_format bdw_pixel_formats[] = {
50c349dbc7Sjsg {DRM_FORMAT_C8, 8, "8-bit Indexed"},
51c349dbc7Sjsg {DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
52c349dbc7Sjsg {DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
53c349dbc7Sjsg {DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
54c349dbc7Sjsg
55c349dbc7Sjsg {DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
56c349dbc7Sjsg {DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
57c349dbc7Sjsg
58c349dbc7Sjsg /* non-supported format has bpp default to 0 */
59c349dbc7Sjsg {0, 0, NULL},
60c349dbc7Sjsg };
61c349dbc7Sjsg
62*1bb76ff1Sjsg static const struct pixel_format skl_pixel_formats[] = {
63c349dbc7Sjsg {DRM_FORMAT_YUYV, 16, "16-bit packed YUYV (8:8:8:8 MSB-V:Y2:U:Y1)"},
64c349dbc7Sjsg {DRM_FORMAT_UYVY, 16, "16-bit packed UYVY (8:8:8:8 MSB-Y2:V:Y1:U)"},
65c349dbc7Sjsg {DRM_FORMAT_YVYU, 16, "16-bit packed YVYU (8:8:8:8 MSB-U:Y2:V:Y1)"},
66c349dbc7Sjsg {DRM_FORMAT_VYUY, 16, "16-bit packed VYUY (8:8:8:8 MSB-Y2:U:Y1:V)"},
67c349dbc7Sjsg
68c349dbc7Sjsg {DRM_FORMAT_C8, 8, "8-bit Indexed"},
69c349dbc7Sjsg {DRM_FORMAT_RGB565, 16, "16-bit BGRX (5:6:5 MSB-R:G:B)"},
70c349dbc7Sjsg {DRM_FORMAT_ABGR8888, 32, "32-bit RGBA (8:8:8:8 MSB-A:B:G:R)"},
71c349dbc7Sjsg {DRM_FORMAT_XBGR8888, 32, "32-bit RGBX (8:8:8:8 MSB-X:B:G:R)"},
72c349dbc7Sjsg
73c349dbc7Sjsg {DRM_FORMAT_ARGB8888, 32, "32-bit BGRA (8:8:8:8 MSB-A:R:G:B)"},
74c349dbc7Sjsg {DRM_FORMAT_XRGB8888, 32, "32-bit BGRX (8:8:8:8 MSB-X:R:G:B)"},
75c349dbc7Sjsg {DRM_FORMAT_XBGR2101010, 32, "32-bit RGBX (2:10:10:10 MSB-X:B:G:R)"},
76c349dbc7Sjsg {DRM_FORMAT_XRGB2101010, 32, "32-bit BGRX (2:10:10:10 MSB-X:R:G:B)"},
77c349dbc7Sjsg
78c349dbc7Sjsg /* non-supported format has bpp default to 0 */
79c349dbc7Sjsg {0, 0, NULL},
80c349dbc7Sjsg };
81c349dbc7Sjsg
bdw_format_to_drm(int format)82c349dbc7Sjsg static int bdw_format_to_drm(int format)
83c349dbc7Sjsg {
84c349dbc7Sjsg int bdw_pixel_formats_index = 6;
85c349dbc7Sjsg
86c349dbc7Sjsg switch (format) {
87*1bb76ff1Sjsg case DISP_FORMAT_8BPP:
88c349dbc7Sjsg bdw_pixel_formats_index = 0;
89c349dbc7Sjsg break;
90*1bb76ff1Sjsg case DISP_FORMAT_BGRX565:
91c349dbc7Sjsg bdw_pixel_formats_index = 1;
92c349dbc7Sjsg break;
93*1bb76ff1Sjsg case DISP_FORMAT_BGRX888:
94c349dbc7Sjsg bdw_pixel_formats_index = 2;
95c349dbc7Sjsg break;
96*1bb76ff1Sjsg case DISP_FORMAT_RGBX101010:
97c349dbc7Sjsg bdw_pixel_formats_index = 3;
98c349dbc7Sjsg break;
99*1bb76ff1Sjsg case DISP_FORMAT_BGRX101010:
100c349dbc7Sjsg bdw_pixel_formats_index = 4;
101c349dbc7Sjsg break;
102*1bb76ff1Sjsg case DISP_FORMAT_RGBX888:
103c349dbc7Sjsg bdw_pixel_formats_index = 5;
104c349dbc7Sjsg break;
105c349dbc7Sjsg
106c349dbc7Sjsg default:
107c349dbc7Sjsg break;
108c349dbc7Sjsg }
109c349dbc7Sjsg
110c349dbc7Sjsg return bdw_pixel_formats_index;
111c349dbc7Sjsg }
112c349dbc7Sjsg
skl_format_to_drm(int format,bool rgb_order,bool alpha,int yuv_order)113c349dbc7Sjsg static int skl_format_to_drm(int format, bool rgb_order, bool alpha,
114c349dbc7Sjsg int yuv_order)
115c349dbc7Sjsg {
116c349dbc7Sjsg int skl_pixel_formats_index = 12;
117c349dbc7Sjsg
118c349dbc7Sjsg switch (format) {
119c349dbc7Sjsg case PLANE_CTL_FORMAT_INDEXED:
120c349dbc7Sjsg skl_pixel_formats_index = 4;
121c349dbc7Sjsg break;
122c349dbc7Sjsg case PLANE_CTL_FORMAT_RGB_565:
123c349dbc7Sjsg skl_pixel_formats_index = 5;
124c349dbc7Sjsg break;
125c349dbc7Sjsg case PLANE_CTL_FORMAT_XRGB_8888:
126c349dbc7Sjsg if (rgb_order)
127c349dbc7Sjsg skl_pixel_formats_index = alpha ? 6 : 7;
128c349dbc7Sjsg else
129c349dbc7Sjsg skl_pixel_formats_index = alpha ? 8 : 9;
130c349dbc7Sjsg break;
131c349dbc7Sjsg case PLANE_CTL_FORMAT_XRGB_2101010:
132c349dbc7Sjsg skl_pixel_formats_index = rgb_order ? 10 : 11;
133c349dbc7Sjsg break;
134c349dbc7Sjsg case PLANE_CTL_FORMAT_YUV422:
135c349dbc7Sjsg skl_pixel_formats_index = yuv_order >> 16;
136c349dbc7Sjsg if (skl_pixel_formats_index > 3)
137c349dbc7Sjsg return -EINVAL;
138c349dbc7Sjsg break;
139c349dbc7Sjsg
140c349dbc7Sjsg default:
141c349dbc7Sjsg break;
142c349dbc7Sjsg }
143c349dbc7Sjsg
144c349dbc7Sjsg return skl_pixel_formats_index;
145c349dbc7Sjsg }
146c349dbc7Sjsg
intel_vgpu_get_stride(struct intel_vgpu * vgpu,int pipe,u32 tiled,int stride_mask,int bpp)147c349dbc7Sjsg static u32 intel_vgpu_get_stride(struct intel_vgpu *vgpu, int pipe,
148c349dbc7Sjsg u32 tiled, int stride_mask, int bpp)
149c349dbc7Sjsg {
150c349dbc7Sjsg struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
151c349dbc7Sjsg
152c349dbc7Sjsg u32 stride_reg = vgpu_vreg_t(vgpu, DSPSTRIDE(pipe)) & stride_mask;
153c349dbc7Sjsg u32 stride = stride_reg;
154c349dbc7Sjsg
1555ca02815Sjsg if (GRAPHICS_VER(dev_priv) >= 9) {
156c349dbc7Sjsg switch (tiled) {
157c349dbc7Sjsg case PLANE_CTL_TILED_LINEAR:
158c349dbc7Sjsg stride = stride_reg * 64;
159c349dbc7Sjsg break;
160c349dbc7Sjsg case PLANE_CTL_TILED_X:
161c349dbc7Sjsg stride = stride_reg * 512;
162c349dbc7Sjsg break;
163c349dbc7Sjsg case PLANE_CTL_TILED_Y:
164c349dbc7Sjsg stride = stride_reg * 128;
165c349dbc7Sjsg break;
166c349dbc7Sjsg case PLANE_CTL_TILED_YF:
167c349dbc7Sjsg if (bpp == 8)
168c349dbc7Sjsg stride = stride_reg * 64;
169c349dbc7Sjsg else if (bpp == 16 || bpp == 32 || bpp == 64)
170c349dbc7Sjsg stride = stride_reg * 128;
171c349dbc7Sjsg else
172c349dbc7Sjsg gvt_dbg_core("skl: unsupported bpp:%d\n", bpp);
173c349dbc7Sjsg break;
174c349dbc7Sjsg default:
175c349dbc7Sjsg gvt_dbg_core("skl: unsupported tile format:%x\n",
176c349dbc7Sjsg tiled);
177c349dbc7Sjsg }
178c349dbc7Sjsg }
179c349dbc7Sjsg
180c349dbc7Sjsg return stride;
181c349dbc7Sjsg }
182c349dbc7Sjsg
get_active_pipe(struct intel_vgpu * vgpu)183c349dbc7Sjsg static int get_active_pipe(struct intel_vgpu *vgpu)
184c349dbc7Sjsg {
185c349dbc7Sjsg int i;
186c349dbc7Sjsg
187c349dbc7Sjsg for (i = 0; i < I915_MAX_PIPES; i++)
188c349dbc7Sjsg if (pipe_is_enabled(vgpu, i))
189c349dbc7Sjsg break;
190c349dbc7Sjsg
191c349dbc7Sjsg return i;
192c349dbc7Sjsg }
193c349dbc7Sjsg
194c349dbc7Sjsg /**
195c349dbc7Sjsg * intel_vgpu_decode_primary_plane - Decode primary plane
196c349dbc7Sjsg * @vgpu: input vgpu
197c349dbc7Sjsg * @plane: primary plane to save decoded info
198c349dbc7Sjsg * This function is called for decoding plane
199c349dbc7Sjsg *
200c349dbc7Sjsg * Returns:
201c349dbc7Sjsg * 0 on success, non-zero if failed.
202c349dbc7Sjsg */
intel_vgpu_decode_primary_plane(struct intel_vgpu * vgpu,struct intel_vgpu_primary_plane_format * plane)203c349dbc7Sjsg int intel_vgpu_decode_primary_plane(struct intel_vgpu *vgpu,
204c349dbc7Sjsg struct intel_vgpu_primary_plane_format *plane)
205c349dbc7Sjsg {
206c349dbc7Sjsg struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
207c349dbc7Sjsg u32 val, fmt;
208c349dbc7Sjsg int pipe;
209c349dbc7Sjsg
210c349dbc7Sjsg pipe = get_active_pipe(vgpu);
211c349dbc7Sjsg if (pipe >= I915_MAX_PIPES)
212c349dbc7Sjsg return -ENODEV;
213c349dbc7Sjsg
214c349dbc7Sjsg val = vgpu_vreg_t(vgpu, DSPCNTR(pipe));
215*1bb76ff1Sjsg plane->enabled = !!(val & DISP_ENABLE);
216c349dbc7Sjsg if (!plane->enabled)
217c349dbc7Sjsg return -ENODEV;
218c349dbc7Sjsg
2195ca02815Sjsg if (GRAPHICS_VER(dev_priv) >= 9) {
220c349dbc7Sjsg plane->tiled = val & PLANE_CTL_TILED_MASK;
221c349dbc7Sjsg fmt = skl_format_to_drm(
222*1bb76ff1Sjsg val & PLANE_CTL_FORMAT_MASK_SKL,
223c349dbc7Sjsg val & PLANE_CTL_ORDER_RGBX,
224c349dbc7Sjsg val & PLANE_CTL_ALPHA_MASK,
225c349dbc7Sjsg val & PLANE_CTL_YUV422_ORDER_MASK);
226c349dbc7Sjsg
227c349dbc7Sjsg if (fmt >= ARRAY_SIZE(skl_pixel_formats)) {
228c349dbc7Sjsg gvt_vgpu_err("Out-of-bounds pixel format index\n");
229c349dbc7Sjsg return -EINVAL;
230c349dbc7Sjsg }
231c349dbc7Sjsg
232c349dbc7Sjsg plane->bpp = skl_pixel_formats[fmt].bpp;
233c349dbc7Sjsg plane->drm_format = skl_pixel_formats[fmt].drm_format;
234c349dbc7Sjsg } else {
235*1bb76ff1Sjsg plane->tiled = val & DISP_TILED;
236*1bb76ff1Sjsg fmt = bdw_format_to_drm(val & DISP_FORMAT_MASK);
237c349dbc7Sjsg plane->bpp = bdw_pixel_formats[fmt].bpp;
238c349dbc7Sjsg plane->drm_format = bdw_pixel_formats[fmt].drm_format;
239c349dbc7Sjsg }
240c349dbc7Sjsg
241c349dbc7Sjsg if (!plane->bpp) {
242c349dbc7Sjsg gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt);
243c349dbc7Sjsg return -EINVAL;
244c349dbc7Sjsg }
245c349dbc7Sjsg
246c349dbc7Sjsg plane->hw_format = fmt;
247c349dbc7Sjsg
248c349dbc7Sjsg plane->base = vgpu_vreg_t(vgpu, DSPSURF(pipe)) & I915_GTT_PAGE_MASK;
249c349dbc7Sjsg if (!vgpu_gmadr_is_valid(vgpu, plane->base))
250c349dbc7Sjsg return -EINVAL;
251c349dbc7Sjsg
252c349dbc7Sjsg plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
253c349dbc7Sjsg if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
254c349dbc7Sjsg gvt_vgpu_err("Translate primary plane gma 0x%x to gpa fail\n",
255c349dbc7Sjsg plane->base);
256c349dbc7Sjsg return -EINVAL;
257c349dbc7Sjsg }
258c349dbc7Sjsg
259c349dbc7Sjsg plane->stride = intel_vgpu_get_stride(vgpu, pipe, plane->tiled,
2605ca02815Sjsg (GRAPHICS_VER(dev_priv) >= 9) ?
261c349dbc7Sjsg (_PRI_PLANE_STRIDE_MASK >> 6) :
262c349dbc7Sjsg _PRI_PLANE_STRIDE_MASK, plane->bpp);
263c349dbc7Sjsg
264c349dbc7Sjsg plane->width = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) & _PIPE_H_SRCSZ_MASK) >>
265c349dbc7Sjsg _PIPE_H_SRCSZ_SHIFT;
266c349dbc7Sjsg plane->width += 1;
267c349dbc7Sjsg plane->height = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) &
268c349dbc7Sjsg _PIPE_V_SRCSZ_MASK) >> _PIPE_V_SRCSZ_SHIFT;
269c349dbc7Sjsg plane->height += 1; /* raw height is one minus the real value */
270c349dbc7Sjsg
271c349dbc7Sjsg val = vgpu_vreg_t(vgpu, DSPTILEOFF(pipe));
272c349dbc7Sjsg plane->x_offset = (val & _PRI_PLANE_X_OFF_MASK) >>
273c349dbc7Sjsg _PRI_PLANE_X_OFF_SHIFT;
274c349dbc7Sjsg plane->y_offset = (val & _PRI_PLANE_Y_OFF_MASK) >>
275c349dbc7Sjsg _PRI_PLANE_Y_OFF_SHIFT;
276c349dbc7Sjsg
277c349dbc7Sjsg return 0;
278c349dbc7Sjsg }
279c349dbc7Sjsg
280c349dbc7Sjsg #define CURSOR_FORMAT_NUM (1 << 6)
281c349dbc7Sjsg struct cursor_mode_format {
282c349dbc7Sjsg int drm_format; /* Pixel format in DRM definition */
283c349dbc7Sjsg u8 bpp; /* Bits per pixel; 0 indicates invalid */
284c349dbc7Sjsg u32 width; /* In pixel */
285c349dbc7Sjsg u32 height; /* In lines */
286*1bb76ff1Sjsg const char *desc; /* The description */
287c349dbc7Sjsg };
288c349dbc7Sjsg
289*1bb76ff1Sjsg static const struct cursor_mode_format cursor_pixel_formats[] = {
290c349dbc7Sjsg {DRM_FORMAT_ARGB8888, 32, 128, 128, "128x128 32bpp ARGB"},
291c349dbc7Sjsg {DRM_FORMAT_ARGB8888, 32, 256, 256, "256x256 32bpp ARGB"},
292c349dbc7Sjsg {DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
293c349dbc7Sjsg {DRM_FORMAT_ARGB8888, 32, 64, 64, "64x64 32bpp ARGB"},
294c349dbc7Sjsg
295c349dbc7Sjsg /* non-supported format has bpp default to 0 */
296c349dbc7Sjsg {0, 0, 0, 0, NULL},
297c349dbc7Sjsg };
298c349dbc7Sjsg
cursor_mode_to_drm(int mode)299c349dbc7Sjsg static int cursor_mode_to_drm(int mode)
300c349dbc7Sjsg {
301c349dbc7Sjsg int cursor_pixel_formats_index = 4;
302c349dbc7Sjsg
303c349dbc7Sjsg switch (mode) {
304c349dbc7Sjsg case MCURSOR_MODE_128_ARGB_AX:
305c349dbc7Sjsg cursor_pixel_formats_index = 0;
306c349dbc7Sjsg break;
307c349dbc7Sjsg case MCURSOR_MODE_256_ARGB_AX:
308c349dbc7Sjsg cursor_pixel_formats_index = 1;
309c349dbc7Sjsg break;
310c349dbc7Sjsg case MCURSOR_MODE_64_ARGB_AX:
311c349dbc7Sjsg cursor_pixel_formats_index = 2;
312c349dbc7Sjsg break;
313c349dbc7Sjsg case MCURSOR_MODE_64_32B_AX:
314c349dbc7Sjsg cursor_pixel_formats_index = 3;
315c349dbc7Sjsg break;
316c349dbc7Sjsg
317c349dbc7Sjsg default:
318c349dbc7Sjsg break;
319c349dbc7Sjsg }
320c349dbc7Sjsg
321c349dbc7Sjsg return cursor_pixel_formats_index;
322c349dbc7Sjsg }
323c349dbc7Sjsg
324c349dbc7Sjsg /**
325c349dbc7Sjsg * intel_vgpu_decode_cursor_plane - Decode sprite plane
326c349dbc7Sjsg * @vgpu: input vgpu
327c349dbc7Sjsg * @plane: cursor plane to save decoded info
328c349dbc7Sjsg * This function is called for decoding plane
329c349dbc7Sjsg *
330c349dbc7Sjsg * Returns:
331c349dbc7Sjsg * 0 on success, non-zero if failed.
332c349dbc7Sjsg */
intel_vgpu_decode_cursor_plane(struct intel_vgpu * vgpu,struct intel_vgpu_cursor_plane_format * plane)333c349dbc7Sjsg int intel_vgpu_decode_cursor_plane(struct intel_vgpu *vgpu,
334c349dbc7Sjsg struct intel_vgpu_cursor_plane_format *plane)
335c349dbc7Sjsg {
336c349dbc7Sjsg struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
337c349dbc7Sjsg u32 val, mode, index;
338c349dbc7Sjsg u32 alpha_plane, alpha_force;
339c349dbc7Sjsg int pipe;
340c349dbc7Sjsg
341c349dbc7Sjsg pipe = get_active_pipe(vgpu);
342c349dbc7Sjsg if (pipe >= I915_MAX_PIPES)
343c349dbc7Sjsg return -ENODEV;
344c349dbc7Sjsg
345c349dbc7Sjsg val = vgpu_vreg_t(vgpu, CURCNTR(pipe));
346*1bb76ff1Sjsg mode = val & MCURSOR_MODE_MASK;
347c349dbc7Sjsg plane->enabled = (mode != MCURSOR_MODE_DISABLE);
348c349dbc7Sjsg if (!plane->enabled)
349c349dbc7Sjsg return -ENODEV;
350c349dbc7Sjsg
351c349dbc7Sjsg index = cursor_mode_to_drm(mode);
352c349dbc7Sjsg
353c349dbc7Sjsg if (!cursor_pixel_formats[index].bpp) {
354c349dbc7Sjsg gvt_vgpu_err("Non-supported cursor mode (0x%x)\n", mode);
355c349dbc7Sjsg return -EINVAL;
356c349dbc7Sjsg }
357c349dbc7Sjsg plane->mode = mode;
358c349dbc7Sjsg plane->bpp = cursor_pixel_formats[index].bpp;
359c349dbc7Sjsg plane->drm_format = cursor_pixel_formats[index].drm_format;
360c349dbc7Sjsg plane->width = cursor_pixel_formats[index].width;
361c349dbc7Sjsg plane->height = cursor_pixel_formats[index].height;
362c349dbc7Sjsg
363c349dbc7Sjsg alpha_plane = (val & _CURSOR_ALPHA_PLANE_MASK) >>
364c349dbc7Sjsg _CURSOR_ALPHA_PLANE_SHIFT;
365c349dbc7Sjsg alpha_force = (val & _CURSOR_ALPHA_FORCE_MASK) >>
366c349dbc7Sjsg _CURSOR_ALPHA_FORCE_SHIFT;
367c349dbc7Sjsg if (alpha_plane || alpha_force)
368c349dbc7Sjsg gvt_dbg_core("alpha_plane=0x%x, alpha_force=0x%x\n",
369c349dbc7Sjsg alpha_plane, alpha_force);
370c349dbc7Sjsg
371c349dbc7Sjsg plane->base = vgpu_vreg_t(vgpu, CURBASE(pipe)) & I915_GTT_PAGE_MASK;
372c349dbc7Sjsg if (!vgpu_gmadr_is_valid(vgpu, plane->base))
373c349dbc7Sjsg return -EINVAL;
374c349dbc7Sjsg
375c349dbc7Sjsg plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
376c349dbc7Sjsg if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
377c349dbc7Sjsg gvt_vgpu_err("Translate cursor plane gma 0x%x to gpa fail\n",
378c349dbc7Sjsg plane->base);
379c349dbc7Sjsg return -EINVAL;
380c349dbc7Sjsg }
381c349dbc7Sjsg
382c349dbc7Sjsg val = vgpu_vreg_t(vgpu, CURPOS(pipe));
383c349dbc7Sjsg plane->x_pos = (val & _CURSOR_POS_X_MASK) >> _CURSOR_POS_X_SHIFT;
384c349dbc7Sjsg plane->x_sign = (val & _CURSOR_SIGN_X_MASK) >> _CURSOR_SIGN_X_SHIFT;
385c349dbc7Sjsg plane->y_pos = (val & _CURSOR_POS_Y_MASK) >> _CURSOR_POS_Y_SHIFT;
386c349dbc7Sjsg plane->y_sign = (val & _CURSOR_SIGN_Y_MASK) >> _CURSOR_SIGN_Y_SHIFT;
387c349dbc7Sjsg
388c349dbc7Sjsg plane->x_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_x_hot));
389c349dbc7Sjsg plane->y_hot = vgpu_vreg_t(vgpu, vgtif_reg(cursor_y_hot));
390c349dbc7Sjsg return 0;
391c349dbc7Sjsg }
392c349dbc7Sjsg
393c349dbc7Sjsg #define SPRITE_FORMAT_NUM (1 << 3)
394c349dbc7Sjsg
395*1bb76ff1Sjsg static const struct pixel_format sprite_pixel_formats[SPRITE_FORMAT_NUM] = {
396c349dbc7Sjsg [0x0] = {DRM_FORMAT_YUV422, 16, "YUV 16-bit 4:2:2 packed"},
397c349dbc7Sjsg [0x1] = {DRM_FORMAT_XRGB2101010, 32, "RGB 32-bit 2:10:10:10"},
398c349dbc7Sjsg [0x2] = {DRM_FORMAT_XRGB8888, 32, "RGB 32-bit 8:8:8:8"},
399c349dbc7Sjsg [0x4] = {DRM_FORMAT_AYUV, 32,
400c349dbc7Sjsg "YUV 32-bit 4:4:4 packed (8:8:8:8 MSB-X:Y:U:V)"},
401c349dbc7Sjsg };
402c349dbc7Sjsg
403c349dbc7Sjsg /**
404c349dbc7Sjsg * intel_vgpu_decode_sprite_plane - Decode sprite plane
405c349dbc7Sjsg * @vgpu: input vgpu
406c349dbc7Sjsg * @plane: sprite plane to save decoded info
407c349dbc7Sjsg * This function is called for decoding plane
408c349dbc7Sjsg *
409c349dbc7Sjsg * Returns:
410c349dbc7Sjsg * 0 on success, non-zero if failed.
411c349dbc7Sjsg */
intel_vgpu_decode_sprite_plane(struct intel_vgpu * vgpu,struct intel_vgpu_sprite_plane_format * plane)412c349dbc7Sjsg int intel_vgpu_decode_sprite_plane(struct intel_vgpu *vgpu,
413c349dbc7Sjsg struct intel_vgpu_sprite_plane_format *plane)
414c349dbc7Sjsg {
415c349dbc7Sjsg u32 val, fmt;
416c349dbc7Sjsg u32 color_order, yuv_order;
417c349dbc7Sjsg int drm_format;
418c349dbc7Sjsg int pipe;
419c349dbc7Sjsg
420c349dbc7Sjsg pipe = get_active_pipe(vgpu);
421c349dbc7Sjsg if (pipe >= I915_MAX_PIPES)
422c349dbc7Sjsg return -ENODEV;
423c349dbc7Sjsg
424c349dbc7Sjsg val = vgpu_vreg_t(vgpu, SPRCTL(pipe));
425c349dbc7Sjsg plane->enabled = !!(val & SPRITE_ENABLE);
426c349dbc7Sjsg if (!plane->enabled)
427c349dbc7Sjsg return -ENODEV;
428c349dbc7Sjsg
429c349dbc7Sjsg plane->tiled = !!(val & SPRITE_TILED);
430c349dbc7Sjsg color_order = !!(val & SPRITE_RGB_ORDER_RGBX);
431*1bb76ff1Sjsg yuv_order = (val & SPRITE_YUV_ORDER_MASK) >>
432c349dbc7Sjsg _SPRITE_YUV_ORDER_SHIFT;
433c349dbc7Sjsg
434*1bb76ff1Sjsg fmt = (val & SPRITE_FORMAT_MASK) >> _SPRITE_FMT_SHIFT;
435c349dbc7Sjsg if (!sprite_pixel_formats[fmt].bpp) {
436c349dbc7Sjsg gvt_vgpu_err("Non-supported pixel format (0x%x)\n", fmt);
437c349dbc7Sjsg return -EINVAL;
438c349dbc7Sjsg }
439c349dbc7Sjsg plane->hw_format = fmt;
440c349dbc7Sjsg plane->bpp = sprite_pixel_formats[fmt].bpp;
441c349dbc7Sjsg drm_format = sprite_pixel_formats[fmt].drm_format;
442c349dbc7Sjsg
443c349dbc7Sjsg /* Order of RGB values in an RGBxxx buffer may be ordered RGB or
444c349dbc7Sjsg * BGR depending on the state of the color_order field
445c349dbc7Sjsg */
446c349dbc7Sjsg if (!color_order) {
447c349dbc7Sjsg if (drm_format == DRM_FORMAT_XRGB2101010)
448c349dbc7Sjsg drm_format = DRM_FORMAT_XBGR2101010;
449c349dbc7Sjsg else if (drm_format == DRM_FORMAT_XRGB8888)
450c349dbc7Sjsg drm_format = DRM_FORMAT_XBGR8888;
451c349dbc7Sjsg }
452c349dbc7Sjsg
453c349dbc7Sjsg if (drm_format == DRM_FORMAT_YUV422) {
454c349dbc7Sjsg switch (yuv_order) {
455c349dbc7Sjsg case 0:
456c349dbc7Sjsg drm_format = DRM_FORMAT_YUYV;
457c349dbc7Sjsg break;
458c349dbc7Sjsg case 1:
459c349dbc7Sjsg drm_format = DRM_FORMAT_UYVY;
460c349dbc7Sjsg break;
461c349dbc7Sjsg case 2:
462c349dbc7Sjsg drm_format = DRM_FORMAT_YVYU;
463c349dbc7Sjsg break;
464c349dbc7Sjsg case 3:
465c349dbc7Sjsg drm_format = DRM_FORMAT_VYUY;
466c349dbc7Sjsg break;
467c349dbc7Sjsg default:
468c349dbc7Sjsg /* yuv_order has only 2 bits */
469c349dbc7Sjsg break;
470c349dbc7Sjsg }
471c349dbc7Sjsg }
472c349dbc7Sjsg
473c349dbc7Sjsg plane->drm_format = drm_format;
474c349dbc7Sjsg
475c349dbc7Sjsg plane->base = vgpu_vreg_t(vgpu, SPRSURF(pipe)) & I915_GTT_PAGE_MASK;
476c349dbc7Sjsg if (!vgpu_gmadr_is_valid(vgpu, plane->base))
477c349dbc7Sjsg return -EINVAL;
478c349dbc7Sjsg
479c349dbc7Sjsg plane->base_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm, plane->base);
480c349dbc7Sjsg if (plane->base_gpa == INTEL_GVT_INVALID_ADDR) {
481c349dbc7Sjsg gvt_vgpu_err("Translate sprite plane gma 0x%x to gpa fail\n",
482c349dbc7Sjsg plane->base);
483c349dbc7Sjsg return -EINVAL;
484c349dbc7Sjsg }
485c349dbc7Sjsg
486c349dbc7Sjsg plane->stride = vgpu_vreg_t(vgpu, SPRSTRIDE(pipe)) &
487c349dbc7Sjsg _SPRITE_STRIDE_MASK;
488c349dbc7Sjsg
489c349dbc7Sjsg val = vgpu_vreg_t(vgpu, SPRSIZE(pipe));
490c349dbc7Sjsg plane->height = (val & _SPRITE_SIZE_HEIGHT_MASK) >>
491c349dbc7Sjsg _SPRITE_SIZE_HEIGHT_SHIFT;
492c349dbc7Sjsg plane->width = (val & _SPRITE_SIZE_WIDTH_MASK) >>
493c349dbc7Sjsg _SPRITE_SIZE_WIDTH_SHIFT;
494c349dbc7Sjsg plane->height += 1; /* raw height is one minus the real value */
495c349dbc7Sjsg plane->width += 1; /* raw width is one minus the real value */
496c349dbc7Sjsg
497c349dbc7Sjsg val = vgpu_vreg_t(vgpu, SPRPOS(pipe));
498c349dbc7Sjsg plane->x_pos = (val & _SPRITE_POS_X_MASK) >> _SPRITE_POS_X_SHIFT;
499c349dbc7Sjsg plane->y_pos = (val & _SPRITE_POS_Y_MASK) >> _SPRITE_POS_Y_SHIFT;
500c349dbc7Sjsg
501c349dbc7Sjsg val = vgpu_vreg_t(vgpu, SPROFFSET(pipe));
502c349dbc7Sjsg plane->x_offset = (val & _SPRITE_OFFSET_START_X_MASK) >>
503c349dbc7Sjsg _SPRITE_OFFSET_START_X_SHIFT;
504c349dbc7Sjsg plane->y_offset = (val & _SPRITE_OFFSET_START_Y_MASK) >>
505c349dbc7Sjsg _SPRITE_OFFSET_START_Y_SHIFT;
506c349dbc7Sjsg
507c349dbc7Sjsg return 0;
508c349dbc7Sjsg }
509