xref: /openbsd-src/sys/dev/pci/drm/i915/gvt/dmabuf.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2017 Intel Corporation. All rights reserved.
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg  * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg  * Software.
14c349dbc7Sjsg  *
15c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18c349dbc7Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21c349dbc7Sjsg  * DEALINGS IN THE SOFTWARE.
22c349dbc7Sjsg  *
23c349dbc7Sjsg  * Authors:
24c349dbc7Sjsg  *    Zhiyuan Lv <zhiyuan.lv@intel.com>
25c349dbc7Sjsg  *
26c349dbc7Sjsg  * Contributors:
27c349dbc7Sjsg  *    Xiaoguang Chen
28c349dbc7Sjsg  *    Tina Zhang <tina.zhang@intel.com>
29c349dbc7Sjsg  */
30c349dbc7Sjsg 
31c349dbc7Sjsg #include <linux/dma-buf.h>
321bb76ff1Sjsg #include <linux/mdev.h>
331bb76ff1Sjsg 
341bb76ff1Sjsg #include <drm/drm_fourcc.h>
351bb76ff1Sjsg #include <drm/drm_plane.h>
361bb76ff1Sjsg 
371bb76ff1Sjsg #include "gem/i915_gem_dmabuf.h"
38c349dbc7Sjsg 
39c349dbc7Sjsg #include "i915_drv.h"
401bb76ff1Sjsg #include "i915_reg.h"
41c349dbc7Sjsg #include "gvt.h"
42c349dbc7Sjsg 
43c349dbc7Sjsg #define GEN8_DECODE_PTE(pte) (pte & GENMASK_ULL(63, 12))
44c349dbc7Sjsg 
vgpu_gem_get_pages(struct drm_i915_gem_object * obj)45*f005ef32Sjsg static int vgpu_gem_get_pages(struct drm_i915_gem_object *obj)
46c349dbc7Sjsg {
47c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
48c349dbc7Sjsg 	struct intel_vgpu *vgpu;
49c349dbc7Sjsg 	struct sg_table *st;
50c349dbc7Sjsg 	struct scatterlist *sg;
51c349dbc7Sjsg 	int i, j, ret;
52c349dbc7Sjsg 	gen8_pte_t __iomem *gtt_entries;
53c349dbc7Sjsg 	struct intel_vgpu_fb_info *fb_info;
54*f005ef32Sjsg 	unsigned int page_num; /* limited by sg_alloc_table */
55c349dbc7Sjsg 
56*f005ef32Sjsg 	if (overflows_type(obj->base.size >> PAGE_SHIFT, page_num))
57*f005ef32Sjsg 		return -E2BIG;
58*f005ef32Sjsg 
59*f005ef32Sjsg 	page_num = obj->base.size >> PAGE_SHIFT;
60c349dbc7Sjsg 	fb_info = (struct intel_vgpu_fb_info *)obj->gvt_info;
61c349dbc7Sjsg 	if (drm_WARN_ON(&dev_priv->drm, !fb_info))
62c349dbc7Sjsg 		return -ENODEV;
63c349dbc7Sjsg 
64c349dbc7Sjsg 	vgpu = fb_info->obj->vgpu;
65c349dbc7Sjsg 	if (drm_WARN_ON(&dev_priv->drm, !vgpu))
66c349dbc7Sjsg 		return -ENODEV;
67c349dbc7Sjsg 
68c349dbc7Sjsg 	st = kmalloc(sizeof(*st), GFP_KERNEL);
69c349dbc7Sjsg 	if (unlikely(!st))
70c349dbc7Sjsg 		return -ENOMEM;
71c349dbc7Sjsg 
72c349dbc7Sjsg 	ret = sg_alloc_table(st, page_num, GFP_KERNEL);
73c349dbc7Sjsg 	if (ret) {
74c349dbc7Sjsg 		kfree(st);
75c349dbc7Sjsg 		return ret;
76c349dbc7Sjsg 	}
771bb76ff1Sjsg 	gtt_entries = (gen8_pte_t __iomem *)to_gt(dev_priv)->ggtt->gsm +
78c349dbc7Sjsg 		(fb_info->start >> PAGE_SHIFT);
79c349dbc7Sjsg 	for_each_sg(st->sgl, sg, page_num, i) {
80c349dbc7Sjsg 		dma_addr_t dma_addr =
81c349dbc7Sjsg 			GEN8_DECODE_PTE(readq(&gtt_entries[i]));
821bb76ff1Sjsg 		if (intel_gvt_dma_pin_guest_page(vgpu, dma_addr)) {
83c349dbc7Sjsg 			ret = -EINVAL;
84c349dbc7Sjsg 			goto out;
85c349dbc7Sjsg 		}
86c349dbc7Sjsg 
87c349dbc7Sjsg 		sg->offset = 0;
88c349dbc7Sjsg 		sg->length = PAGE_SIZE;
89c349dbc7Sjsg 		sg_dma_len(sg) = PAGE_SIZE;
90c349dbc7Sjsg 		sg_dma_address(sg) = dma_addr;
91c349dbc7Sjsg 	}
92c349dbc7Sjsg 
93*f005ef32Sjsg 	__i915_gem_object_set_pages(obj, st);
94c349dbc7Sjsg out:
95c349dbc7Sjsg 	if (ret) {
96c349dbc7Sjsg 		dma_addr_t dma_addr;
97c349dbc7Sjsg 
98c349dbc7Sjsg 		for_each_sg(st->sgl, sg, i, j) {
99c349dbc7Sjsg 			dma_addr = sg_dma_address(sg);
100c349dbc7Sjsg 			if (dma_addr)
1011bb76ff1Sjsg 				intel_gvt_dma_unmap_guest_page(vgpu, dma_addr);
102c349dbc7Sjsg 		}
103c349dbc7Sjsg 		sg_free_table(st);
104c349dbc7Sjsg 		kfree(st);
105c349dbc7Sjsg 	}
106c349dbc7Sjsg 
107c349dbc7Sjsg 	return ret;
108c349dbc7Sjsg 
109c349dbc7Sjsg }
110c349dbc7Sjsg 
vgpu_gem_put_pages(struct drm_i915_gem_object * obj,struct sg_table * pages)111c349dbc7Sjsg static void vgpu_gem_put_pages(struct drm_i915_gem_object *obj,
112c349dbc7Sjsg 		struct sg_table *pages)
113c349dbc7Sjsg {
114c349dbc7Sjsg 	struct scatterlist *sg;
115c349dbc7Sjsg 
116c349dbc7Sjsg 	if (obj->base.dma_buf) {
117c349dbc7Sjsg 		struct intel_vgpu_fb_info *fb_info = obj->gvt_info;
118c349dbc7Sjsg 		struct intel_vgpu_dmabuf_obj *obj = fb_info->obj;
119c349dbc7Sjsg 		struct intel_vgpu *vgpu = obj->vgpu;
120c349dbc7Sjsg 		int i;
121c349dbc7Sjsg 
122c349dbc7Sjsg 		for_each_sg(pages->sgl, sg, fb_info->size, i)
1231bb76ff1Sjsg 			intel_gvt_dma_unmap_guest_page(vgpu,
124c349dbc7Sjsg 					       sg_dma_address(sg));
125c349dbc7Sjsg 	}
126c349dbc7Sjsg 
127c349dbc7Sjsg 	sg_free_table(pages);
128c349dbc7Sjsg 	kfree(pages);
129c349dbc7Sjsg }
130c349dbc7Sjsg 
dmabuf_gem_object_free(struct kref * kref)131c349dbc7Sjsg static void dmabuf_gem_object_free(struct kref *kref)
132c349dbc7Sjsg {
133c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *obj =
134c349dbc7Sjsg 		container_of(kref, struct intel_vgpu_dmabuf_obj, kref);
135c349dbc7Sjsg 	struct intel_vgpu *vgpu = obj->vgpu;
136c349dbc7Sjsg 	struct list_head *pos;
137c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
138c349dbc7Sjsg 
139*f005ef32Sjsg 	if (vgpu && test_bit(INTEL_VGPU_STATUS_ACTIVE, vgpu->status) &&
140*f005ef32Sjsg 	    !list_empty(&vgpu->dmabuf_obj_list_head)) {
141c349dbc7Sjsg 		list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
1421bb76ff1Sjsg 			dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
143c349dbc7Sjsg 			if (dmabuf_obj == obj) {
144c349dbc7Sjsg 				list_del(pos);
145c349dbc7Sjsg 				idr_remove(&vgpu->object_idr,
146c349dbc7Sjsg 					   dmabuf_obj->dmabuf_id);
147c349dbc7Sjsg 				kfree(dmabuf_obj->info);
148c349dbc7Sjsg 				kfree(dmabuf_obj);
149c349dbc7Sjsg 				break;
150c349dbc7Sjsg 			}
151c349dbc7Sjsg 		}
152c349dbc7Sjsg 	} else {
153c349dbc7Sjsg 		/* Free the orphan dmabuf_objs here */
154c349dbc7Sjsg 		kfree(obj->info);
155c349dbc7Sjsg 		kfree(obj);
156c349dbc7Sjsg 	}
157c349dbc7Sjsg }
158c349dbc7Sjsg 
159c349dbc7Sjsg 
dmabuf_obj_get(struct intel_vgpu_dmabuf_obj * obj)160c349dbc7Sjsg static inline void dmabuf_obj_get(struct intel_vgpu_dmabuf_obj *obj)
161c349dbc7Sjsg {
162c349dbc7Sjsg 	kref_get(&obj->kref);
163c349dbc7Sjsg }
164c349dbc7Sjsg 
dmabuf_obj_put(struct intel_vgpu_dmabuf_obj * obj)165c349dbc7Sjsg static inline void dmabuf_obj_put(struct intel_vgpu_dmabuf_obj *obj)
166c349dbc7Sjsg {
167c349dbc7Sjsg 	kref_put(&obj->kref, dmabuf_gem_object_free);
168c349dbc7Sjsg }
169c349dbc7Sjsg 
vgpu_gem_release(struct drm_i915_gem_object * gem_obj)170c349dbc7Sjsg static void vgpu_gem_release(struct drm_i915_gem_object *gem_obj)
171c349dbc7Sjsg {
172c349dbc7Sjsg 
173c349dbc7Sjsg 	struct intel_vgpu_fb_info *fb_info = gem_obj->gvt_info;
174c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *obj = fb_info->obj;
175c349dbc7Sjsg 	struct intel_vgpu *vgpu = obj->vgpu;
176c349dbc7Sjsg 
177c349dbc7Sjsg 	if (vgpu) {
178c349dbc7Sjsg 		mutex_lock(&vgpu->dmabuf_lock);
179c349dbc7Sjsg 		gem_obj->base.dma_buf = NULL;
180c349dbc7Sjsg 		dmabuf_obj_put(obj);
181c349dbc7Sjsg 		mutex_unlock(&vgpu->dmabuf_lock);
182c349dbc7Sjsg 	} else {
183c349dbc7Sjsg 		/* vgpu is NULL, as it has been removed already */
184c349dbc7Sjsg 		gem_obj->base.dma_buf = NULL;
185c349dbc7Sjsg 		dmabuf_obj_put(obj);
186c349dbc7Sjsg 	}
187c349dbc7Sjsg }
188c349dbc7Sjsg 
189c349dbc7Sjsg static const struct drm_i915_gem_object_ops intel_vgpu_gem_ops = {
190ad8b1aafSjsg 	.name = "i915_gem_object_vgpu",
191c349dbc7Sjsg 	.flags = I915_GEM_OBJECT_IS_PROXY,
192c349dbc7Sjsg 	.get_pages = vgpu_gem_get_pages,
193c349dbc7Sjsg 	.put_pages = vgpu_gem_put_pages,
194c349dbc7Sjsg 	.release = vgpu_gem_release,
195c349dbc7Sjsg };
196c349dbc7Sjsg 
vgpu_create_gem(struct drm_device * dev,struct intel_vgpu_fb_info * info)197c349dbc7Sjsg static struct drm_i915_gem_object *vgpu_create_gem(struct drm_device *dev,
198c349dbc7Sjsg 		struct intel_vgpu_fb_info *info)
199c349dbc7Sjsg {
200c349dbc7Sjsg 	static struct lock_class_key lock_class;
201c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
202c349dbc7Sjsg 	struct drm_i915_gem_object *obj;
203c349dbc7Sjsg 
204c349dbc7Sjsg 	obj = i915_gem_object_alloc();
205c349dbc7Sjsg 	if (obj == NULL)
206c349dbc7Sjsg 		return NULL;
207c349dbc7Sjsg 
208c349dbc7Sjsg 	drm_gem_private_object_init(dev, &obj->base,
209c349dbc7Sjsg 		roundup(info->size, PAGE_SIZE));
2105ca02815Sjsg 	i915_gem_object_init(obj, &intel_vgpu_gem_ops, &lock_class, 0);
211c349dbc7Sjsg 	i915_gem_object_set_readonly(obj);
212c349dbc7Sjsg 
213c349dbc7Sjsg 	obj->read_domains = I915_GEM_DOMAIN_GTT;
214c349dbc7Sjsg 	obj->write_domain = 0;
2155ca02815Sjsg 	if (GRAPHICS_VER(dev_priv) >= 9) {
216c349dbc7Sjsg 		unsigned int tiling_mode = 0;
217c349dbc7Sjsg 		unsigned int stride = 0;
218c349dbc7Sjsg 
219c349dbc7Sjsg 		switch (info->drm_format_mod) {
220c349dbc7Sjsg 		case DRM_FORMAT_MOD_LINEAR:
221c349dbc7Sjsg 			tiling_mode = I915_TILING_NONE;
222c349dbc7Sjsg 			break;
223c349dbc7Sjsg 		case I915_FORMAT_MOD_X_TILED:
224c349dbc7Sjsg 			tiling_mode = I915_TILING_X;
225c349dbc7Sjsg 			stride = info->stride;
226c349dbc7Sjsg 			break;
227c349dbc7Sjsg 		case I915_FORMAT_MOD_Y_TILED:
228c349dbc7Sjsg 		case I915_FORMAT_MOD_Yf_TILED:
229c349dbc7Sjsg 			tiling_mode = I915_TILING_Y;
230c349dbc7Sjsg 			stride = info->stride;
231c349dbc7Sjsg 			break;
232c349dbc7Sjsg 		default:
233c349dbc7Sjsg 			gvt_dbg_core("invalid drm_format_mod %llx for tiling\n",
234c349dbc7Sjsg 				     info->drm_format_mod);
235c349dbc7Sjsg 		}
236c349dbc7Sjsg 		obj->tiling_and_stride = tiling_mode | stride;
237c349dbc7Sjsg 	} else {
238c349dbc7Sjsg 		obj->tiling_and_stride = info->drm_format_mod ?
239c349dbc7Sjsg 					I915_TILING_X : 0;
240c349dbc7Sjsg 	}
241c349dbc7Sjsg 
242c349dbc7Sjsg 	return obj;
243c349dbc7Sjsg }
244c349dbc7Sjsg 
validate_hotspot(struct intel_vgpu_cursor_plane_format * c)245c349dbc7Sjsg static bool validate_hotspot(struct intel_vgpu_cursor_plane_format *c)
246c349dbc7Sjsg {
247c349dbc7Sjsg 	if (c && c->x_hot <= c->width && c->y_hot <= c->height)
248c349dbc7Sjsg 		return true;
249c349dbc7Sjsg 	else
250c349dbc7Sjsg 		return false;
251c349dbc7Sjsg }
252c349dbc7Sjsg 
vgpu_get_plane_info(struct drm_device * dev,struct intel_vgpu * vgpu,struct intel_vgpu_fb_info * info,int plane_id)253c349dbc7Sjsg static int vgpu_get_plane_info(struct drm_device *dev,
254c349dbc7Sjsg 		struct intel_vgpu *vgpu,
255c349dbc7Sjsg 		struct intel_vgpu_fb_info *info,
256c349dbc7Sjsg 		int plane_id)
257c349dbc7Sjsg {
258c349dbc7Sjsg 	struct intel_vgpu_primary_plane_format p;
259c349dbc7Sjsg 	struct intel_vgpu_cursor_plane_format c;
260c349dbc7Sjsg 	int ret, tile_height = 1;
261c349dbc7Sjsg 
262c349dbc7Sjsg 	memset(info, 0, sizeof(*info));
263c349dbc7Sjsg 
264c349dbc7Sjsg 	if (plane_id == DRM_PLANE_TYPE_PRIMARY) {
265c349dbc7Sjsg 		ret = intel_vgpu_decode_primary_plane(vgpu, &p);
266c349dbc7Sjsg 		if (ret)
267c349dbc7Sjsg 			return ret;
268c349dbc7Sjsg 		info->start = p.base;
269c349dbc7Sjsg 		info->start_gpa = p.base_gpa;
270c349dbc7Sjsg 		info->width = p.width;
271c349dbc7Sjsg 		info->height = p.height;
272c349dbc7Sjsg 		info->stride = p.stride;
273c349dbc7Sjsg 		info->drm_format = p.drm_format;
274c349dbc7Sjsg 
275c349dbc7Sjsg 		switch (p.tiled) {
276c349dbc7Sjsg 		case PLANE_CTL_TILED_LINEAR:
277c349dbc7Sjsg 			info->drm_format_mod = DRM_FORMAT_MOD_LINEAR;
278c349dbc7Sjsg 			break;
279c349dbc7Sjsg 		case PLANE_CTL_TILED_X:
280c349dbc7Sjsg 			info->drm_format_mod = I915_FORMAT_MOD_X_TILED;
281c349dbc7Sjsg 			tile_height = 8;
282c349dbc7Sjsg 			break;
283c349dbc7Sjsg 		case PLANE_CTL_TILED_Y:
284c349dbc7Sjsg 			info->drm_format_mod = I915_FORMAT_MOD_Y_TILED;
285c349dbc7Sjsg 			tile_height = 32;
286c349dbc7Sjsg 			break;
287c349dbc7Sjsg 		case PLANE_CTL_TILED_YF:
288c349dbc7Sjsg 			info->drm_format_mod = I915_FORMAT_MOD_Yf_TILED;
289c349dbc7Sjsg 			tile_height = 32;
290c349dbc7Sjsg 			break;
291c349dbc7Sjsg 		default:
292c349dbc7Sjsg 			gvt_vgpu_err("invalid tiling mode: %x\n", p.tiled);
293c349dbc7Sjsg 		}
294c349dbc7Sjsg 	} else if (plane_id == DRM_PLANE_TYPE_CURSOR) {
295c349dbc7Sjsg 		ret = intel_vgpu_decode_cursor_plane(vgpu, &c);
296c349dbc7Sjsg 		if (ret)
297c349dbc7Sjsg 			return ret;
298c349dbc7Sjsg 		info->start = c.base;
299c349dbc7Sjsg 		info->start_gpa = c.base_gpa;
300c349dbc7Sjsg 		info->width = c.width;
301c349dbc7Sjsg 		info->height = c.height;
302c349dbc7Sjsg 		info->stride = c.width * (c.bpp / 8);
303c349dbc7Sjsg 		info->drm_format = c.drm_format;
304c349dbc7Sjsg 		info->drm_format_mod = 0;
305c349dbc7Sjsg 		info->x_pos = c.x_pos;
306c349dbc7Sjsg 		info->y_pos = c.y_pos;
307c349dbc7Sjsg 
308c349dbc7Sjsg 		if (validate_hotspot(&c)) {
309c349dbc7Sjsg 			info->x_hot = c.x_hot;
310c349dbc7Sjsg 			info->y_hot = c.y_hot;
311c349dbc7Sjsg 		} else {
312c349dbc7Sjsg 			info->x_hot = UINT_MAX;
313c349dbc7Sjsg 			info->y_hot = UINT_MAX;
314c349dbc7Sjsg 		}
315c349dbc7Sjsg 	} else {
316c349dbc7Sjsg 		gvt_vgpu_err("invalid plane id:%d\n", plane_id);
317c349dbc7Sjsg 		return -EINVAL;
318c349dbc7Sjsg 	}
319c349dbc7Sjsg 
320c349dbc7Sjsg 	info->size = info->stride * roundup(info->height, tile_height);
321c349dbc7Sjsg 	if (info->size == 0) {
322c349dbc7Sjsg 		gvt_vgpu_err("fb size is zero\n");
323c349dbc7Sjsg 		return -EINVAL;
324c349dbc7Sjsg 	}
325c349dbc7Sjsg 
326c349dbc7Sjsg 	if (info->start & (PAGE_SIZE - 1)) {
327c349dbc7Sjsg 		gvt_vgpu_err("Not aligned fb address:0x%llx\n", info->start);
328c349dbc7Sjsg 		return -EFAULT;
329c349dbc7Sjsg 	}
330c349dbc7Sjsg 
331c349dbc7Sjsg 	if (!intel_gvt_ggtt_validate_range(vgpu, info->start, info->size)) {
332c349dbc7Sjsg 		gvt_vgpu_err("invalid gma addr\n");
333c349dbc7Sjsg 		return -EFAULT;
334c349dbc7Sjsg 	}
335c349dbc7Sjsg 
336c349dbc7Sjsg 	return 0;
337c349dbc7Sjsg }
338c349dbc7Sjsg 
339c349dbc7Sjsg static struct intel_vgpu_dmabuf_obj *
pick_dmabuf_by_info(struct intel_vgpu * vgpu,struct intel_vgpu_fb_info * latest_info)340c349dbc7Sjsg pick_dmabuf_by_info(struct intel_vgpu *vgpu,
341c349dbc7Sjsg 		    struct intel_vgpu_fb_info *latest_info)
342c349dbc7Sjsg {
343c349dbc7Sjsg 	struct list_head *pos;
344c349dbc7Sjsg 	struct intel_vgpu_fb_info *fb_info;
345c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj = NULL;
346c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *ret = NULL;
347c349dbc7Sjsg 
348c349dbc7Sjsg 	list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
3491bb76ff1Sjsg 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
3501bb76ff1Sjsg 		if (!dmabuf_obj->info)
351c349dbc7Sjsg 			continue;
352c349dbc7Sjsg 
353c349dbc7Sjsg 		fb_info = (struct intel_vgpu_fb_info *)dmabuf_obj->info;
354c349dbc7Sjsg 		if ((fb_info->start == latest_info->start) &&
355c349dbc7Sjsg 		    (fb_info->start_gpa == latest_info->start_gpa) &&
356c349dbc7Sjsg 		    (fb_info->size == latest_info->size) &&
357c349dbc7Sjsg 		    (fb_info->drm_format_mod == latest_info->drm_format_mod) &&
358c349dbc7Sjsg 		    (fb_info->drm_format == latest_info->drm_format) &&
359c349dbc7Sjsg 		    (fb_info->width == latest_info->width) &&
360c349dbc7Sjsg 		    (fb_info->height == latest_info->height)) {
361c349dbc7Sjsg 			ret = dmabuf_obj;
362c349dbc7Sjsg 			break;
363c349dbc7Sjsg 		}
364c349dbc7Sjsg 	}
365c349dbc7Sjsg 
366c349dbc7Sjsg 	return ret;
367c349dbc7Sjsg }
368c349dbc7Sjsg 
369c349dbc7Sjsg static struct intel_vgpu_dmabuf_obj *
pick_dmabuf_by_num(struct intel_vgpu * vgpu,u32 id)370c349dbc7Sjsg pick_dmabuf_by_num(struct intel_vgpu *vgpu, u32 id)
371c349dbc7Sjsg {
372c349dbc7Sjsg 	struct list_head *pos;
373c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj = NULL;
374c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *ret = NULL;
375c349dbc7Sjsg 
376c349dbc7Sjsg 	list_for_each(pos, &vgpu->dmabuf_obj_list_head) {
3771bb76ff1Sjsg 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
378c349dbc7Sjsg 		if (dmabuf_obj->dmabuf_id == id) {
379c349dbc7Sjsg 			ret = dmabuf_obj;
380c349dbc7Sjsg 			break;
381c349dbc7Sjsg 		}
382c349dbc7Sjsg 	}
383c349dbc7Sjsg 
384c349dbc7Sjsg 	return ret;
385c349dbc7Sjsg }
386c349dbc7Sjsg 
update_fb_info(struct vfio_device_gfx_plane_info * gvt_dmabuf,struct intel_vgpu_fb_info * fb_info)387c349dbc7Sjsg static void update_fb_info(struct vfio_device_gfx_plane_info *gvt_dmabuf,
388c349dbc7Sjsg 		      struct intel_vgpu_fb_info *fb_info)
389c349dbc7Sjsg {
390c349dbc7Sjsg 	gvt_dmabuf->drm_format = fb_info->drm_format;
391c349dbc7Sjsg 	gvt_dmabuf->drm_format_mod = fb_info->drm_format_mod;
392c349dbc7Sjsg 	gvt_dmabuf->width = fb_info->width;
393c349dbc7Sjsg 	gvt_dmabuf->height = fb_info->height;
394c349dbc7Sjsg 	gvt_dmabuf->stride = fb_info->stride;
395c349dbc7Sjsg 	gvt_dmabuf->size = fb_info->size;
396c349dbc7Sjsg 	gvt_dmabuf->x_pos = fb_info->x_pos;
397c349dbc7Sjsg 	gvt_dmabuf->y_pos = fb_info->y_pos;
398c349dbc7Sjsg 	gvt_dmabuf->x_hot = fb_info->x_hot;
399c349dbc7Sjsg 	gvt_dmabuf->y_hot = fb_info->y_hot;
400c349dbc7Sjsg }
401c349dbc7Sjsg 
intel_vgpu_query_plane(struct intel_vgpu * vgpu,void * args)402c349dbc7Sjsg int intel_vgpu_query_plane(struct intel_vgpu *vgpu, void *args)
403c349dbc7Sjsg {
404c349dbc7Sjsg 	struct drm_device *dev = &vgpu->gvt->gt->i915->drm;
405c349dbc7Sjsg 	struct vfio_device_gfx_plane_info *gfx_plane_info = args;
406c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
407c349dbc7Sjsg 	struct intel_vgpu_fb_info fb_info;
408c349dbc7Sjsg 	int ret = 0;
409c349dbc7Sjsg 
410c349dbc7Sjsg 	if (gfx_plane_info->flags == (VFIO_GFX_PLANE_TYPE_DMABUF |
411c349dbc7Sjsg 				       VFIO_GFX_PLANE_TYPE_PROBE))
412c349dbc7Sjsg 		return ret;
413c349dbc7Sjsg 	else if ((gfx_plane_info->flags & ~VFIO_GFX_PLANE_TYPE_DMABUF) ||
414c349dbc7Sjsg 			(!gfx_plane_info->flags))
415c349dbc7Sjsg 		return -EINVAL;
416c349dbc7Sjsg 
417c349dbc7Sjsg 	ret = vgpu_get_plane_info(dev, vgpu, &fb_info,
418c349dbc7Sjsg 					gfx_plane_info->drm_plane_type);
419c349dbc7Sjsg 	if (ret != 0)
420c349dbc7Sjsg 		goto out;
421c349dbc7Sjsg 
422c349dbc7Sjsg 	mutex_lock(&vgpu->dmabuf_lock);
423c349dbc7Sjsg 	/* If exists, pick up the exposed dmabuf_obj */
424c349dbc7Sjsg 	dmabuf_obj = pick_dmabuf_by_info(vgpu, &fb_info);
425c349dbc7Sjsg 	if (dmabuf_obj) {
426c349dbc7Sjsg 		update_fb_info(gfx_plane_info, &fb_info);
427c349dbc7Sjsg 		gfx_plane_info->dmabuf_id = dmabuf_obj->dmabuf_id;
428c349dbc7Sjsg 
429c349dbc7Sjsg 		/* This buffer may be released between query_plane ioctl and
430c349dbc7Sjsg 		 * get_dmabuf ioctl. Add the refcount to make sure it won't
431c349dbc7Sjsg 		 * be released between the two ioctls.
432c349dbc7Sjsg 		 */
433c349dbc7Sjsg 		if (!dmabuf_obj->initref) {
434c349dbc7Sjsg 			dmabuf_obj->initref = true;
435c349dbc7Sjsg 			dmabuf_obj_get(dmabuf_obj);
436c349dbc7Sjsg 		}
437c349dbc7Sjsg 		ret = 0;
438c349dbc7Sjsg 		gvt_dbg_dpy("vgpu%d: re-use dmabuf_obj ref %d, id %d\n",
439c349dbc7Sjsg 			    vgpu->id, kref_read(&dmabuf_obj->kref),
440c349dbc7Sjsg 			    gfx_plane_info->dmabuf_id);
441c349dbc7Sjsg 		mutex_unlock(&vgpu->dmabuf_lock);
442c349dbc7Sjsg 		goto out;
443c349dbc7Sjsg 	}
444c349dbc7Sjsg 
445c349dbc7Sjsg 	mutex_unlock(&vgpu->dmabuf_lock);
446c349dbc7Sjsg 
447c349dbc7Sjsg 	/* Need to allocate a new one*/
448c349dbc7Sjsg 	dmabuf_obj = kmalloc(sizeof(struct intel_vgpu_dmabuf_obj), GFP_KERNEL);
449c349dbc7Sjsg 	if (unlikely(!dmabuf_obj)) {
450c349dbc7Sjsg 		gvt_vgpu_err("alloc dmabuf_obj failed\n");
451c349dbc7Sjsg 		ret = -ENOMEM;
452c349dbc7Sjsg 		goto out;
453c349dbc7Sjsg 	}
454c349dbc7Sjsg 
455c349dbc7Sjsg 	dmabuf_obj->info = kmalloc(sizeof(struct intel_vgpu_fb_info),
456c349dbc7Sjsg 				   GFP_KERNEL);
457c349dbc7Sjsg 	if (unlikely(!dmabuf_obj->info)) {
458c349dbc7Sjsg 		gvt_vgpu_err("allocate intel vgpu fb info failed\n");
459c349dbc7Sjsg 		ret = -ENOMEM;
460c349dbc7Sjsg 		goto out_free_dmabuf;
461c349dbc7Sjsg 	}
462c349dbc7Sjsg 	memcpy(dmabuf_obj->info, &fb_info, sizeof(struct intel_vgpu_fb_info));
463c349dbc7Sjsg 
464c349dbc7Sjsg 	((struct intel_vgpu_fb_info *)dmabuf_obj->info)->obj = dmabuf_obj;
465c349dbc7Sjsg 
466c349dbc7Sjsg 	dmabuf_obj->vgpu = vgpu;
467c349dbc7Sjsg 
468c349dbc7Sjsg 	ret = idr_alloc(&vgpu->object_idr, dmabuf_obj, 1, 0, GFP_NOWAIT);
469c349dbc7Sjsg 	if (ret < 0)
470c349dbc7Sjsg 		goto out_free_info;
471c349dbc7Sjsg 	gfx_plane_info->dmabuf_id = ret;
472c349dbc7Sjsg 	dmabuf_obj->dmabuf_id = ret;
473c349dbc7Sjsg 
474c349dbc7Sjsg 	dmabuf_obj->initref = true;
475c349dbc7Sjsg 
476c349dbc7Sjsg 	kref_init(&dmabuf_obj->kref);
477c349dbc7Sjsg 
478c349dbc7Sjsg 	update_fb_info(gfx_plane_info, &fb_info);
479c349dbc7Sjsg 
480c349dbc7Sjsg 	INIT_LIST_HEAD(&dmabuf_obj->list);
481c349dbc7Sjsg 	mutex_lock(&vgpu->dmabuf_lock);
482c349dbc7Sjsg 	list_add_tail(&dmabuf_obj->list, &vgpu->dmabuf_obj_list_head);
483c349dbc7Sjsg 	mutex_unlock(&vgpu->dmabuf_lock);
484c349dbc7Sjsg 
485c349dbc7Sjsg 	gvt_dbg_dpy("vgpu%d: %s new dmabuf_obj ref %d, id %d\n", vgpu->id,
486c349dbc7Sjsg 		    __func__, kref_read(&dmabuf_obj->kref), ret);
487c349dbc7Sjsg 
488c349dbc7Sjsg 	return 0;
489c349dbc7Sjsg 
490c349dbc7Sjsg out_free_info:
491c349dbc7Sjsg 	kfree(dmabuf_obj->info);
492c349dbc7Sjsg out_free_dmabuf:
493c349dbc7Sjsg 	kfree(dmabuf_obj);
494c349dbc7Sjsg out:
495c349dbc7Sjsg 	/* ENODEV means plane isn't ready, which might be a normal case. */
496c349dbc7Sjsg 	return (ret == -ENODEV) ? 0 : ret;
497c349dbc7Sjsg }
498c349dbc7Sjsg 
499c349dbc7Sjsg /* To associate an exposed dmabuf with the dmabuf_obj */
intel_vgpu_get_dmabuf(struct intel_vgpu * vgpu,unsigned int dmabuf_id)500c349dbc7Sjsg int intel_vgpu_get_dmabuf(struct intel_vgpu *vgpu, unsigned int dmabuf_id)
501c349dbc7Sjsg {
502c349dbc7Sjsg 	struct drm_device *dev = &vgpu->gvt->gt->i915->drm;
503c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
504c349dbc7Sjsg 	struct drm_i915_gem_object *obj;
505c349dbc7Sjsg 	struct dma_buf *dmabuf;
506c349dbc7Sjsg 	int dmabuf_fd;
507c349dbc7Sjsg 	int ret = 0;
508c349dbc7Sjsg 
509c349dbc7Sjsg 	mutex_lock(&vgpu->dmabuf_lock);
510c349dbc7Sjsg 
511c349dbc7Sjsg 	dmabuf_obj = pick_dmabuf_by_num(vgpu, dmabuf_id);
512c349dbc7Sjsg 	if (dmabuf_obj == NULL) {
513c349dbc7Sjsg 		gvt_vgpu_err("invalid dmabuf id:%d\n", dmabuf_id);
514c349dbc7Sjsg 		ret = -EINVAL;
515c349dbc7Sjsg 		goto out;
516c349dbc7Sjsg 	}
517c349dbc7Sjsg 
518c349dbc7Sjsg 	obj = vgpu_create_gem(dev, dmabuf_obj->info);
519c349dbc7Sjsg 	if (obj == NULL) {
520c349dbc7Sjsg 		gvt_vgpu_err("create gvt gem obj failed\n");
521c349dbc7Sjsg 		ret = -ENOMEM;
522c349dbc7Sjsg 		goto out;
523c349dbc7Sjsg 	}
524c349dbc7Sjsg 
525c349dbc7Sjsg 	obj->gvt_info = dmabuf_obj->info;
526c349dbc7Sjsg 
527c349dbc7Sjsg 	dmabuf = i915_gem_prime_export(&obj->base, DRM_CLOEXEC | DRM_RDWR);
528c349dbc7Sjsg 	if (IS_ERR(dmabuf)) {
529c349dbc7Sjsg 		gvt_vgpu_err("export dma-buf failed\n");
530c349dbc7Sjsg 		ret = PTR_ERR(dmabuf);
531c349dbc7Sjsg 		goto out_free_gem;
532c349dbc7Sjsg 	}
533c349dbc7Sjsg 
534c349dbc7Sjsg 	ret = dma_buf_fd(dmabuf, DRM_CLOEXEC | DRM_RDWR);
535c349dbc7Sjsg 	if (ret < 0) {
536c349dbc7Sjsg 		gvt_vgpu_err("create dma-buf fd failed ret:%d\n", ret);
537c349dbc7Sjsg 		goto out_free_dmabuf;
538c349dbc7Sjsg 	}
539c349dbc7Sjsg 	dmabuf_fd = ret;
540c349dbc7Sjsg 
541c349dbc7Sjsg 	dmabuf_obj_get(dmabuf_obj);
542c349dbc7Sjsg 
543c349dbc7Sjsg 	if (dmabuf_obj->initref) {
544c349dbc7Sjsg 		dmabuf_obj->initref = false;
545c349dbc7Sjsg 		dmabuf_obj_put(dmabuf_obj);
546c349dbc7Sjsg 	}
547c349dbc7Sjsg 
548c349dbc7Sjsg 	mutex_unlock(&vgpu->dmabuf_lock);
549c349dbc7Sjsg 
550c349dbc7Sjsg 	gvt_dbg_dpy("vgpu%d: dmabuf:%d, dmabuf ref %d, fd:%d\n"
551c349dbc7Sjsg 		    "        file count: %ld, GEM ref: %d\n",
552c349dbc7Sjsg 		    vgpu->id, dmabuf_obj->dmabuf_id,
553c349dbc7Sjsg 		    kref_read(&dmabuf_obj->kref),
554c349dbc7Sjsg 		    dmabuf_fd,
555c349dbc7Sjsg 		    file_count(dmabuf->file),
556c349dbc7Sjsg 		    kref_read(&obj->base.refcount));
557c349dbc7Sjsg 
558c349dbc7Sjsg 	i915_gem_object_put(obj);
559c349dbc7Sjsg 
560c349dbc7Sjsg 	return dmabuf_fd;
561c349dbc7Sjsg 
562c349dbc7Sjsg out_free_dmabuf:
563c349dbc7Sjsg 	dma_buf_put(dmabuf);
564c349dbc7Sjsg out_free_gem:
565c349dbc7Sjsg 	i915_gem_object_put(obj);
566c349dbc7Sjsg out:
567c349dbc7Sjsg 	mutex_unlock(&vgpu->dmabuf_lock);
568c349dbc7Sjsg 	return ret;
569c349dbc7Sjsg }
570c349dbc7Sjsg 
intel_vgpu_dmabuf_cleanup(struct intel_vgpu * vgpu)571c349dbc7Sjsg void intel_vgpu_dmabuf_cleanup(struct intel_vgpu *vgpu)
572c349dbc7Sjsg {
573c349dbc7Sjsg 	struct list_head *pos, *n;
574c349dbc7Sjsg 	struct intel_vgpu_dmabuf_obj *dmabuf_obj;
575c349dbc7Sjsg 
576c349dbc7Sjsg 	mutex_lock(&vgpu->dmabuf_lock);
577c349dbc7Sjsg 	list_for_each_safe(pos, n, &vgpu->dmabuf_obj_list_head) {
5781bb76ff1Sjsg 		dmabuf_obj = list_entry(pos, struct intel_vgpu_dmabuf_obj, list);
579c349dbc7Sjsg 		dmabuf_obj->vgpu = NULL;
580c349dbc7Sjsg 
581c349dbc7Sjsg 		idr_remove(&vgpu->object_idr, dmabuf_obj->dmabuf_id);
582c349dbc7Sjsg 		list_del(pos);
583c349dbc7Sjsg 
584c349dbc7Sjsg 		/* dmabuf_obj might be freed in dmabuf_obj_put */
585c349dbc7Sjsg 		if (dmabuf_obj->initref) {
586c349dbc7Sjsg 			dmabuf_obj->initref = false;
587c349dbc7Sjsg 			dmabuf_obj_put(dmabuf_obj);
588c349dbc7Sjsg 		}
589c349dbc7Sjsg 
590c349dbc7Sjsg 	}
591c349dbc7Sjsg 	mutex_unlock(&vgpu->dmabuf_lock);
592c349dbc7Sjsg }
593