15ca02815Sjsg // SPDX-License-Identifier: MIT
2c349dbc7Sjsg /*
35ca02815Sjsg * Copyright © 2015 Intel Corporation
4c349dbc7Sjsg */
5c349dbc7Sjsg
6c349dbc7Sjsg #include "i915_drv.h"
7c349dbc7Sjsg
8c349dbc7Sjsg #include "intel_engine.h"
9c349dbc7Sjsg #include "intel_gt.h"
10f005ef32Sjsg #include "intel_gt_mcr.h"
111bb76ff1Sjsg #include "intel_gt_regs.h"
12c349dbc7Sjsg #include "intel_mocs.h"
13c349dbc7Sjsg #include "intel_ring.h"
14c349dbc7Sjsg
15c349dbc7Sjsg /* structures required */
16c349dbc7Sjsg struct drm_i915_mocs_entry {
17c349dbc7Sjsg u32 control_value;
18c349dbc7Sjsg u16 l3cc_value;
19c349dbc7Sjsg u16 used;
20c349dbc7Sjsg };
21c349dbc7Sjsg
22c349dbc7Sjsg struct drm_i915_mocs_table {
23c349dbc7Sjsg unsigned int size;
24c349dbc7Sjsg unsigned int n_entries;
25c349dbc7Sjsg const struct drm_i915_mocs_entry *table;
261bb76ff1Sjsg u8 uc_index;
271bb76ff1Sjsg u8 wb_index; /* Only used on HAS_L3_CCS_READ() platforms */
281bb76ff1Sjsg u8 unused_entries_index;
29c349dbc7Sjsg };
30c349dbc7Sjsg
31c349dbc7Sjsg /* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
32c349dbc7Sjsg #define _LE_CACHEABILITY(value) ((value) << 0)
33c349dbc7Sjsg #define _LE_TGT_CACHE(value) ((value) << 2)
34c349dbc7Sjsg #define LE_LRUM(value) ((value) << 4)
35c349dbc7Sjsg #define LE_AOM(value) ((value) << 6)
36c349dbc7Sjsg #define LE_RSC(value) ((value) << 7)
37c349dbc7Sjsg #define LE_SCC(value) ((value) << 8)
38c349dbc7Sjsg #define LE_PFM(value) ((value) << 11)
39c349dbc7Sjsg #define LE_SCF(value) ((value) << 14)
40c349dbc7Sjsg #define LE_COS(value) ((value) << 15)
41c349dbc7Sjsg #define LE_SSE(value) ((value) << 17)
42c349dbc7Sjsg
43f005ef32Sjsg /* Defines for the tables (GLOB_MOCS_0 - GLOB_MOCS_16) */
44f005ef32Sjsg #define _L4_CACHEABILITY(value) ((value) << 2)
45f005ef32Sjsg #define IG_PAT(value) ((value) << 8)
46f005ef32Sjsg
47c349dbc7Sjsg /* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
48c349dbc7Sjsg #define L3_ESC(value) ((value) << 0)
49c349dbc7Sjsg #define L3_SCC(value) ((value) << 1)
50c349dbc7Sjsg #define _L3_CACHEABILITY(value) ((value) << 4)
511bb76ff1Sjsg #define L3_GLBGO(value) ((value) << 6)
521bb76ff1Sjsg #define L3_LKUP(value) ((value) << 7)
53c349dbc7Sjsg
54c349dbc7Sjsg /* Helper defines */
55ad8b1aafSjsg #define GEN9_NUM_MOCS_ENTRIES 64 /* 63-64 are reserved, but configured. */
561bb76ff1Sjsg #define PVC_NUM_MOCS_ENTRIES 3
57f005ef32Sjsg #define MTL_NUM_MOCS_ENTRIES 16
58c349dbc7Sjsg
59c349dbc7Sjsg /* (e)LLC caching options */
60c349dbc7Sjsg /*
61c349dbc7Sjsg * Note: LE_0_PAGETABLE works only up to Gen11; for newer gens it means
62c349dbc7Sjsg * the same as LE_UC
63c349dbc7Sjsg */
64c349dbc7Sjsg #define LE_0_PAGETABLE _LE_CACHEABILITY(0)
65c349dbc7Sjsg #define LE_1_UC _LE_CACHEABILITY(1)
66c349dbc7Sjsg #define LE_2_WT _LE_CACHEABILITY(2)
67c349dbc7Sjsg #define LE_3_WB _LE_CACHEABILITY(3)
68c349dbc7Sjsg
69c349dbc7Sjsg /* Target cache */
70c349dbc7Sjsg #define LE_TC_0_PAGETABLE _LE_TGT_CACHE(0)
71c349dbc7Sjsg #define LE_TC_1_LLC _LE_TGT_CACHE(1)
72c349dbc7Sjsg #define LE_TC_2_LLC_ELLC _LE_TGT_CACHE(2)
73c349dbc7Sjsg #define LE_TC_3_LLC_ELLC_ALT _LE_TGT_CACHE(3)
74c349dbc7Sjsg
75c349dbc7Sjsg /* L3 caching options */
76c349dbc7Sjsg #define L3_0_DIRECT _L3_CACHEABILITY(0)
77c349dbc7Sjsg #define L3_1_UC _L3_CACHEABILITY(1)
78c349dbc7Sjsg #define L3_2_RESERVED _L3_CACHEABILITY(2)
79c349dbc7Sjsg #define L3_3_WB _L3_CACHEABILITY(3)
80c349dbc7Sjsg
81f005ef32Sjsg /* L4 caching options */
82f005ef32Sjsg #define L4_0_WB _L4_CACHEABILITY(0)
83f005ef32Sjsg #define L4_1_WT _L4_CACHEABILITY(1)
84f005ef32Sjsg #define L4_2_RESERVED _L4_CACHEABILITY(2)
85f005ef32Sjsg #define L4_3_UC _L4_CACHEABILITY(3)
86f005ef32Sjsg
87c349dbc7Sjsg #define MOCS_ENTRY(__idx, __control_value, __l3cc_value) \
88c349dbc7Sjsg [__idx] = { \
89c349dbc7Sjsg .control_value = __control_value, \
90c349dbc7Sjsg .l3cc_value = __l3cc_value, \
91c349dbc7Sjsg .used = 1, \
92c349dbc7Sjsg }
93c349dbc7Sjsg
94c349dbc7Sjsg /*
95c349dbc7Sjsg * MOCS tables
96c349dbc7Sjsg *
97c349dbc7Sjsg * These are the MOCS tables that are programmed across all the rings.
98c349dbc7Sjsg * The control value is programmed to all the rings that support the
99c349dbc7Sjsg * MOCS registers. While the l3cc_values are only programmed to the
100c349dbc7Sjsg * LNCFCMOCS0 - LNCFCMOCS32 registers.
101c349dbc7Sjsg *
102c349dbc7Sjsg * These tables are intended to be kept reasonably consistent across
103c349dbc7Sjsg * HW platforms, and for ICL+, be identical across OSes. To achieve
104c349dbc7Sjsg * that, for Icelake and above, list of entries is published as part
105c349dbc7Sjsg * of bspec.
106c349dbc7Sjsg *
107c349dbc7Sjsg * Entries not part of the following tables are undefined as far as
108c349dbc7Sjsg * userspace is concerned and shouldn't be relied upon. For Gen < 12
1091bb76ff1Sjsg * they will be initialized to PTE. Gen >= 12 don't have a setting for
1101bb76ff1Sjsg * PTE and those platforms except TGL/RKL will be initialized L3 WB to
1111bb76ff1Sjsg * catch accidental use of reserved and unused mocs indexes.
112c349dbc7Sjsg *
1135ca02815Sjsg * The last few entries are reserved by the hardware. For ICL+ they
114c349dbc7Sjsg * should be initialized according to bspec and never used, for older
115c349dbc7Sjsg * platforms they should never be written to.
116c349dbc7Sjsg *
1171bb76ff1Sjsg * NOTE1: These tables are part of bspec and defined as part of hardware
118c349dbc7Sjsg * interface for ICL+. For older platforms, they are part of kernel
119c349dbc7Sjsg * ABI. It is expected that, for specific hardware platform, existing
120c349dbc7Sjsg * entries will remain constant and the table will only be updated by
121c349dbc7Sjsg * adding new entries, filling unused positions.
1221bb76ff1Sjsg *
1231bb76ff1Sjsg * NOTE2: For GEN >= 12 except TGL and RKL, reserved and unspecified MOCS
1241bb76ff1Sjsg * indices have been set to L3 WB. These reserved entries should never
1251bb76ff1Sjsg * be used, they may be changed to low performant variants with better
1261bb76ff1Sjsg * coherency in the future if more entries are needed.
1271bb76ff1Sjsg * For TGL/RKL, all the unspecified MOCS indexes are mapped to L3 UC.
128c349dbc7Sjsg */
129c349dbc7Sjsg #define GEN9_MOCS_ENTRIES \
130c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_UNCACHED, \
131c349dbc7Sjsg LE_1_UC | LE_TC_2_LLC_ELLC, \
132c349dbc7Sjsg L3_1_UC), \
133c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_PTE, \
1345ca02815Sjsg LE_0_PAGETABLE | LE_TC_0_PAGETABLE | LE_LRUM(3), \
135c349dbc7Sjsg L3_3_WB)
136c349dbc7Sjsg
137c349dbc7Sjsg static const struct drm_i915_mocs_entry skl_mocs_table[] = {
138c349dbc7Sjsg GEN9_MOCS_ENTRIES,
139c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_CACHED,
140c349dbc7Sjsg LE_3_WB | LE_TC_2_LLC_ELLC | LE_LRUM(3),
141ad8b1aafSjsg L3_3_WB),
142ad8b1aafSjsg
143ad8b1aafSjsg /*
144ad8b1aafSjsg * mocs:63
145ad8b1aafSjsg * - used by the L3 for all of its evictions.
146ad8b1aafSjsg * Thus it is expected to allow LLC cacheability to enable coherent
147ad8b1aafSjsg * flows to be maintained.
148ad8b1aafSjsg * - used to force L3 uncachable cycles.
149ad8b1aafSjsg * Thus it is expected to make the surface L3 uncacheable.
150ad8b1aafSjsg */
151ad8b1aafSjsg MOCS_ENTRY(63,
152ad8b1aafSjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
153ad8b1aafSjsg L3_1_UC)
154c349dbc7Sjsg };
155c349dbc7Sjsg
156c349dbc7Sjsg /* NOTE: the LE_TGT_CACHE is not used on Broxton */
157c349dbc7Sjsg static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
158c349dbc7Sjsg GEN9_MOCS_ENTRIES,
159c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_CACHED,
160c349dbc7Sjsg LE_1_UC | LE_TC_2_LLC_ELLC | LE_LRUM(3),
161c349dbc7Sjsg L3_3_WB)
162c349dbc7Sjsg };
163c349dbc7Sjsg
164c349dbc7Sjsg #define GEN11_MOCS_ENTRIES \
165c349dbc7Sjsg /* Entries 0 and 1 are defined per-platform */ \
166c349dbc7Sjsg /* Base - L3 + LLC */ \
167c349dbc7Sjsg MOCS_ENTRY(2, \
168c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
169c349dbc7Sjsg L3_3_WB), \
170c349dbc7Sjsg /* Base - Uncached */ \
171c349dbc7Sjsg MOCS_ENTRY(3, \
172c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC, \
173c349dbc7Sjsg L3_1_UC), \
174c349dbc7Sjsg /* Base - L3 */ \
175c349dbc7Sjsg MOCS_ENTRY(4, \
176c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC, \
177c349dbc7Sjsg L3_3_WB), \
178c349dbc7Sjsg /* Base - LLC */ \
179c349dbc7Sjsg MOCS_ENTRY(5, \
180c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
181c349dbc7Sjsg L3_1_UC), \
182c349dbc7Sjsg /* Age 0 - LLC */ \
183c349dbc7Sjsg MOCS_ENTRY(6, \
184c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
185c349dbc7Sjsg L3_1_UC), \
186c349dbc7Sjsg /* Age 0 - L3 + LLC */ \
187c349dbc7Sjsg MOCS_ENTRY(7, \
188c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(1), \
189c349dbc7Sjsg L3_3_WB), \
190c349dbc7Sjsg /* Age: Don't Chg. - LLC */ \
191c349dbc7Sjsg MOCS_ENTRY(8, \
192c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
193c349dbc7Sjsg L3_1_UC), \
194c349dbc7Sjsg /* Age: Don't Chg. - L3 + LLC */ \
195c349dbc7Sjsg MOCS_ENTRY(9, \
196c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(2), \
197c349dbc7Sjsg L3_3_WB), \
198c349dbc7Sjsg /* No AOM - LLC */ \
199c349dbc7Sjsg MOCS_ENTRY(10, \
200c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
201c349dbc7Sjsg L3_1_UC), \
202c349dbc7Sjsg /* No AOM - L3 + LLC */ \
203c349dbc7Sjsg MOCS_ENTRY(11, \
204c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_AOM(1), \
205c349dbc7Sjsg L3_3_WB), \
206c349dbc7Sjsg /* No AOM; Age 0 - LLC */ \
207c349dbc7Sjsg MOCS_ENTRY(12, \
208c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
209c349dbc7Sjsg L3_1_UC), \
210c349dbc7Sjsg /* No AOM; Age 0 - L3 + LLC */ \
211c349dbc7Sjsg MOCS_ENTRY(13, \
212c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(1) | LE_AOM(1), \
213c349dbc7Sjsg L3_3_WB), \
214c349dbc7Sjsg /* No AOM; Age:DC - LLC */ \
215c349dbc7Sjsg MOCS_ENTRY(14, \
216c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
217c349dbc7Sjsg L3_1_UC), \
218c349dbc7Sjsg /* No AOM; Age:DC - L3 + LLC */ \
219c349dbc7Sjsg MOCS_ENTRY(15, \
220c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(2) | LE_AOM(1), \
221c349dbc7Sjsg L3_3_WB), \
2221bb76ff1Sjsg /* Bypass LLC - Uncached (EHL+) */ \
2231bb76ff1Sjsg MOCS_ENTRY(16, \
2241bb76ff1Sjsg LE_1_UC | LE_TC_1_LLC | LE_SCF(1), \
2251bb76ff1Sjsg L3_1_UC), \
2261bb76ff1Sjsg /* Bypass LLC - L3 (Read-Only) (EHL+) */ \
2271bb76ff1Sjsg MOCS_ENTRY(17, \
2281bb76ff1Sjsg LE_1_UC | LE_TC_1_LLC | LE_SCF(1), \
2291bb76ff1Sjsg L3_3_WB), \
230c349dbc7Sjsg /* Self-Snoop - L3 + LLC */ \
231c349dbc7Sjsg MOCS_ENTRY(18, \
232c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SSE(3), \
233c349dbc7Sjsg L3_3_WB), \
234c349dbc7Sjsg /* Skip Caching - L3 + LLC(12.5%) */ \
235c349dbc7Sjsg MOCS_ENTRY(19, \
236c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(7), \
237c349dbc7Sjsg L3_3_WB), \
238c349dbc7Sjsg /* Skip Caching - L3 + LLC(25%) */ \
239c349dbc7Sjsg MOCS_ENTRY(20, \
240c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(3), \
241c349dbc7Sjsg L3_3_WB), \
242c349dbc7Sjsg /* Skip Caching - L3 + LLC(50%) */ \
243c349dbc7Sjsg MOCS_ENTRY(21, \
244c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_SCC(1), \
245c349dbc7Sjsg L3_3_WB), \
246c349dbc7Sjsg /* Skip Caching - L3 + LLC(75%) */ \
247c349dbc7Sjsg MOCS_ENTRY(22, \
248c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(3), \
249c349dbc7Sjsg L3_3_WB), \
250c349dbc7Sjsg /* Skip Caching - L3 + LLC(87.5%) */ \
251c349dbc7Sjsg MOCS_ENTRY(23, \
252c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3) | LE_RSC(1) | LE_SCC(7), \
253c349dbc7Sjsg L3_3_WB), \
254c349dbc7Sjsg /* HW Reserved - SW program but never use */ \
255c349dbc7Sjsg MOCS_ENTRY(62, \
256c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
257c349dbc7Sjsg L3_1_UC), \
258c349dbc7Sjsg /* HW Reserved - SW program but never use */ \
259c349dbc7Sjsg MOCS_ENTRY(63, \
260c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3), \
261c349dbc7Sjsg L3_1_UC)
262c349dbc7Sjsg
263c349dbc7Sjsg static const struct drm_i915_mocs_entry tgl_mocs_table[] = {
264ad8b1aafSjsg /*
265ad8b1aafSjsg * NOTE:
266ad8b1aafSjsg * Reserved and unspecified MOCS indices have been set to (L3 + LCC).
267ad8b1aafSjsg * These reserved entries should never be used, they may be changed
268ad8b1aafSjsg * to low performant variants with better coherency in the future if
269ad8b1aafSjsg * more entries are needed. We are programming index I915_MOCS_PTE(1)
270ad8b1aafSjsg * only, __init_mocs_table() take care to program unused index with
271ad8b1aafSjsg * this entry.
272ad8b1aafSjsg */
273ad8b1aafSjsg MOCS_ENTRY(I915_MOCS_PTE,
274ad8b1aafSjsg LE_0_PAGETABLE | LE_TC_0_PAGETABLE,
275ad8b1aafSjsg L3_1_UC),
276c349dbc7Sjsg GEN11_MOCS_ENTRIES,
277c349dbc7Sjsg
278c349dbc7Sjsg /* Implicitly enable L1 - HDC:L1 + L3 + LLC */
279c349dbc7Sjsg MOCS_ENTRY(48,
280c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
281c349dbc7Sjsg L3_3_WB),
282c349dbc7Sjsg /* Implicitly enable L1 - HDC:L1 + L3 */
283c349dbc7Sjsg MOCS_ENTRY(49,
284c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC,
285c349dbc7Sjsg L3_3_WB),
286c349dbc7Sjsg /* Implicitly enable L1 - HDC:L1 + LLC */
287c349dbc7Sjsg MOCS_ENTRY(50,
288c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
289c349dbc7Sjsg L3_1_UC),
290c349dbc7Sjsg /* Implicitly enable L1 - HDC:L1 */
291c349dbc7Sjsg MOCS_ENTRY(51,
292c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC,
293c349dbc7Sjsg L3_1_UC),
294c349dbc7Sjsg /* HW Special Case (CCS) */
295c349dbc7Sjsg MOCS_ENTRY(60,
296c349dbc7Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
297c349dbc7Sjsg L3_1_UC),
298c349dbc7Sjsg /* HW Special Case (Displayable) */
299c349dbc7Sjsg MOCS_ENTRY(61,
300c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC,
301c349dbc7Sjsg L3_3_WB),
302c349dbc7Sjsg };
303c349dbc7Sjsg
304c349dbc7Sjsg static const struct drm_i915_mocs_entry icl_mocs_table[] = {
305c349dbc7Sjsg /* Base - Uncached (Deprecated) */
306c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_UNCACHED,
307c349dbc7Sjsg LE_1_UC | LE_TC_1_LLC,
308c349dbc7Sjsg L3_1_UC),
309c349dbc7Sjsg /* Base - L3 + LeCC:PAT (Deprecated) */
310c349dbc7Sjsg MOCS_ENTRY(I915_MOCS_PTE,
3115ca02815Sjsg LE_0_PAGETABLE | LE_TC_0_PAGETABLE,
312c349dbc7Sjsg L3_3_WB),
313c349dbc7Sjsg
314c349dbc7Sjsg GEN11_MOCS_ENTRIES
315c349dbc7Sjsg };
316c349dbc7Sjsg
3175ca02815Sjsg static const struct drm_i915_mocs_entry dg1_mocs_table[] = {
3185ca02815Sjsg
3195ca02815Sjsg /* UC */
3205ca02815Sjsg MOCS_ENTRY(1, 0, L3_1_UC),
3215ca02815Sjsg /* WB - L3 */
3225ca02815Sjsg MOCS_ENTRY(5, 0, L3_3_WB),
3235ca02815Sjsg /* WB - L3 50% */
3245ca02815Sjsg MOCS_ENTRY(6, 0, L3_ESC(1) | L3_SCC(1) | L3_3_WB),
3255ca02815Sjsg /* WB - L3 25% */
3265ca02815Sjsg MOCS_ENTRY(7, 0, L3_ESC(1) | L3_SCC(3) | L3_3_WB),
3275ca02815Sjsg /* WB - L3 12.5% */
3285ca02815Sjsg MOCS_ENTRY(8, 0, L3_ESC(1) | L3_SCC(7) | L3_3_WB),
3295ca02815Sjsg
3305ca02815Sjsg /* HDC:L1 + L3 */
3315ca02815Sjsg MOCS_ENTRY(48, 0, L3_3_WB),
3325ca02815Sjsg /* HDC:L1 */
3335ca02815Sjsg MOCS_ENTRY(49, 0, L3_1_UC),
3345ca02815Sjsg
3355ca02815Sjsg /* HW Reserved */
3365ca02815Sjsg MOCS_ENTRY(60, 0, L3_1_UC),
3375ca02815Sjsg MOCS_ENTRY(61, 0, L3_1_UC),
3385ca02815Sjsg MOCS_ENTRY(62, 0, L3_1_UC),
3395ca02815Sjsg MOCS_ENTRY(63, 0, L3_1_UC),
3405ca02815Sjsg };
3415ca02815Sjsg
3421bb76ff1Sjsg static const struct drm_i915_mocs_entry gen12_mocs_table[] = {
3431bb76ff1Sjsg GEN11_MOCS_ENTRIES,
3441bb76ff1Sjsg /* Implicitly enable L1 - HDC:L1 + L3 + LLC */
3451bb76ff1Sjsg MOCS_ENTRY(48,
3461bb76ff1Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
3471bb76ff1Sjsg L3_3_WB),
3481bb76ff1Sjsg /* Implicitly enable L1 - HDC:L1 + L3 */
3491bb76ff1Sjsg MOCS_ENTRY(49,
3501bb76ff1Sjsg LE_1_UC | LE_TC_1_LLC,
3511bb76ff1Sjsg L3_3_WB),
3521bb76ff1Sjsg /* Implicitly enable L1 - HDC:L1 + LLC */
3531bb76ff1Sjsg MOCS_ENTRY(50,
3541bb76ff1Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
3551bb76ff1Sjsg L3_1_UC),
3561bb76ff1Sjsg /* Implicitly enable L1 - HDC:L1 */
3571bb76ff1Sjsg MOCS_ENTRY(51,
3581bb76ff1Sjsg LE_1_UC | LE_TC_1_LLC,
3591bb76ff1Sjsg L3_1_UC),
3601bb76ff1Sjsg /* HW Special Case (CCS) */
3611bb76ff1Sjsg MOCS_ENTRY(60,
3621bb76ff1Sjsg LE_3_WB | LE_TC_1_LLC | LE_LRUM(3),
3631bb76ff1Sjsg L3_1_UC),
3641bb76ff1Sjsg /* HW Special Case (Displayable) */
3651bb76ff1Sjsg MOCS_ENTRY(61,
3661bb76ff1Sjsg LE_1_UC | LE_TC_1_LLC,
3671bb76ff1Sjsg L3_3_WB),
3681bb76ff1Sjsg };
3691bb76ff1Sjsg
3701bb76ff1Sjsg static const struct drm_i915_mocs_entry xehpsdv_mocs_table[] = {
3711bb76ff1Sjsg /* wa_1608975824 */
3721bb76ff1Sjsg MOCS_ENTRY(0, 0, L3_3_WB | L3_LKUP(1)),
3731bb76ff1Sjsg
3741bb76ff1Sjsg /* UC - Coherent; GO:L3 */
3751bb76ff1Sjsg MOCS_ENTRY(1, 0, L3_1_UC | L3_LKUP(1)),
3761bb76ff1Sjsg /* UC - Coherent; GO:Memory */
3771bb76ff1Sjsg MOCS_ENTRY(2, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)),
3781bb76ff1Sjsg /* UC - Non-Coherent; GO:Memory */
3791bb76ff1Sjsg MOCS_ENTRY(3, 0, L3_1_UC | L3_GLBGO(1)),
3801bb76ff1Sjsg /* UC - Non-Coherent; GO:L3 */
3811bb76ff1Sjsg MOCS_ENTRY(4, 0, L3_1_UC),
3821bb76ff1Sjsg
3831bb76ff1Sjsg /* WB */
3841bb76ff1Sjsg MOCS_ENTRY(5, 0, L3_3_WB | L3_LKUP(1)),
3851bb76ff1Sjsg
3861bb76ff1Sjsg /* HW Reserved - SW program but never use. */
3871bb76ff1Sjsg MOCS_ENTRY(48, 0, L3_3_WB | L3_LKUP(1)),
3881bb76ff1Sjsg MOCS_ENTRY(49, 0, L3_1_UC | L3_LKUP(1)),
3891bb76ff1Sjsg MOCS_ENTRY(60, 0, L3_1_UC),
3901bb76ff1Sjsg MOCS_ENTRY(61, 0, L3_1_UC),
3911bb76ff1Sjsg MOCS_ENTRY(62, 0, L3_1_UC),
3921bb76ff1Sjsg MOCS_ENTRY(63, 0, L3_1_UC),
3931bb76ff1Sjsg };
3941bb76ff1Sjsg
3951bb76ff1Sjsg static const struct drm_i915_mocs_entry dg2_mocs_table[] = {
3961bb76ff1Sjsg /* UC - Coherent; GO:L3 */
3971bb76ff1Sjsg MOCS_ENTRY(0, 0, L3_1_UC | L3_LKUP(1)),
3981bb76ff1Sjsg /* UC - Coherent; GO:Memory */
3991bb76ff1Sjsg MOCS_ENTRY(1, 0, L3_1_UC | L3_GLBGO(1) | L3_LKUP(1)),
4001bb76ff1Sjsg /* UC - Non-Coherent; GO:Memory */
4011bb76ff1Sjsg MOCS_ENTRY(2, 0, L3_1_UC | L3_GLBGO(1)),
4021bb76ff1Sjsg
4031bb76ff1Sjsg /* WB - LC */
4041bb76ff1Sjsg MOCS_ENTRY(3, 0, L3_3_WB | L3_LKUP(1)),
4051bb76ff1Sjsg };
4061bb76ff1Sjsg
4071bb76ff1Sjsg static const struct drm_i915_mocs_entry pvc_mocs_table[] = {
4081bb76ff1Sjsg /* Error */
4091bb76ff1Sjsg MOCS_ENTRY(0, 0, L3_3_WB),
4101bb76ff1Sjsg
4111bb76ff1Sjsg /* UC */
4121bb76ff1Sjsg MOCS_ENTRY(1, 0, L3_1_UC),
4131bb76ff1Sjsg
4141bb76ff1Sjsg /* WB */
4151bb76ff1Sjsg MOCS_ENTRY(2, 0, L3_3_WB),
4161bb76ff1Sjsg };
4171bb76ff1Sjsg
418f005ef32Sjsg static const struct drm_i915_mocs_entry mtl_mocs_table[] = {
419f005ef32Sjsg /* Error - Reserved for Non-Use */
420f005ef32Sjsg MOCS_ENTRY(0,
421f005ef32Sjsg IG_PAT(0),
422f005ef32Sjsg L3_LKUP(1) | L3_3_WB),
423f005ef32Sjsg /* Cached - L3 + L4 */
424f005ef32Sjsg MOCS_ENTRY(1,
425f005ef32Sjsg IG_PAT(1),
426f005ef32Sjsg L3_LKUP(1) | L3_3_WB),
427f005ef32Sjsg /* L4 - GO:L3 */
428f005ef32Sjsg MOCS_ENTRY(2,
429f005ef32Sjsg IG_PAT(1),
430f005ef32Sjsg L3_LKUP(1) | L3_1_UC),
431f005ef32Sjsg /* Uncached - GO:L3 */
432f005ef32Sjsg MOCS_ENTRY(3,
433f005ef32Sjsg IG_PAT(1) | L4_3_UC,
434f005ef32Sjsg L3_LKUP(1) | L3_1_UC),
435f005ef32Sjsg /* L4 - GO:Mem */
436f005ef32Sjsg MOCS_ENTRY(4,
437f005ef32Sjsg IG_PAT(1),
438f005ef32Sjsg L3_LKUP(1) | L3_GLBGO(1) | L3_1_UC),
439f005ef32Sjsg /* Uncached - GO:Mem */
440f005ef32Sjsg MOCS_ENTRY(5,
441f005ef32Sjsg IG_PAT(1) | L4_3_UC,
442f005ef32Sjsg L3_LKUP(1) | L3_GLBGO(1) | L3_1_UC),
443f005ef32Sjsg /* L4 - L3:NoLKUP; GO:L3 */
444f005ef32Sjsg MOCS_ENTRY(6,
445f005ef32Sjsg IG_PAT(1),
446f005ef32Sjsg L3_1_UC),
447f005ef32Sjsg /* Uncached - L3:NoLKUP; GO:L3 */
448f005ef32Sjsg MOCS_ENTRY(7,
449f005ef32Sjsg IG_PAT(1) | L4_3_UC,
450f005ef32Sjsg L3_1_UC),
451f005ef32Sjsg /* L4 - L3:NoLKUP; GO:Mem */
452f005ef32Sjsg MOCS_ENTRY(8,
453f005ef32Sjsg IG_PAT(1),
454f005ef32Sjsg L3_GLBGO(1) | L3_1_UC),
455f005ef32Sjsg /* Uncached - L3:NoLKUP; GO:Mem */
456f005ef32Sjsg MOCS_ENTRY(9,
457f005ef32Sjsg IG_PAT(1) | L4_3_UC,
458f005ef32Sjsg L3_GLBGO(1) | L3_1_UC),
459f005ef32Sjsg /* Display - L3; L4:WT */
460f005ef32Sjsg MOCS_ENTRY(14,
461f005ef32Sjsg IG_PAT(1) | L4_1_WT,
462f005ef32Sjsg L3_LKUP(1) | L3_3_WB),
463f005ef32Sjsg /* CCS - Non-Displayable */
464f005ef32Sjsg MOCS_ENTRY(15,
465f005ef32Sjsg IG_PAT(1),
466f005ef32Sjsg L3_GLBGO(1) | L3_1_UC),
467f005ef32Sjsg };
468f005ef32Sjsg
469c349dbc7Sjsg enum {
470c349dbc7Sjsg HAS_GLOBAL_MOCS = BIT(0),
471c349dbc7Sjsg HAS_ENGINE_MOCS = BIT(1),
472c349dbc7Sjsg HAS_RENDER_L3CC = BIT(2),
473c349dbc7Sjsg };
474c349dbc7Sjsg
has_l3cc(const struct drm_i915_private * i915)475c349dbc7Sjsg static bool has_l3cc(const struct drm_i915_private *i915)
476c349dbc7Sjsg {
477c349dbc7Sjsg return true;
478c349dbc7Sjsg }
479c349dbc7Sjsg
has_global_mocs(const struct drm_i915_private * i915)480c349dbc7Sjsg static bool has_global_mocs(const struct drm_i915_private *i915)
481c349dbc7Sjsg {
482c349dbc7Sjsg return HAS_GLOBAL_MOCS_REGISTERS(i915);
483c349dbc7Sjsg }
484c349dbc7Sjsg
has_mocs(const struct drm_i915_private * i915)485c349dbc7Sjsg static bool has_mocs(const struct drm_i915_private *i915)
486c349dbc7Sjsg {
487c349dbc7Sjsg return !IS_DGFX(i915);
488c349dbc7Sjsg }
489c349dbc7Sjsg
get_mocs_settings(const struct drm_i915_private * i915,struct drm_i915_mocs_table * table)490c349dbc7Sjsg static unsigned int get_mocs_settings(const struct drm_i915_private *i915,
491c349dbc7Sjsg struct drm_i915_mocs_table *table)
492c349dbc7Sjsg {
493c349dbc7Sjsg unsigned int flags;
494c349dbc7Sjsg
4951bb76ff1Sjsg memset(table, 0, sizeof(struct drm_i915_mocs_table));
4961bb76ff1Sjsg
4971bb76ff1Sjsg table->unused_entries_index = I915_MOCS_PTE;
498*ddf58b8fSjsg if (IS_GFX_GT_IP_RANGE(&i915->gt0, IP_VER(12, 70), IP_VER(12, 71))) {
499f005ef32Sjsg table->size = ARRAY_SIZE(mtl_mocs_table);
500f005ef32Sjsg table->table = mtl_mocs_table;
501f005ef32Sjsg table->n_entries = MTL_NUM_MOCS_ENTRIES;
502f005ef32Sjsg table->uc_index = 9;
503f005ef32Sjsg table->unused_entries_index = 1;
504f005ef32Sjsg } else if (IS_PONTEVECCHIO(i915)) {
5051bb76ff1Sjsg table->size = ARRAY_SIZE(pvc_mocs_table);
5061bb76ff1Sjsg table->table = pvc_mocs_table;
5071bb76ff1Sjsg table->n_entries = PVC_NUM_MOCS_ENTRIES;
5081bb76ff1Sjsg table->uc_index = 1;
5091bb76ff1Sjsg table->wb_index = 2;
5101bb76ff1Sjsg table->unused_entries_index = 2;
5111bb76ff1Sjsg } else if (IS_DG2(i915)) {
5121bb76ff1Sjsg table->size = ARRAY_SIZE(dg2_mocs_table);
5131bb76ff1Sjsg table->table = dg2_mocs_table;
5141bb76ff1Sjsg table->uc_index = 1;
5151bb76ff1Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5161bb76ff1Sjsg table->unused_entries_index = 3;
5171bb76ff1Sjsg } else if (IS_XEHPSDV(i915)) {
5181bb76ff1Sjsg table->size = ARRAY_SIZE(xehpsdv_mocs_table);
5191bb76ff1Sjsg table->table = xehpsdv_mocs_table;
5201bb76ff1Sjsg table->uc_index = 2;
5211bb76ff1Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5221bb76ff1Sjsg table->unused_entries_index = 5;
5231bb76ff1Sjsg } else if (IS_DG1(i915)) {
5245ca02815Sjsg table->size = ARRAY_SIZE(dg1_mocs_table);
5255ca02815Sjsg table->table = dg1_mocs_table;
5261bb76ff1Sjsg table->uc_index = 1;
5275ca02815Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5281bb76ff1Sjsg table->uc_index = 1;
5291bb76ff1Sjsg table->unused_entries_index = 5;
5301bb76ff1Sjsg } else if (IS_TIGERLAKE(i915) || IS_ROCKETLAKE(i915)) {
5311bb76ff1Sjsg /* For TGL/RKL, Can't be changed now for ABI reasons */
532c349dbc7Sjsg table->size = ARRAY_SIZE(tgl_mocs_table);
533c349dbc7Sjsg table->table = tgl_mocs_table;
534ad8b1aafSjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5351bb76ff1Sjsg table->uc_index = 3;
5361bb76ff1Sjsg } else if (GRAPHICS_VER(i915) >= 12) {
5371bb76ff1Sjsg table->size = ARRAY_SIZE(gen12_mocs_table);
5381bb76ff1Sjsg table->table = gen12_mocs_table;
5391bb76ff1Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5401bb76ff1Sjsg table->uc_index = 3;
5411bb76ff1Sjsg table->unused_entries_index = 2;
5425ca02815Sjsg } else if (GRAPHICS_VER(i915) == 11) {
543c349dbc7Sjsg table->size = ARRAY_SIZE(icl_mocs_table);
544c349dbc7Sjsg table->table = icl_mocs_table;
545ad8b1aafSjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
5465ca02815Sjsg } else if (IS_GEN9_BC(i915)) {
547c349dbc7Sjsg table->size = ARRAY_SIZE(skl_mocs_table);
548c349dbc7Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
549c349dbc7Sjsg table->table = skl_mocs_table;
550c349dbc7Sjsg } else if (IS_GEN9_LP(i915)) {
551c349dbc7Sjsg table->size = ARRAY_SIZE(broxton_mocs_table);
552c349dbc7Sjsg table->n_entries = GEN9_NUM_MOCS_ENTRIES;
553c349dbc7Sjsg table->table = broxton_mocs_table;
554c349dbc7Sjsg } else {
5555ca02815Sjsg drm_WARN_ONCE(&i915->drm, GRAPHICS_VER(i915) >= 9,
556c349dbc7Sjsg "Platform that should have a MOCS table does not.\n");
557c349dbc7Sjsg return 0;
558c349dbc7Sjsg }
559c349dbc7Sjsg
560c349dbc7Sjsg if (GEM_DEBUG_WARN_ON(table->size > table->n_entries))
561c349dbc7Sjsg return 0;
562c349dbc7Sjsg
563c349dbc7Sjsg /* WaDisableSkipCaching:skl,bxt,kbl,glk */
5645ca02815Sjsg if (GRAPHICS_VER(i915) == 9) {
565c349dbc7Sjsg int i;
566c349dbc7Sjsg
567c349dbc7Sjsg for (i = 0; i < table->size; i++)
568c349dbc7Sjsg if (GEM_DEBUG_WARN_ON(table->table[i].l3cc_value &
569c349dbc7Sjsg (L3_ESC(1) | L3_SCC(0x7))))
570c349dbc7Sjsg return 0;
571c349dbc7Sjsg }
572c349dbc7Sjsg
573c349dbc7Sjsg flags = 0;
574c349dbc7Sjsg if (has_mocs(i915)) {
575c349dbc7Sjsg if (has_global_mocs(i915))
576c349dbc7Sjsg flags |= HAS_GLOBAL_MOCS;
577c349dbc7Sjsg else
578c349dbc7Sjsg flags |= HAS_ENGINE_MOCS;
579c349dbc7Sjsg }
580c349dbc7Sjsg if (has_l3cc(i915))
581c349dbc7Sjsg flags |= HAS_RENDER_L3CC;
582c349dbc7Sjsg
583c349dbc7Sjsg return flags;
584c349dbc7Sjsg }
585c349dbc7Sjsg
586c349dbc7Sjsg /*
5871bb76ff1Sjsg * Get control_value from MOCS entry taking into account when it's not used
5881bb76ff1Sjsg * then if unused_entries_index is non-zero then its value will be returned
5891bb76ff1Sjsg * otherwise I915_MOCS_PTE's value is returned in this case.
590c349dbc7Sjsg */
get_entry_control(const struct drm_i915_mocs_table * table,unsigned int index)591c349dbc7Sjsg static u32 get_entry_control(const struct drm_i915_mocs_table *table,
592c349dbc7Sjsg unsigned int index)
593c349dbc7Sjsg {
594c349dbc7Sjsg if (index < table->size && table->table[index].used)
595c349dbc7Sjsg return table->table[index].control_value;
5961bb76ff1Sjsg return table->table[table->unused_entries_index].control_value;
597c349dbc7Sjsg }
598c349dbc7Sjsg
599c349dbc7Sjsg #define for_each_mocs(mocs, t, i) \
600c349dbc7Sjsg for (i = 0; \
601c349dbc7Sjsg i < (t)->n_entries ? (mocs = get_entry_control((t), i)), 1 : 0;\
602c349dbc7Sjsg i++)
603c349dbc7Sjsg
__init_mocs_table(struct intel_uncore * uncore,const struct drm_i915_mocs_table * table,u32 addr)604c349dbc7Sjsg static void __init_mocs_table(struct intel_uncore *uncore,
605c349dbc7Sjsg const struct drm_i915_mocs_table *table,
606c349dbc7Sjsg u32 addr)
607c349dbc7Sjsg {
608c349dbc7Sjsg unsigned int i;
609c349dbc7Sjsg u32 mocs;
610c349dbc7Sjsg
6111bb76ff1Sjsg drm_WARN_ONCE(&uncore->i915->drm, !table->unused_entries_index,
6121bb76ff1Sjsg "Unused entries index should have been defined\n");
613c349dbc7Sjsg for_each_mocs(mocs, table, i)
614c349dbc7Sjsg intel_uncore_write_fw(uncore, _MMIO(addr + i * 4), mocs);
615c349dbc7Sjsg }
616c349dbc7Sjsg
mocs_offset(const struct intel_engine_cs * engine)617c349dbc7Sjsg static u32 mocs_offset(const struct intel_engine_cs *engine)
618c349dbc7Sjsg {
619c349dbc7Sjsg static const u32 offset[] = {
620c349dbc7Sjsg [RCS0] = __GEN9_RCS0_MOCS0,
621c349dbc7Sjsg [VCS0] = __GEN9_VCS0_MOCS0,
622c349dbc7Sjsg [VCS1] = __GEN9_VCS1_MOCS0,
623c349dbc7Sjsg [VECS0] = __GEN9_VECS0_MOCS0,
624c349dbc7Sjsg [BCS0] = __GEN9_BCS0_MOCS0,
625c349dbc7Sjsg [VCS2] = __GEN11_VCS2_MOCS0,
626c349dbc7Sjsg };
627c349dbc7Sjsg
628c349dbc7Sjsg GEM_BUG_ON(engine->id >= ARRAY_SIZE(offset));
629c349dbc7Sjsg return offset[engine->id];
630c349dbc7Sjsg }
631c349dbc7Sjsg
init_mocs_table(struct intel_engine_cs * engine,const struct drm_i915_mocs_table * table)632c349dbc7Sjsg static void init_mocs_table(struct intel_engine_cs *engine,
633c349dbc7Sjsg const struct drm_i915_mocs_table *table)
634c349dbc7Sjsg {
635c349dbc7Sjsg __init_mocs_table(engine->uncore, table, mocs_offset(engine));
636c349dbc7Sjsg }
637c349dbc7Sjsg
638c349dbc7Sjsg /*
6391bb76ff1Sjsg * Get l3cc_value from MOCS entry taking into account when it's not used
6401bb76ff1Sjsg * then if unused_entries_index is not zero then its value will be returned
6411bb76ff1Sjsg * otherwise I915_MOCS_PTE's value is returned in this case.
642c349dbc7Sjsg */
get_entry_l3cc(const struct drm_i915_mocs_table * table,unsigned int index)643c349dbc7Sjsg static u16 get_entry_l3cc(const struct drm_i915_mocs_table *table,
644c349dbc7Sjsg unsigned int index)
645c349dbc7Sjsg {
646c349dbc7Sjsg if (index < table->size && table->table[index].used)
647c349dbc7Sjsg return table->table[index].l3cc_value;
6481bb76ff1Sjsg return table->table[table->unused_entries_index].l3cc_value;
649c349dbc7Sjsg }
650c349dbc7Sjsg
l3cc_combine(u16 low,u16 high)6515ca02815Sjsg static u32 l3cc_combine(u16 low, u16 high)
652c349dbc7Sjsg {
653c349dbc7Sjsg return low | (u32)high << 16;
654c349dbc7Sjsg }
655c349dbc7Sjsg
656c349dbc7Sjsg #define for_each_l3cc(l3cc, t, i) \
657c349dbc7Sjsg for (i = 0; \
658c349dbc7Sjsg i < ((t)->n_entries + 1) / 2 ? \
659c349dbc7Sjsg (l3cc = l3cc_combine(get_entry_l3cc((t), 2 * i), \
660c349dbc7Sjsg get_entry_l3cc((t), 2 * i + 1))), 1 : \
661c349dbc7Sjsg 0; \
662c349dbc7Sjsg i++)
663c349dbc7Sjsg
init_l3cc_table(struct intel_gt * gt,const struct drm_i915_mocs_table * table)664f005ef32Sjsg static void init_l3cc_table(struct intel_gt *gt,
665c349dbc7Sjsg const struct drm_i915_mocs_table *table)
666c349dbc7Sjsg {
667f005ef32Sjsg unsigned long flags;
668c349dbc7Sjsg unsigned int i;
669c349dbc7Sjsg u32 l3cc;
670c349dbc7Sjsg
671f005ef32Sjsg intel_gt_mcr_lock(gt, &flags);
672c349dbc7Sjsg for_each_l3cc(l3cc, table, i)
673f005ef32Sjsg if (GRAPHICS_VER_FULL(gt->i915) >= IP_VER(12, 50))
674f005ef32Sjsg intel_gt_mcr_multicast_write_fw(gt, XEHP_LNCFCMOCS(i), l3cc);
675f005ef32Sjsg else
676f005ef32Sjsg intel_uncore_write_fw(gt->uncore, GEN9_LNCFCMOCS(i), l3cc);
677f005ef32Sjsg intel_gt_mcr_unlock(gt, flags);
678c349dbc7Sjsg }
679c349dbc7Sjsg
intel_mocs_init_engine(struct intel_engine_cs * engine)680c349dbc7Sjsg void intel_mocs_init_engine(struct intel_engine_cs *engine)
681c349dbc7Sjsg {
682c349dbc7Sjsg struct drm_i915_mocs_table table;
683c349dbc7Sjsg unsigned int flags;
684c349dbc7Sjsg
685c349dbc7Sjsg /* Called under a blanket forcewake */
686c349dbc7Sjsg assert_forcewakes_active(engine->uncore, FORCEWAKE_ALL);
687c349dbc7Sjsg
688c349dbc7Sjsg flags = get_mocs_settings(engine->i915, &table);
689c349dbc7Sjsg if (!flags)
690c349dbc7Sjsg return;
691c349dbc7Sjsg
692c349dbc7Sjsg /* Platforms with global MOCS do not need per-engine initialization. */
693c349dbc7Sjsg if (flags & HAS_ENGINE_MOCS)
694c349dbc7Sjsg init_mocs_table(engine, &table);
695c349dbc7Sjsg
696c349dbc7Sjsg if (flags & HAS_RENDER_L3CC && engine->class == RENDER_CLASS)
697f005ef32Sjsg init_l3cc_table(engine->gt, &table);
698c349dbc7Sjsg }
699c349dbc7Sjsg
global_mocs_offset(void)700c349dbc7Sjsg static u32 global_mocs_offset(void)
701c349dbc7Sjsg {
702c349dbc7Sjsg return i915_mmio_reg_offset(GEN12_GLOBAL_MOCS(0));
703c349dbc7Sjsg }
704c349dbc7Sjsg
intel_set_mocs_index(struct intel_gt * gt)7051bb76ff1Sjsg void intel_set_mocs_index(struct intel_gt *gt)
7061bb76ff1Sjsg {
7071bb76ff1Sjsg struct drm_i915_mocs_table table;
7081bb76ff1Sjsg
7091bb76ff1Sjsg get_mocs_settings(gt->i915, &table);
7101bb76ff1Sjsg gt->mocs.uc_index = table.uc_index;
7111bb76ff1Sjsg if (HAS_L3_CCS_READ(gt->i915))
7121bb76ff1Sjsg gt->mocs.wb_index = table.wb_index;
7131bb76ff1Sjsg }
7141bb76ff1Sjsg
intel_mocs_init(struct intel_gt * gt)715c349dbc7Sjsg void intel_mocs_init(struct intel_gt *gt)
716c349dbc7Sjsg {
717c349dbc7Sjsg struct drm_i915_mocs_table table;
718c349dbc7Sjsg unsigned int flags;
719c349dbc7Sjsg
720c349dbc7Sjsg /*
721c349dbc7Sjsg * LLC and eDRAM control values are not applicable to dgfx
722c349dbc7Sjsg */
723c349dbc7Sjsg flags = get_mocs_settings(gt->i915, &table);
724c349dbc7Sjsg if (flags & HAS_GLOBAL_MOCS)
725c349dbc7Sjsg __init_mocs_table(gt->uncore, &table, global_mocs_offset());
7261bb76ff1Sjsg
7271bb76ff1Sjsg /*
7281bb76ff1Sjsg * Initialize the L3CC table as part of mocs initalization to make
7291bb76ff1Sjsg * sure the LNCFCMOCSx registers are programmed for the subsequent
7301bb76ff1Sjsg * memory transactions including guc transactions
7311bb76ff1Sjsg */
7321bb76ff1Sjsg if (flags & HAS_RENDER_L3CC)
733f005ef32Sjsg init_l3cc_table(gt, &table);
734c349dbc7Sjsg }
735c349dbc7Sjsg
736c349dbc7Sjsg #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
737c349dbc7Sjsg #include "selftest_mocs.c"
738c349dbc7Sjsg #endif
739