1c349dbc7Sjsg // SPDX-License-Identifier: MIT
2c349dbc7Sjsg /*
3c349dbc7Sjsg * Copyright © 2020 Intel Corporation
4c349dbc7Sjsg */
5c349dbc7Sjsg
6c349dbc7Sjsg #include <linux/log2.h>
7c349dbc7Sjsg
81bb76ff1Sjsg #include "gem/i915_gem_internal.h"
91bb76ff1Sjsg
10c349dbc7Sjsg #include "gen6_ppgtt.h"
11c349dbc7Sjsg #include "i915_scatterlist.h"
12c349dbc7Sjsg #include "i915_trace.h"
13c349dbc7Sjsg #include "i915_vgpu.h"
141bb76ff1Sjsg #include "intel_gt_regs.h"
151bb76ff1Sjsg #include "intel_engine_regs.h"
16c349dbc7Sjsg #include "intel_gt.h"
17c349dbc7Sjsg
18c349dbc7Sjsg /* Write pde (index) from the page directory @pd to the page table @pt */
gen6_write_pde(const struct gen6_ppgtt * ppgtt,const unsigned int pde,const struct i915_page_table * pt)195ca02815Sjsg static void gen6_write_pde(const struct gen6_ppgtt *ppgtt,
20c349dbc7Sjsg const unsigned int pde,
21c349dbc7Sjsg const struct i915_page_table *pt)
22c349dbc7Sjsg {
23ad8b1aafSjsg dma_addr_t addr = pt ? px_dma(pt) : px_dma(ppgtt->base.vm.scratch[1]);
24ad8b1aafSjsg
25c349dbc7Sjsg /* Caller needs to make sure the write completes if necessary */
26ad8b1aafSjsg iowrite32(GEN6_PDE_ADDR_ENCODE(addr) | GEN6_PDE_VALID,
27c349dbc7Sjsg ppgtt->pd_addr + pde);
28c349dbc7Sjsg }
29c349dbc7Sjsg
gen7_ppgtt_enable(struct intel_gt * gt)30c349dbc7Sjsg void gen7_ppgtt_enable(struct intel_gt *gt)
31c349dbc7Sjsg {
32c349dbc7Sjsg struct drm_i915_private *i915 = gt->i915;
33c349dbc7Sjsg struct intel_uncore *uncore = gt->uncore;
34c349dbc7Sjsg u32 ecochk;
35c349dbc7Sjsg
36c349dbc7Sjsg intel_uncore_rmw(uncore, GAC_ECO_BITS, 0, ECOBITS_PPGTT_CACHE64B);
37c349dbc7Sjsg
38c349dbc7Sjsg ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
39c349dbc7Sjsg if (IS_HASWELL(i915)) {
40c349dbc7Sjsg ecochk |= ECOCHK_PPGTT_WB_HSW;
41c349dbc7Sjsg } else {
42c349dbc7Sjsg ecochk |= ECOCHK_PPGTT_LLC_IVB;
43c349dbc7Sjsg ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
44c349dbc7Sjsg }
45c349dbc7Sjsg intel_uncore_write(uncore, GAM_ECOCHK, ecochk);
46c349dbc7Sjsg }
47c349dbc7Sjsg
gen6_ppgtt_enable(struct intel_gt * gt)48c349dbc7Sjsg void gen6_ppgtt_enable(struct intel_gt *gt)
49c349dbc7Sjsg {
50c349dbc7Sjsg struct intel_uncore *uncore = gt->uncore;
51c349dbc7Sjsg
52c349dbc7Sjsg intel_uncore_rmw(uncore,
53c349dbc7Sjsg GAC_ECO_BITS,
54c349dbc7Sjsg 0,
55c349dbc7Sjsg ECOBITS_SNB_BIT | ECOBITS_PPGTT_CACHE64B);
56c349dbc7Sjsg
57c349dbc7Sjsg intel_uncore_rmw(uncore,
58c349dbc7Sjsg GAB_CTL,
59c349dbc7Sjsg 0,
60c349dbc7Sjsg GAB_CTL_CONT_AFTER_PAGEFAULT);
61c349dbc7Sjsg
62c349dbc7Sjsg intel_uncore_rmw(uncore,
63c349dbc7Sjsg GAM_ECOCHK,
64c349dbc7Sjsg 0,
65c349dbc7Sjsg ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
66c349dbc7Sjsg
67c349dbc7Sjsg if (HAS_PPGTT(uncore->i915)) /* may be disabled for VT-d */
68c349dbc7Sjsg intel_uncore_write(uncore,
69c349dbc7Sjsg GFX_MODE,
70c349dbc7Sjsg _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
71c349dbc7Sjsg }
72c349dbc7Sjsg
73c349dbc7Sjsg /* PPGTT support for Sandybdrige/Gen6 and later */
gen6_ppgtt_clear_range(struct i915_address_space * vm,u64 start,u64 length)74c349dbc7Sjsg static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
75c349dbc7Sjsg u64 start, u64 length)
76c349dbc7Sjsg {
77c349dbc7Sjsg struct gen6_ppgtt * const ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
78c349dbc7Sjsg const unsigned int first_entry = start / I915_GTT_PAGE_SIZE;
79ad8b1aafSjsg const gen6_pte_t scratch_pte = vm->scratch[0]->encode;
80c349dbc7Sjsg unsigned int pde = first_entry / GEN6_PTES;
81c349dbc7Sjsg unsigned int pte = first_entry % GEN6_PTES;
82c349dbc7Sjsg unsigned int num_entries = length / I915_GTT_PAGE_SIZE;
83c349dbc7Sjsg
84c349dbc7Sjsg while (num_entries) {
85c349dbc7Sjsg struct i915_page_table * const pt =
86c349dbc7Sjsg i915_pt_entry(ppgtt->base.pd, pde++);
87c349dbc7Sjsg const unsigned int count = min(num_entries, GEN6_PTES - pte);
88c349dbc7Sjsg gen6_pte_t *vaddr;
89c349dbc7Sjsg
90c349dbc7Sjsg num_entries -= count;
91c349dbc7Sjsg
92c349dbc7Sjsg GEM_BUG_ON(count > atomic_read(&pt->used));
93c349dbc7Sjsg if (!atomic_sub_return(count, &pt->used))
94c349dbc7Sjsg ppgtt->scan_for_unused_pt = true;
95c349dbc7Sjsg
96c349dbc7Sjsg /*
97c349dbc7Sjsg * Note that the hw doesn't support removing PDE on the fly
98c349dbc7Sjsg * (they are cached inside the context with no means to
99c349dbc7Sjsg * invalidate the cache), so we can only reset the PTE
100c349dbc7Sjsg * entries back to scratch.
101c349dbc7Sjsg */
102c349dbc7Sjsg
1035ca02815Sjsg vaddr = px_vaddr(pt);
104c349dbc7Sjsg memset32(vaddr + pte, scratch_pte, count);
105c349dbc7Sjsg
106c349dbc7Sjsg pte = 0;
107c349dbc7Sjsg }
108c349dbc7Sjsg }
109c349dbc7Sjsg
gen6_ppgtt_insert_entries(struct i915_address_space * vm,struct i915_vma_resource * vma_res,unsigned int pat_index,u32 flags)110c349dbc7Sjsg static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1111bb76ff1Sjsg struct i915_vma_resource *vma_res,
112*f005ef32Sjsg unsigned int pat_index,
113c349dbc7Sjsg u32 flags)
114c349dbc7Sjsg {
115c349dbc7Sjsg struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
116c349dbc7Sjsg struct i915_page_directory * const pd = ppgtt->pd;
1171bb76ff1Sjsg unsigned int first_entry = vma_res->start / I915_GTT_PAGE_SIZE;
118c349dbc7Sjsg unsigned int act_pt = first_entry / GEN6_PTES;
119c349dbc7Sjsg unsigned int act_pte = first_entry % GEN6_PTES;
120*f005ef32Sjsg const u32 pte_encode = vm->pte_encode(0, pat_index, flags);
1211bb76ff1Sjsg struct sgt_dma iter = sgt_dma(vma_res);
122c349dbc7Sjsg gen6_pte_t *vaddr;
123c349dbc7Sjsg
124ad8b1aafSjsg GEM_BUG_ON(!pd->entry[act_pt]);
125c349dbc7Sjsg
1265ca02815Sjsg vaddr = px_vaddr(i915_pt_entry(pd, act_pt));
127c349dbc7Sjsg do {
1285ca02815Sjsg GEM_BUG_ON(sg_dma_len(iter.sg) < I915_GTT_PAGE_SIZE);
129c349dbc7Sjsg vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
130c349dbc7Sjsg
131c349dbc7Sjsg iter.dma += I915_GTT_PAGE_SIZE;
132c349dbc7Sjsg if (iter.dma == iter.max) {
133c349dbc7Sjsg iter.sg = __sg_next(iter.sg);
1345ca02815Sjsg if (!iter.sg || sg_dma_len(iter.sg) == 0)
135c349dbc7Sjsg break;
136c349dbc7Sjsg
137c349dbc7Sjsg iter.dma = sg_dma_address(iter.sg);
1385ca02815Sjsg iter.max = iter.dma + sg_dma_len(iter.sg);
139c349dbc7Sjsg }
140c349dbc7Sjsg
141c349dbc7Sjsg if (++act_pte == GEN6_PTES) {
1425ca02815Sjsg vaddr = px_vaddr(i915_pt_entry(pd, ++act_pt));
143c349dbc7Sjsg act_pte = 0;
144c349dbc7Sjsg }
145c349dbc7Sjsg } while (1);
146c349dbc7Sjsg
1471bb76ff1Sjsg vma_res->page_sizes_gtt = I915_GTT_PAGE_SIZE;
148c349dbc7Sjsg }
149c349dbc7Sjsg
gen6_flush_pd(struct gen6_ppgtt * ppgtt,u64 start,u64 end)150c349dbc7Sjsg static void gen6_flush_pd(struct gen6_ppgtt *ppgtt, u64 start, u64 end)
151c349dbc7Sjsg {
152c349dbc7Sjsg struct i915_page_directory * const pd = ppgtt->base.pd;
153c349dbc7Sjsg struct i915_page_table *pt;
154c349dbc7Sjsg unsigned int pde;
155c349dbc7Sjsg
156c349dbc7Sjsg start = round_down(start, SZ_64K);
157c349dbc7Sjsg end = round_up(end, SZ_64K) - start;
158c349dbc7Sjsg
159c349dbc7Sjsg mutex_lock(&ppgtt->flush);
160c349dbc7Sjsg
161c349dbc7Sjsg gen6_for_each_pde(pt, pd, start, end, pde)
162c349dbc7Sjsg gen6_write_pde(ppgtt, pde, pt);
163c349dbc7Sjsg
164c349dbc7Sjsg mb();
165c349dbc7Sjsg ioread32(ppgtt->pd_addr + pde - 1);
166c349dbc7Sjsg gen6_ggtt_invalidate(ppgtt->base.vm.gt->ggtt);
167c349dbc7Sjsg mb();
168c349dbc7Sjsg
169c349dbc7Sjsg mutex_unlock(&ppgtt->flush);
170c349dbc7Sjsg }
171c349dbc7Sjsg
gen6_alloc_va_range(struct i915_address_space * vm,struct i915_vm_pt_stash * stash,u64 start,u64 length)172ad8b1aafSjsg static void gen6_alloc_va_range(struct i915_address_space *vm,
173ad8b1aafSjsg struct i915_vm_pt_stash *stash,
174c349dbc7Sjsg u64 start, u64 length)
175c349dbc7Sjsg {
176c349dbc7Sjsg struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
177c349dbc7Sjsg struct i915_page_directory * const pd = ppgtt->base.pd;
178ad8b1aafSjsg struct i915_page_table *pt;
179ad8b1aafSjsg bool flush = false;
180c349dbc7Sjsg u64 from = start;
181c349dbc7Sjsg unsigned int pde;
182c349dbc7Sjsg
183c349dbc7Sjsg spin_lock(&pd->lock);
184c349dbc7Sjsg gen6_for_each_pde(pt, pd, start, length, pde) {
185c349dbc7Sjsg const unsigned int count = gen6_pte_count(start, length);
186c349dbc7Sjsg
187ad8b1aafSjsg if (!pt) {
188c349dbc7Sjsg spin_unlock(&pd->lock);
189c349dbc7Sjsg
190ad8b1aafSjsg pt = stash->pt[0];
191ad8b1aafSjsg __i915_gem_object_pin_pages(pt->base);
192c349dbc7Sjsg
193ad8b1aafSjsg fill32_px(pt, vm->scratch[0]->encode);
194c349dbc7Sjsg
195c349dbc7Sjsg spin_lock(&pd->lock);
196ad8b1aafSjsg if (!pd->entry[pde]) {
197ad8b1aafSjsg stash->pt[0] = pt->stash;
198ad8b1aafSjsg atomic_set(&pt->used, 0);
199c349dbc7Sjsg pd->entry[pde] = pt;
200c349dbc7Sjsg } else {
201c349dbc7Sjsg pt = pd->entry[pde];
202c349dbc7Sjsg }
203ad8b1aafSjsg
204ad8b1aafSjsg flush = true;
205c349dbc7Sjsg }
206c349dbc7Sjsg
207c349dbc7Sjsg atomic_add(count, &pt->used);
208c349dbc7Sjsg }
209c349dbc7Sjsg spin_unlock(&pd->lock);
210c349dbc7Sjsg
211ad8b1aafSjsg if (flush && i915_vma_is_bound(ppgtt->vma, I915_VMA_GLOBAL_BIND)) {
212ad8b1aafSjsg intel_wakeref_t wakeref;
213ad8b1aafSjsg
214ad8b1aafSjsg with_intel_runtime_pm(&vm->i915->runtime_pm, wakeref)
215c349dbc7Sjsg gen6_flush_pd(ppgtt, from, start);
216ad8b1aafSjsg }
217c349dbc7Sjsg }
218c349dbc7Sjsg
gen6_ppgtt_init_scratch(struct gen6_ppgtt * ppgtt)219c349dbc7Sjsg static int gen6_ppgtt_init_scratch(struct gen6_ppgtt *ppgtt)
220c349dbc7Sjsg {
221c349dbc7Sjsg struct i915_address_space * const vm = &ppgtt->base.vm;
222c349dbc7Sjsg int ret;
223c349dbc7Sjsg
224ad8b1aafSjsg ret = setup_scratch_page(vm);
225c349dbc7Sjsg if (ret)
226c349dbc7Sjsg return ret;
227c349dbc7Sjsg
228ad8b1aafSjsg vm->scratch[0]->encode =
229ad8b1aafSjsg vm->pte_encode(px_dma(vm->scratch[0]),
230*f005ef32Sjsg i915_gem_get_pat_index(vm->i915,
231*f005ef32Sjsg I915_CACHE_NONE),
232*f005ef32Sjsg PTE_READ_ONLY);
233c349dbc7Sjsg
234ad8b1aafSjsg vm->scratch[1] = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
235ad8b1aafSjsg if (IS_ERR(vm->scratch[1])) {
236ad8b1aafSjsg ret = PTR_ERR(vm->scratch[1]);
237ad8b1aafSjsg goto err_scratch0;
238c349dbc7Sjsg }
239c349dbc7Sjsg
2405ca02815Sjsg ret = map_pt_dma(vm, vm->scratch[1]);
241ad8b1aafSjsg if (ret)
242ad8b1aafSjsg goto err_scratch1;
243ad8b1aafSjsg
244ad8b1aafSjsg fill32_px(vm->scratch[1], vm->scratch[0]->encode);
245c349dbc7Sjsg
246c349dbc7Sjsg return 0;
247ad8b1aafSjsg
248ad8b1aafSjsg err_scratch1:
249ad8b1aafSjsg i915_gem_object_put(vm->scratch[1]);
250ad8b1aafSjsg err_scratch0:
251ad8b1aafSjsg i915_gem_object_put(vm->scratch[0]);
2521bb76ff1Sjsg vm->scratch[0] = NULL;
253ad8b1aafSjsg return ret;
254c349dbc7Sjsg }
255c349dbc7Sjsg
gen6_ppgtt_free_pd(struct gen6_ppgtt * ppgtt)256c349dbc7Sjsg static void gen6_ppgtt_free_pd(struct gen6_ppgtt *ppgtt)
257c349dbc7Sjsg {
258c349dbc7Sjsg struct i915_page_directory * const pd = ppgtt->base.pd;
259c349dbc7Sjsg struct i915_page_table *pt;
260c349dbc7Sjsg u32 pde;
261c349dbc7Sjsg
262c349dbc7Sjsg gen6_for_all_pdes(pt, pd, pde)
263ad8b1aafSjsg if (pt)
264ad8b1aafSjsg free_pt(&ppgtt->base.vm, pt);
265c349dbc7Sjsg }
266c349dbc7Sjsg
gen6_ppgtt_cleanup(struct i915_address_space * vm)267c349dbc7Sjsg static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
268c349dbc7Sjsg {
269c349dbc7Sjsg struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(i915_vm_to_ppgtt(vm));
270c349dbc7Sjsg
271c349dbc7Sjsg gen6_ppgtt_free_pd(ppgtt);
272c349dbc7Sjsg free_scratch(vm);
273c349dbc7Sjsg
2741bb76ff1Sjsg if (ppgtt->base.pd)
275ad8b1aafSjsg free_pd(&ppgtt->base.vm, ppgtt->base.pd);
276c349dbc7Sjsg
2771bb76ff1Sjsg mutex_destroy(&ppgtt->flush);
278c349dbc7Sjsg }
279c349dbc7Sjsg
pd_vma_bind(struct i915_address_space * vm,struct i915_vm_pt_stash * stash,struct i915_vma_resource * vma_res,unsigned int pat_index,u32 unused)280ad8b1aafSjsg static void pd_vma_bind(struct i915_address_space *vm,
281ad8b1aafSjsg struct i915_vm_pt_stash *stash,
2821bb76ff1Sjsg struct i915_vma_resource *vma_res,
283*f005ef32Sjsg unsigned int pat_index,
284c349dbc7Sjsg u32 unused)
285c349dbc7Sjsg {
286ad8b1aafSjsg struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2871bb76ff1Sjsg struct gen6_ppgtt *ppgtt = vma_res->private;
2881bb76ff1Sjsg u32 ggtt_offset = vma_res->start / I915_GTT_PAGE_SIZE;
289c349dbc7Sjsg
290ad8b1aafSjsg ppgtt->pp_dir = ggtt_offset * sizeof(gen6_pte_t) << 10;
291c349dbc7Sjsg ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm + ggtt_offset;
292c349dbc7Sjsg
293c349dbc7Sjsg gen6_flush_pd(ppgtt, 0, ppgtt->base.vm.total);
294c349dbc7Sjsg }
295c349dbc7Sjsg
pd_vma_unbind(struct i915_address_space * vm,struct i915_vma_resource * vma_res)2961bb76ff1Sjsg static void pd_vma_unbind(struct i915_address_space *vm,
2971bb76ff1Sjsg struct i915_vma_resource *vma_res)
298c349dbc7Sjsg {
2991bb76ff1Sjsg struct gen6_ppgtt *ppgtt = vma_res->private;
300c349dbc7Sjsg struct i915_page_directory * const pd = ppgtt->base.pd;
301c349dbc7Sjsg struct i915_page_table *pt;
302c349dbc7Sjsg unsigned int pde;
303c349dbc7Sjsg
304c349dbc7Sjsg if (!ppgtt->scan_for_unused_pt)
305c349dbc7Sjsg return;
306c349dbc7Sjsg
307c349dbc7Sjsg /* Free all no longer used page tables */
308c349dbc7Sjsg gen6_for_all_pdes(pt, ppgtt->base.pd, pde) {
309ad8b1aafSjsg if (!pt || atomic_read(&pt->used))
310c349dbc7Sjsg continue;
311c349dbc7Sjsg
312ad8b1aafSjsg free_pt(&ppgtt->base.vm, pt);
313ad8b1aafSjsg pd->entry[pde] = NULL;
314c349dbc7Sjsg }
315c349dbc7Sjsg
316c349dbc7Sjsg ppgtt->scan_for_unused_pt = false;
317c349dbc7Sjsg }
318c349dbc7Sjsg
319c349dbc7Sjsg static const struct i915_vma_ops pd_vma_ops = {
320c349dbc7Sjsg .bind_vma = pd_vma_bind,
321c349dbc7Sjsg .unbind_vma = pd_vma_unbind,
322c349dbc7Sjsg };
323c349dbc7Sjsg
gen6_ppgtt_pin(struct i915_ppgtt * base,struct i915_gem_ww_ctx * ww)324ad8b1aafSjsg int gen6_ppgtt_pin(struct i915_ppgtt *base, struct i915_gem_ww_ctx *ww)
325c349dbc7Sjsg {
326c349dbc7Sjsg struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(base);
327c349dbc7Sjsg int err;
328c349dbc7Sjsg
3291bb76ff1Sjsg GEM_BUG_ON(!kref_read(&ppgtt->base.vm.ref));
330c349dbc7Sjsg
331c349dbc7Sjsg /*
332c349dbc7Sjsg * Workaround the limited maximum vma->pin_count and the aliasing_ppgtt
333c349dbc7Sjsg * which will be pinned into every active context.
334c349dbc7Sjsg * (When vma->pin_count becomes atomic, I expect we will naturally
335c349dbc7Sjsg * need a larger, unpacked, type and kill this redundancy.)
336c349dbc7Sjsg */
337c349dbc7Sjsg if (atomic_add_unless(&ppgtt->pin_count, 1, 0))
338c349dbc7Sjsg return 0;
339c349dbc7Sjsg
3401bb76ff1Sjsg /* grab the ppgtt resv to pin the object */
3411bb76ff1Sjsg err = i915_vm_lock_objects(&ppgtt->base.vm, ww);
3421bb76ff1Sjsg if (err)
3431bb76ff1Sjsg return err;
344c349dbc7Sjsg
345c349dbc7Sjsg /*
346c349dbc7Sjsg * PPGTT PDEs reside in the GGTT and consists of 512 entries. The
347c349dbc7Sjsg * allocator works in address space sizes, so it's multiplied by page
348c349dbc7Sjsg * size. We allocate at the top of the GTT to avoid fragmentation.
349c349dbc7Sjsg */
3501bb76ff1Sjsg if (!atomic_read(&ppgtt->pin_count)) {
351ad8b1aafSjsg err = i915_ggtt_pin(ppgtt->vma, ww, GEN6_PD_ALIGN, PIN_HIGH);
3521bb76ff1Sjsg
3531bb76ff1Sjsg GEM_BUG_ON(ppgtt->vma->fence);
3541bb76ff1Sjsg clear_bit(I915_VMA_CAN_FENCE_BIT, __i915_vma_flags(ppgtt->vma));
3551bb76ff1Sjsg }
356c349dbc7Sjsg if (!err)
357c349dbc7Sjsg atomic_inc(&ppgtt->pin_count);
358c349dbc7Sjsg
359c349dbc7Sjsg return err;
360c349dbc7Sjsg }
361c349dbc7Sjsg
pd_dummy_obj_get_pages(struct drm_i915_gem_object * obj)3621bb76ff1Sjsg static int pd_dummy_obj_get_pages(struct drm_i915_gem_object *obj)
3631bb76ff1Sjsg {
3641bb76ff1Sjsg obj->mm.pages = ZERO_SIZE_PTR;
3651bb76ff1Sjsg return 0;
3661bb76ff1Sjsg }
3671bb76ff1Sjsg
pd_dummy_obj_put_pages(struct drm_i915_gem_object * obj,struct sg_table * pages)3681bb76ff1Sjsg static void pd_dummy_obj_put_pages(struct drm_i915_gem_object *obj,
3691bb76ff1Sjsg struct sg_table *pages)
3701bb76ff1Sjsg {
3711bb76ff1Sjsg }
3721bb76ff1Sjsg
3731bb76ff1Sjsg static const struct drm_i915_gem_object_ops pd_dummy_obj_ops = {
3741bb76ff1Sjsg .name = "pd_dummy_obj",
3751bb76ff1Sjsg .get_pages = pd_dummy_obj_get_pages,
3761bb76ff1Sjsg .put_pages = pd_dummy_obj_put_pages,
3771bb76ff1Sjsg };
3781bb76ff1Sjsg
3791bb76ff1Sjsg static struct i915_page_directory *
gen6_alloc_top_pd(struct gen6_ppgtt * ppgtt)3801bb76ff1Sjsg gen6_alloc_top_pd(struct gen6_ppgtt *ppgtt)
3811bb76ff1Sjsg {
3821bb76ff1Sjsg struct i915_ggtt * const ggtt = ppgtt->base.vm.gt->ggtt;
3831bb76ff1Sjsg struct i915_page_directory *pd;
3841bb76ff1Sjsg int err;
3851bb76ff1Sjsg
3861bb76ff1Sjsg pd = __alloc_pd(I915_PDES);
3871bb76ff1Sjsg if (unlikely(!pd))
3881bb76ff1Sjsg return ERR_PTR(-ENOMEM);
3891bb76ff1Sjsg
3901bb76ff1Sjsg pd->pt.base = __i915_gem_object_create_internal(ppgtt->base.vm.gt->i915,
3911bb76ff1Sjsg &pd_dummy_obj_ops,
3921bb76ff1Sjsg I915_PDES * SZ_4K);
3931bb76ff1Sjsg if (IS_ERR(pd->pt.base)) {
3941bb76ff1Sjsg err = PTR_ERR(pd->pt.base);
3951bb76ff1Sjsg pd->pt.base = NULL;
3961bb76ff1Sjsg goto err_pd;
3971bb76ff1Sjsg }
3981bb76ff1Sjsg
3991bb76ff1Sjsg pd->pt.base->base.resv = i915_vm_resv_get(&ppgtt->base.vm);
4001bb76ff1Sjsg pd->pt.base->shares_resv_from = &ppgtt->base.vm;
4011bb76ff1Sjsg
4021bb76ff1Sjsg ppgtt->vma = i915_vma_instance(pd->pt.base, &ggtt->vm, NULL);
4031bb76ff1Sjsg if (IS_ERR(ppgtt->vma)) {
4041bb76ff1Sjsg err = PTR_ERR(ppgtt->vma);
4051bb76ff1Sjsg ppgtt->vma = NULL;
4061bb76ff1Sjsg goto err_pd;
4071bb76ff1Sjsg }
4081bb76ff1Sjsg
4091bb76ff1Sjsg /* The dummy object we create is special, override ops.. */
4101bb76ff1Sjsg ppgtt->vma->ops = &pd_vma_ops;
4111bb76ff1Sjsg ppgtt->vma->private = ppgtt;
4121bb76ff1Sjsg return pd;
4131bb76ff1Sjsg
4141bb76ff1Sjsg err_pd:
4151bb76ff1Sjsg free_pd(&ppgtt->base.vm, pd);
4161bb76ff1Sjsg return ERR_PTR(err);
4171bb76ff1Sjsg }
4181bb76ff1Sjsg
gen6_ppgtt_unpin(struct i915_ppgtt * base)419c349dbc7Sjsg void gen6_ppgtt_unpin(struct i915_ppgtt *base)
420c349dbc7Sjsg {
421c349dbc7Sjsg struct gen6_ppgtt *ppgtt = to_gen6_ppgtt(base);
422c349dbc7Sjsg
423c349dbc7Sjsg GEM_BUG_ON(!atomic_read(&ppgtt->pin_count));
424c349dbc7Sjsg if (atomic_dec_and_test(&ppgtt->pin_count))
425c349dbc7Sjsg i915_vma_unpin(ppgtt->vma);
426c349dbc7Sjsg }
427c349dbc7Sjsg
gen6_ppgtt_create(struct intel_gt * gt)428c349dbc7Sjsg struct i915_ppgtt *gen6_ppgtt_create(struct intel_gt *gt)
429c349dbc7Sjsg {
430c349dbc7Sjsg struct i915_ggtt * const ggtt = gt->ggtt;
431c349dbc7Sjsg struct gen6_ppgtt *ppgtt;
432c349dbc7Sjsg int err;
433c349dbc7Sjsg
434c349dbc7Sjsg ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
435c349dbc7Sjsg if (!ppgtt)
436c349dbc7Sjsg return ERR_PTR(-ENOMEM);
437c349dbc7Sjsg
438c349dbc7Sjsg rw_init(&ppgtt->flush, "ppgfl");
439c349dbc7Sjsg
4401bb76ff1Sjsg ppgtt_init(&ppgtt->base, gt, 0);
441ad8b1aafSjsg ppgtt->base.vm.pd_shift = ilog2(SZ_4K * SZ_4K / sizeof(gen6_pte_t));
442c349dbc7Sjsg ppgtt->base.vm.top = 1;
443c349dbc7Sjsg
444c349dbc7Sjsg ppgtt->base.vm.bind_async_flags = I915_VMA_LOCAL_BIND;
445c349dbc7Sjsg ppgtt->base.vm.allocate_va_range = gen6_alloc_va_range;
446c349dbc7Sjsg ppgtt->base.vm.clear_range = gen6_ppgtt_clear_range;
447c349dbc7Sjsg ppgtt->base.vm.insert_entries = gen6_ppgtt_insert_entries;
448c349dbc7Sjsg ppgtt->base.vm.cleanup = gen6_ppgtt_cleanup;
449c349dbc7Sjsg
450ad8b1aafSjsg ppgtt->base.vm.alloc_pt_dma = alloc_pt_dma;
4511bb76ff1Sjsg ppgtt->base.vm.alloc_scratch_dma = alloc_pt_dma;
452c349dbc7Sjsg ppgtt->base.vm.pte_encode = ggtt->vm.pte_encode;
453c349dbc7Sjsg
454c349dbc7Sjsg err = gen6_ppgtt_init_scratch(ppgtt);
455c349dbc7Sjsg if (err)
4561bb76ff1Sjsg goto err_put;
457c349dbc7Sjsg
4581bb76ff1Sjsg ppgtt->base.pd = gen6_alloc_top_pd(ppgtt);
4591bb76ff1Sjsg if (IS_ERR(ppgtt->base.pd)) {
4601bb76ff1Sjsg err = PTR_ERR(ppgtt->base.pd);
4611bb76ff1Sjsg goto err_put;
462c349dbc7Sjsg }
463c349dbc7Sjsg
464c349dbc7Sjsg return &ppgtt->base;
465c349dbc7Sjsg
4661bb76ff1Sjsg err_put:
4671bb76ff1Sjsg i915_vm_put(&ppgtt->base.vm);
468c349dbc7Sjsg return ERR_PTR(err);
469c349dbc7Sjsg }
470