1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright © 2013 Intel Corporation
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21c349dbc7Sjsg * DEALINGS IN THE SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg * Author: Jani Nikula <jani.nikula@intel.com>
24c349dbc7Sjsg */
25c349dbc7Sjsg
26c349dbc7Sjsg #include <linux/slab.h>
27c349dbc7Sjsg
28c349dbc7Sjsg #include <drm/drm_atomic_helper.h>
29c349dbc7Sjsg #include <drm/drm_crtc.h>
30c349dbc7Sjsg #include <drm/drm_edid.h>
31c349dbc7Sjsg #include <drm/drm_mipi_dsi.h>
32c349dbc7Sjsg
33c349dbc7Sjsg #include "i915_drv.h"
34*f005ef32Sjsg #include "i915_reg.h"
35c349dbc7Sjsg #include "intel_atomic.h"
36b35a56d4Sjsg #include "intel_backlight.h"
37c349dbc7Sjsg #include "intel_connector.h"
385ca02815Sjsg #include "intel_crtc.h"
395ca02815Sjsg #include "intel_de.h"
40c349dbc7Sjsg #include "intel_display_types.h"
41c349dbc7Sjsg #include "intel_dsi.h"
421bb76ff1Sjsg #include "intel_dsi_vbt.h"
43c349dbc7Sjsg #include "intel_fifo_underrun.h"
44c349dbc7Sjsg #include "intel_panel.h"
455ca02815Sjsg #include "skl_scaler.h"
461bb76ff1Sjsg #include "vlv_dsi.h"
471bb76ff1Sjsg #include "vlv_dsi_pll.h"
481bb76ff1Sjsg #include "vlv_dsi_regs.h"
491bb76ff1Sjsg #include "vlv_sideband.h"
50c349dbc7Sjsg
51c349dbc7Sjsg /* return pixels in terms of txbyteclkhs */
txbyteclkhs(u16 pixels,int bpp,int lane_count,u16 burst_mode_ratio)52c349dbc7Sjsg static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
53c349dbc7Sjsg u16 burst_mode_ratio)
54c349dbc7Sjsg {
55c349dbc7Sjsg return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
56c349dbc7Sjsg 8 * 100), lane_count);
57c349dbc7Sjsg }
58c349dbc7Sjsg
59c349dbc7Sjsg /* return pixels equvalent to txbyteclkhs */
pixels_from_txbyteclkhs(u16 clk_hs,int bpp,int lane_count,u16 burst_mode_ratio)60c349dbc7Sjsg static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
61c349dbc7Sjsg u16 burst_mode_ratio)
62c349dbc7Sjsg {
63c349dbc7Sjsg return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
64c349dbc7Sjsg (bpp * burst_mode_ratio));
65c349dbc7Sjsg }
66c349dbc7Sjsg
pixel_format_from_register_bits(u32 fmt)67c349dbc7Sjsg enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
68c349dbc7Sjsg {
69c349dbc7Sjsg /* It just so happens the VBT matches register contents. */
70c349dbc7Sjsg switch (fmt) {
71c349dbc7Sjsg case VID_MODE_FORMAT_RGB888:
72c349dbc7Sjsg return MIPI_DSI_FMT_RGB888;
73c349dbc7Sjsg case VID_MODE_FORMAT_RGB666:
74c349dbc7Sjsg return MIPI_DSI_FMT_RGB666;
75c349dbc7Sjsg case VID_MODE_FORMAT_RGB666_PACKED:
76c349dbc7Sjsg return MIPI_DSI_FMT_RGB666_PACKED;
77c349dbc7Sjsg case VID_MODE_FORMAT_RGB565:
78c349dbc7Sjsg return MIPI_DSI_FMT_RGB565;
79c349dbc7Sjsg default:
80c349dbc7Sjsg MISSING_CASE(fmt);
81c349dbc7Sjsg return MIPI_DSI_FMT_RGB666;
82c349dbc7Sjsg }
83c349dbc7Sjsg }
84c349dbc7Sjsg
vlv_dsi_wait_for_fifo_empty(struct intel_dsi * intel_dsi,enum port port)85c349dbc7Sjsg void vlv_dsi_wait_for_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
86c349dbc7Sjsg {
87c349dbc7Sjsg struct drm_encoder *encoder = &intel_dsi->base.base;
88c349dbc7Sjsg struct drm_device *dev = encoder->dev;
89c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
90c349dbc7Sjsg u32 mask;
91c349dbc7Sjsg
92c349dbc7Sjsg mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
93c349dbc7Sjsg LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
94c349dbc7Sjsg
95c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_GEN_FIFO_STAT(port),
96c349dbc7Sjsg mask, 100))
97c349dbc7Sjsg drm_err(&dev_priv->drm, "DPI FIFOs are not empty\n");
98c349dbc7Sjsg }
99c349dbc7Sjsg
write_data(struct drm_i915_private * dev_priv,i915_reg_t reg,const u8 * data,u32 len)100c349dbc7Sjsg static void write_data(struct drm_i915_private *dev_priv,
101c349dbc7Sjsg i915_reg_t reg,
102c349dbc7Sjsg const u8 *data, u32 len)
103c349dbc7Sjsg {
104c349dbc7Sjsg u32 i, j;
105c349dbc7Sjsg
106c349dbc7Sjsg for (i = 0; i < len; i += 4) {
107c349dbc7Sjsg u32 val = 0;
108c349dbc7Sjsg
109c349dbc7Sjsg for (j = 0; j < min_t(u32, len - i, 4); j++)
110c349dbc7Sjsg val |= *data++ << 8 * j;
111c349dbc7Sjsg
112c349dbc7Sjsg intel_de_write(dev_priv, reg, val);
113c349dbc7Sjsg }
114c349dbc7Sjsg }
115c349dbc7Sjsg
read_data(struct drm_i915_private * dev_priv,i915_reg_t reg,u8 * data,u32 len)116c349dbc7Sjsg static void read_data(struct drm_i915_private *dev_priv,
117c349dbc7Sjsg i915_reg_t reg,
118c349dbc7Sjsg u8 *data, u32 len)
119c349dbc7Sjsg {
120c349dbc7Sjsg u32 i, j;
121c349dbc7Sjsg
122c349dbc7Sjsg for (i = 0; i < len; i += 4) {
123c349dbc7Sjsg u32 val = intel_de_read(dev_priv, reg);
124c349dbc7Sjsg
125c349dbc7Sjsg for (j = 0; j < min_t(u32, len - i, 4); j++)
126c349dbc7Sjsg *data++ = val >> 8 * j;
127c349dbc7Sjsg }
128c349dbc7Sjsg }
129c349dbc7Sjsg
intel_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)130c349dbc7Sjsg static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
131c349dbc7Sjsg const struct mipi_dsi_msg *msg)
132c349dbc7Sjsg {
133c349dbc7Sjsg struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
134c349dbc7Sjsg struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
135c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
136c349dbc7Sjsg enum port port = intel_dsi_host->port;
137c349dbc7Sjsg struct mipi_dsi_packet packet;
138c349dbc7Sjsg ssize_t ret;
139*f005ef32Sjsg const u8 *header;
140c349dbc7Sjsg i915_reg_t data_reg, ctrl_reg;
141c349dbc7Sjsg u32 data_mask, ctrl_mask;
142c349dbc7Sjsg
143c349dbc7Sjsg ret = mipi_dsi_create_packet(&packet, msg);
144c349dbc7Sjsg if (ret < 0)
145c349dbc7Sjsg return ret;
146c349dbc7Sjsg
147c349dbc7Sjsg header = packet.header;
148c349dbc7Sjsg
149c349dbc7Sjsg if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150c349dbc7Sjsg data_reg = MIPI_LP_GEN_DATA(port);
151c349dbc7Sjsg data_mask = LP_DATA_FIFO_FULL;
152c349dbc7Sjsg ctrl_reg = MIPI_LP_GEN_CTRL(port);
153c349dbc7Sjsg ctrl_mask = LP_CTRL_FIFO_FULL;
154c349dbc7Sjsg } else {
155c349dbc7Sjsg data_reg = MIPI_HS_GEN_DATA(port);
156c349dbc7Sjsg data_mask = HS_DATA_FIFO_FULL;
157c349dbc7Sjsg ctrl_reg = MIPI_HS_GEN_CTRL(port);
158c349dbc7Sjsg ctrl_mask = HS_CTRL_FIFO_FULL;
159c349dbc7Sjsg }
160c349dbc7Sjsg
161c349dbc7Sjsg /* note: this is never true for reads */
162c349dbc7Sjsg if (packet.payload_length) {
163c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port),
164c349dbc7Sjsg data_mask, 50))
165c349dbc7Sjsg drm_err(&dev_priv->drm,
166c349dbc7Sjsg "Timeout waiting for HS/LP DATA FIFO !full\n");
167c349dbc7Sjsg
168c349dbc7Sjsg write_data(dev_priv, data_reg, packet.payload,
169c349dbc7Sjsg packet.payload_length);
170c349dbc7Sjsg }
171c349dbc7Sjsg
172c349dbc7Sjsg if (msg->rx_len) {
173c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INTR_STAT(port),
174c349dbc7Sjsg GEN_READ_DATA_AVAIL);
175c349dbc7Sjsg }
176c349dbc7Sjsg
177c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port),
178c349dbc7Sjsg ctrl_mask, 50)) {
179c349dbc7Sjsg drm_err(&dev_priv->drm,
180c349dbc7Sjsg "Timeout waiting for HS/LP CTRL FIFO !full\n");
181c349dbc7Sjsg }
182c349dbc7Sjsg
183c349dbc7Sjsg intel_de_write(dev_priv, ctrl_reg,
184c349dbc7Sjsg header[2] << 16 | header[1] << 8 | header[0]);
185c349dbc7Sjsg
186c349dbc7Sjsg /* ->rx_len is set only for reads */
187c349dbc7Sjsg if (msg->rx_len) {
188c349dbc7Sjsg data_mask = GEN_READ_DATA_AVAIL;
189c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port),
190c349dbc7Sjsg data_mask, 50))
191c349dbc7Sjsg drm_err(&dev_priv->drm,
192c349dbc7Sjsg "Timeout waiting for read data.\n");
193c349dbc7Sjsg
194c349dbc7Sjsg read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
195c349dbc7Sjsg }
196c349dbc7Sjsg
197c349dbc7Sjsg /* XXX: fix for reads and writes */
198c349dbc7Sjsg return 4 + packet.payload_length;
199c349dbc7Sjsg }
200c349dbc7Sjsg
intel_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)201c349dbc7Sjsg static int intel_dsi_host_attach(struct mipi_dsi_host *host,
202c349dbc7Sjsg struct mipi_dsi_device *dsi)
203c349dbc7Sjsg {
204c349dbc7Sjsg return 0;
205c349dbc7Sjsg }
206c349dbc7Sjsg
intel_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)207c349dbc7Sjsg static int intel_dsi_host_detach(struct mipi_dsi_host *host,
208c349dbc7Sjsg struct mipi_dsi_device *dsi)
209c349dbc7Sjsg {
210c349dbc7Sjsg return 0;
211c349dbc7Sjsg }
212c349dbc7Sjsg
213c349dbc7Sjsg static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
214c349dbc7Sjsg .attach = intel_dsi_host_attach,
215c349dbc7Sjsg .detach = intel_dsi_host_detach,
216c349dbc7Sjsg .transfer = intel_dsi_host_transfer,
217c349dbc7Sjsg };
218c349dbc7Sjsg
219c349dbc7Sjsg /*
220c349dbc7Sjsg * send a video mode command
221c349dbc7Sjsg *
222c349dbc7Sjsg * XXX: commands with data in MIPI_DPI_DATA?
223c349dbc7Sjsg */
dpi_send_cmd(struct intel_dsi * intel_dsi,u32 cmd,bool hs,enum port port)224c349dbc7Sjsg static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
225c349dbc7Sjsg enum port port)
226c349dbc7Sjsg {
227c349dbc7Sjsg struct drm_encoder *encoder = &intel_dsi->base.base;
228c349dbc7Sjsg struct drm_device *dev = encoder->dev;
229c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
230c349dbc7Sjsg u32 mask;
231c349dbc7Sjsg
232c349dbc7Sjsg /* XXX: pipe, hs */
233c349dbc7Sjsg if (hs)
234c349dbc7Sjsg cmd &= ~DPI_LP_MODE;
235c349dbc7Sjsg else
236c349dbc7Sjsg cmd |= DPI_LP_MODE;
237c349dbc7Sjsg
238c349dbc7Sjsg /* clear bit */
239c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
240c349dbc7Sjsg
241c349dbc7Sjsg /* XXX: old code skips write if control unchanged */
242c349dbc7Sjsg if (cmd == intel_de_read(dev_priv, MIPI_DPI_CONTROL(port)))
243c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm,
244c349dbc7Sjsg "Same special packet %02x twice in a row.\n", cmd);
245c349dbc7Sjsg
246c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DPI_CONTROL(port), cmd);
247c349dbc7Sjsg
248c349dbc7Sjsg mask = SPL_PKT_SENT_INTERRUPT;
249c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port), mask, 100))
250c349dbc7Sjsg drm_err(&dev_priv->drm,
251c349dbc7Sjsg "Video mode command 0x%08x send failed.\n", cmd);
252c349dbc7Sjsg
253c349dbc7Sjsg return 0;
254c349dbc7Sjsg }
255c349dbc7Sjsg
band_gap_reset(struct drm_i915_private * dev_priv)256c349dbc7Sjsg static void band_gap_reset(struct drm_i915_private *dev_priv)
257c349dbc7Sjsg {
258c349dbc7Sjsg vlv_flisdsi_get(dev_priv);
259c349dbc7Sjsg
260c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
261c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
262c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
263c349dbc7Sjsg udelay(150);
264c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
265c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
266c349dbc7Sjsg
267c349dbc7Sjsg vlv_flisdsi_put(dev_priv);
268c349dbc7Sjsg }
269c349dbc7Sjsg
intel_dsi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)270c349dbc7Sjsg static int intel_dsi_compute_config(struct intel_encoder *encoder,
271c349dbc7Sjsg struct intel_crtc_state *pipe_config,
272c349dbc7Sjsg struct drm_connector_state *conn_state)
273c349dbc7Sjsg {
274c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
275c349dbc7Sjsg struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
276c349dbc7Sjsg base);
277c349dbc7Sjsg struct intel_connector *intel_connector = intel_dsi->attached_connector;
278c349dbc7Sjsg struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
279c349dbc7Sjsg int ret;
280c349dbc7Sjsg
281c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
282*f005ef32Sjsg pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB;
283c349dbc7Sjsg pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
284c349dbc7Sjsg
2851bb76ff1Sjsg ret = intel_panel_compute_config(intel_connector, adjusted_mode);
286ad8b1aafSjsg if (ret)
287ad8b1aafSjsg return ret;
2881bb76ff1Sjsg
2891bb76ff1Sjsg ret = intel_panel_fitting(pipe_config, conn_state);
2901bb76ff1Sjsg if (ret)
2911bb76ff1Sjsg return ret;
292c349dbc7Sjsg
293c349dbc7Sjsg if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
294c349dbc7Sjsg return -EINVAL;
295c349dbc7Sjsg
296c349dbc7Sjsg /* DSI uses short packets for sync events, so clear mode flags for DSI */
297c349dbc7Sjsg adjusted_mode->flags = 0;
298c349dbc7Sjsg
299c349dbc7Sjsg if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888)
300c349dbc7Sjsg pipe_config->pipe_bpp = 24;
301c349dbc7Sjsg else
302c349dbc7Sjsg pipe_config->pipe_bpp = 18;
303c349dbc7Sjsg
3045ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
305c349dbc7Sjsg /* Enable Frame time stamp based scanline reporting */
306ad8b1aafSjsg pipe_config->mode_flags |=
307c349dbc7Sjsg I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP;
308c349dbc7Sjsg
309c349dbc7Sjsg /* Dual link goes to DSI transcoder A. */
310c349dbc7Sjsg if (intel_dsi->ports == BIT(PORT_C))
311c349dbc7Sjsg pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
312c349dbc7Sjsg else
313c349dbc7Sjsg pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
314c349dbc7Sjsg
315c349dbc7Sjsg ret = bxt_dsi_pll_compute(encoder, pipe_config);
316c349dbc7Sjsg if (ret)
317c349dbc7Sjsg return -EINVAL;
318c349dbc7Sjsg } else {
319c349dbc7Sjsg ret = vlv_dsi_pll_compute(encoder, pipe_config);
320c349dbc7Sjsg if (ret)
321c349dbc7Sjsg return -EINVAL;
322c349dbc7Sjsg }
323c349dbc7Sjsg
324c349dbc7Sjsg pipe_config->clock_set = true;
325c349dbc7Sjsg
326c349dbc7Sjsg return 0;
327c349dbc7Sjsg }
328c349dbc7Sjsg
glk_dsi_enable_io(struct intel_encoder * encoder)329c349dbc7Sjsg static bool glk_dsi_enable_io(struct intel_encoder *encoder)
330c349dbc7Sjsg {
331c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
332c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
333c349dbc7Sjsg enum port port;
334c349dbc7Sjsg bool cold_boot = false;
335c349dbc7Sjsg
336c349dbc7Sjsg /* Set the MIPI mode
337c349dbc7Sjsg * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
338c349dbc7Sjsg * Power ON MIPI IO first and then write into IO reset and LP wake bits
339c349dbc7Sjsg */
340*f005ef32Sjsg for_each_dsi_port(port, intel_dsi->ports)
341*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port), 0, GLK_MIPIIO_ENABLE);
342c349dbc7Sjsg
343c349dbc7Sjsg /* Put the IO into reset */
344*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(PORT_A), GLK_MIPIIO_RESET_RELEASED, 0);
345c349dbc7Sjsg
346c349dbc7Sjsg /* Program LP Wake */
347c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
348*f005ef32Sjsg u32 tmp = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
349*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port),
350*f005ef32Sjsg GLK_LP_WAKE, (tmp & DEVICE_READY) ? GLK_LP_WAKE : 0);
351c349dbc7Sjsg }
352c349dbc7Sjsg
353c349dbc7Sjsg /* Wait for Pwr ACK */
354c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
355c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
356c349dbc7Sjsg GLK_MIPIIO_PORT_POWERED, 20))
357c349dbc7Sjsg drm_err(&dev_priv->drm, "MIPIO port is powergated\n");
358c349dbc7Sjsg }
359c349dbc7Sjsg
360c349dbc7Sjsg /* Check for cold boot scenario */
361c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
362c349dbc7Sjsg cold_boot |=
363c349dbc7Sjsg !(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY);
364c349dbc7Sjsg }
365c349dbc7Sjsg
366c349dbc7Sjsg return cold_boot;
367c349dbc7Sjsg }
368c349dbc7Sjsg
glk_dsi_device_ready(struct intel_encoder * encoder)369c349dbc7Sjsg static void glk_dsi_device_ready(struct intel_encoder *encoder)
370c349dbc7Sjsg {
371c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
372c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
373c349dbc7Sjsg enum port port;
374c349dbc7Sjsg
375c349dbc7Sjsg /* Wait for MIPI PHY status bit to set */
376c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
377c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
378c349dbc7Sjsg GLK_PHY_STATUS_PORT_READY, 20))
379c349dbc7Sjsg drm_err(&dev_priv->drm, "PHY is not ON\n");
380c349dbc7Sjsg }
381c349dbc7Sjsg
382c349dbc7Sjsg /* Get IO out of reset */
383*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(PORT_A), 0, GLK_MIPIIO_RESET_RELEASED);
384c349dbc7Sjsg
385c349dbc7Sjsg /* Get IO out of Low power state*/
386c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
387c349dbc7Sjsg if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
388*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DEVICE_READY(port),
389*f005ef32Sjsg ULPS_STATE_MASK, DEVICE_READY);
390c349dbc7Sjsg usleep_range(10, 15);
391c349dbc7Sjsg } else {
392c349dbc7Sjsg /* Enter ULPS */
393*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DEVICE_READY(port),
394*f005ef32Sjsg ULPS_STATE_MASK, ULPS_STATE_ENTER | DEVICE_READY);
395c349dbc7Sjsg
396c349dbc7Sjsg /* Wait for ULPS active */
397c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
398c349dbc7Sjsg GLK_ULPS_NOT_ACTIVE, 20))
399c349dbc7Sjsg drm_err(&dev_priv->drm, "ULPS not active\n");
400c349dbc7Sjsg
401c349dbc7Sjsg /* Exit ULPS */
402*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DEVICE_READY(port),
403*f005ef32Sjsg ULPS_STATE_MASK, ULPS_STATE_EXIT | DEVICE_READY);
404c349dbc7Sjsg
405c349dbc7Sjsg /* Enter Normal Mode */
406*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DEVICE_READY(port),
407*f005ef32Sjsg ULPS_STATE_MASK,
408*f005ef32Sjsg ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
409c349dbc7Sjsg
410*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port), GLK_LP_WAKE, 0);
411c349dbc7Sjsg }
412c349dbc7Sjsg }
413c349dbc7Sjsg
414c349dbc7Sjsg /* Wait for Stop state */
415c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
416c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port),
417c349dbc7Sjsg GLK_DATA_LANE_STOP_STATE, 20))
418c349dbc7Sjsg drm_err(&dev_priv->drm,
419c349dbc7Sjsg "Date lane not in STOP state\n");
420c349dbc7Sjsg }
421c349dbc7Sjsg
422c349dbc7Sjsg /* Wait for AFE LATCH */
423c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
424c349dbc7Sjsg if (intel_de_wait_for_set(dev_priv, BXT_MIPI_PORT_CTRL(port),
425c349dbc7Sjsg AFE_LATCHOUT, 20))
426c349dbc7Sjsg drm_err(&dev_priv->drm,
427c349dbc7Sjsg "D-PHY not entering LP-11 state\n");
428c349dbc7Sjsg }
429c349dbc7Sjsg }
430c349dbc7Sjsg
bxt_dsi_device_ready(struct intel_encoder * encoder)431c349dbc7Sjsg static void bxt_dsi_device_ready(struct intel_encoder *encoder)
432c349dbc7Sjsg {
433c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
434c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
435c349dbc7Sjsg enum port port;
436c349dbc7Sjsg u32 val;
437c349dbc7Sjsg
438c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
439c349dbc7Sjsg
440c349dbc7Sjsg /* Enable MIPI PHY transparent latch */
441c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
442*f005ef32Sjsg intel_de_rmw(dev_priv, BXT_MIPI_PORT_CTRL(port), 0, LP_OUTPUT_HOLD);
443c349dbc7Sjsg usleep_range(2000, 2500);
444c349dbc7Sjsg }
445c349dbc7Sjsg
446c349dbc7Sjsg /* Clear ULPS and set device ready */
447c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
448c349dbc7Sjsg val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port));
449c349dbc7Sjsg val &= ~ULPS_STATE_MASK;
450c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
451c349dbc7Sjsg usleep_range(2000, 2500);
452c349dbc7Sjsg val |= DEVICE_READY;
453c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val);
454c349dbc7Sjsg }
455c349dbc7Sjsg }
456c349dbc7Sjsg
vlv_dsi_device_ready(struct intel_encoder * encoder)457c349dbc7Sjsg static void vlv_dsi_device_ready(struct intel_encoder *encoder)
458c349dbc7Sjsg {
459c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
460c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
461c349dbc7Sjsg enum port port;
462c349dbc7Sjsg
463c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
464c349dbc7Sjsg
465c349dbc7Sjsg vlv_flisdsi_get(dev_priv);
466c349dbc7Sjsg /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
467c349dbc7Sjsg * needed everytime after power gate */
468c349dbc7Sjsg vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
469c349dbc7Sjsg vlv_flisdsi_put(dev_priv);
470c349dbc7Sjsg
471c349dbc7Sjsg /* bandgap reset is needed after everytime we do power gate */
472c349dbc7Sjsg band_gap_reset(dev_priv);
473c349dbc7Sjsg
474c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
475c349dbc7Sjsg
476c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
477c349dbc7Sjsg ULPS_STATE_ENTER);
478c349dbc7Sjsg usleep_range(2500, 3000);
479c349dbc7Sjsg
480c349dbc7Sjsg /* Enable MIPI PHY transparent latch
481c349dbc7Sjsg * Common bit for both MIPI Port A & MIPI Port C
482c349dbc7Sjsg * No similar bit in MIPI Port C reg
483c349dbc7Sjsg */
484*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_PORT_CTRL(PORT_A), 0, LP_OUTPUT_HOLD);
485c349dbc7Sjsg usleep_range(1000, 1500);
486c349dbc7Sjsg
487c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
488c349dbc7Sjsg ULPS_STATE_EXIT);
489c349dbc7Sjsg usleep_range(2500, 3000);
490c349dbc7Sjsg
491c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
492c349dbc7Sjsg DEVICE_READY);
493c349dbc7Sjsg usleep_range(2500, 3000);
494c349dbc7Sjsg }
495c349dbc7Sjsg }
496c349dbc7Sjsg
intel_dsi_device_ready(struct intel_encoder * encoder)497c349dbc7Sjsg static void intel_dsi_device_ready(struct intel_encoder *encoder)
498c349dbc7Sjsg {
499c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
500c349dbc7Sjsg
501c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv))
502c349dbc7Sjsg glk_dsi_device_ready(encoder);
5035ca02815Sjsg else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
504c349dbc7Sjsg bxt_dsi_device_ready(encoder);
505c349dbc7Sjsg else
506c349dbc7Sjsg vlv_dsi_device_ready(encoder);
507c349dbc7Sjsg }
508c349dbc7Sjsg
glk_dsi_enter_low_power_mode(struct intel_encoder * encoder)509c349dbc7Sjsg static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
510c349dbc7Sjsg {
511c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
512c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
513c349dbc7Sjsg enum port port;
514c349dbc7Sjsg
515c349dbc7Sjsg /* Enter ULPS */
516*f005ef32Sjsg for_each_dsi_port(port, intel_dsi->ports)
517*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DEVICE_READY(port),
518*f005ef32Sjsg ULPS_STATE_MASK, ULPS_STATE_ENTER | DEVICE_READY);
519c349dbc7Sjsg
520c349dbc7Sjsg /* Wait for MIPI PHY status bit to unset */
521c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
522c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
523c349dbc7Sjsg GLK_PHY_STATUS_PORT_READY, 20))
524c349dbc7Sjsg drm_err(&dev_priv->drm, "PHY is not turning OFF\n");
525c349dbc7Sjsg }
526c349dbc7Sjsg
527c349dbc7Sjsg /* Wait for Pwr ACK bit to unset */
528c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
529c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
530c349dbc7Sjsg GLK_MIPIIO_PORT_POWERED, 20))
531c349dbc7Sjsg drm_err(&dev_priv->drm,
532c349dbc7Sjsg "MIPI IO Port is not powergated\n");
533c349dbc7Sjsg }
534c349dbc7Sjsg }
535c349dbc7Sjsg
glk_dsi_disable_mipi_io(struct intel_encoder * encoder)536c349dbc7Sjsg static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
537c349dbc7Sjsg {
538c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
539c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
540c349dbc7Sjsg enum port port;
541c349dbc7Sjsg
542c349dbc7Sjsg /* Put the IO into reset */
543*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(PORT_A), GLK_MIPIIO_RESET_RELEASED, 0);
544c349dbc7Sjsg
545c349dbc7Sjsg /* Wait for MIPI PHY status bit to unset */
546c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
547c349dbc7Sjsg if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port),
548c349dbc7Sjsg GLK_PHY_STATUS_PORT_READY, 20))
549c349dbc7Sjsg drm_err(&dev_priv->drm, "PHY is not turning OFF\n");
550c349dbc7Sjsg }
551c349dbc7Sjsg
552c349dbc7Sjsg /* Clear MIPI mode */
553*f005ef32Sjsg for_each_dsi_port(port, intel_dsi->ports)
554*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port), GLK_MIPIIO_ENABLE, 0);
555c349dbc7Sjsg }
556c349dbc7Sjsg
glk_dsi_clear_device_ready(struct intel_encoder * encoder)557c349dbc7Sjsg static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
558c349dbc7Sjsg {
559c349dbc7Sjsg glk_dsi_enter_low_power_mode(encoder);
560c349dbc7Sjsg glk_dsi_disable_mipi_io(encoder);
561c349dbc7Sjsg }
562c349dbc7Sjsg
vlv_dsi_clear_device_ready(struct intel_encoder * encoder)563c349dbc7Sjsg static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
564c349dbc7Sjsg {
565c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
566c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
567c349dbc7Sjsg enum port port;
568c349dbc7Sjsg
569c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
570c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
571c349dbc7Sjsg /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
5725ca02815Sjsg i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ?
573c349dbc7Sjsg BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
574c349dbc7Sjsg
575c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
576c349dbc7Sjsg DEVICE_READY | ULPS_STATE_ENTER);
577c349dbc7Sjsg usleep_range(2000, 2500);
578c349dbc7Sjsg
579c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
580c349dbc7Sjsg DEVICE_READY | ULPS_STATE_EXIT);
581c349dbc7Sjsg usleep_range(2000, 2500);
582c349dbc7Sjsg
583c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port),
584c349dbc7Sjsg DEVICE_READY | ULPS_STATE_ENTER);
585c349dbc7Sjsg usleep_range(2000, 2500);
586c349dbc7Sjsg
587c349dbc7Sjsg /*
588c349dbc7Sjsg * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
589c349dbc7Sjsg * Port A only. MIPI Port C has no similar bit for checking.
590c349dbc7Sjsg */
5915ca02815Sjsg if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) || port == PORT_A) &&
592c349dbc7Sjsg intel_de_wait_for_clear(dev_priv, port_ctrl,
593c349dbc7Sjsg AFE_LATCHOUT, 30))
594c349dbc7Sjsg drm_err(&dev_priv->drm, "DSI LP not going Low\n");
595c349dbc7Sjsg
596c349dbc7Sjsg /* Disable MIPI PHY transparent latch */
597*f005ef32Sjsg intel_de_rmw(dev_priv, port_ctrl, LP_OUTPUT_HOLD, 0);
598c349dbc7Sjsg usleep_range(1000, 1500);
599c349dbc7Sjsg
600c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x00);
601c349dbc7Sjsg usleep_range(2000, 2500);
602c349dbc7Sjsg }
603c349dbc7Sjsg }
604c349dbc7Sjsg
intel_dsi_port_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)605c349dbc7Sjsg static void intel_dsi_port_enable(struct intel_encoder *encoder,
606c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
607c349dbc7Sjsg {
608c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
609c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
610c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
611c349dbc7Sjsg enum port port;
612c349dbc7Sjsg
613c349dbc7Sjsg if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
614*f005ef32Sjsg u32 temp = intel_dsi->pixel_overlap;
615*f005ef32Sjsg
6165ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
617*f005ef32Sjsg for_each_dsi_port(port, intel_dsi->ports)
618*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port),
619*f005ef32Sjsg BXT_PIXEL_OVERLAP_CNT_MASK,
620*f005ef32Sjsg temp << BXT_PIXEL_OVERLAP_CNT_SHIFT);
621c349dbc7Sjsg } else {
622*f005ef32Sjsg intel_de_rmw(dev_priv, VLV_CHICKEN_3,
623*f005ef32Sjsg PIXEL_OVERLAP_CNT_MASK,
624*f005ef32Sjsg temp << PIXEL_OVERLAP_CNT_SHIFT);
625c349dbc7Sjsg }
626c349dbc7Sjsg }
627c349dbc7Sjsg
628c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
6295ca02815Sjsg i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ?
630c349dbc7Sjsg BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
631c349dbc7Sjsg u32 temp;
632c349dbc7Sjsg
633c349dbc7Sjsg temp = intel_de_read(dev_priv, port_ctrl);
634c349dbc7Sjsg
635c349dbc7Sjsg temp &= ~LANE_CONFIGURATION_MASK;
636c349dbc7Sjsg temp &= ~DUAL_LINK_MODE_MASK;
637c349dbc7Sjsg
638c349dbc7Sjsg if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
639c349dbc7Sjsg temp |= (intel_dsi->dual_link - 1)
640c349dbc7Sjsg << DUAL_LINK_MODE_SHIFT;
641c349dbc7Sjsg if (IS_BROXTON(dev_priv))
642c349dbc7Sjsg temp |= LANE_CONFIGURATION_DUAL_LINK_A;
643c349dbc7Sjsg else
644c349dbc7Sjsg temp |= crtc->pipe ?
645c349dbc7Sjsg LANE_CONFIGURATION_DUAL_LINK_B :
646c349dbc7Sjsg LANE_CONFIGURATION_DUAL_LINK_A;
647c349dbc7Sjsg }
648c349dbc7Sjsg
649c349dbc7Sjsg if (intel_dsi->pixel_format != MIPI_DSI_FMT_RGB888)
650c349dbc7Sjsg temp |= DITHERING_ENABLE;
651c349dbc7Sjsg
652c349dbc7Sjsg /* assert ip_tg_enable signal */
653c349dbc7Sjsg intel_de_write(dev_priv, port_ctrl, temp | DPI_ENABLE);
654c349dbc7Sjsg intel_de_posting_read(dev_priv, port_ctrl);
655c349dbc7Sjsg }
656c349dbc7Sjsg }
657c349dbc7Sjsg
intel_dsi_port_disable(struct intel_encoder * encoder)658c349dbc7Sjsg static void intel_dsi_port_disable(struct intel_encoder *encoder)
659c349dbc7Sjsg {
660c349dbc7Sjsg struct drm_device *dev = encoder->base.dev;
661c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
662c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
663c349dbc7Sjsg enum port port;
664c349dbc7Sjsg
665c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
6665ca02815Sjsg i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ?
667c349dbc7Sjsg BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
668c349dbc7Sjsg
669c349dbc7Sjsg /* de-assert ip_tg_enable signal */
670*f005ef32Sjsg intel_de_rmw(dev_priv, port_ctrl, DPI_ENABLE, 0);
671c349dbc7Sjsg intel_de_posting_read(dev_priv, port_ctrl);
672c349dbc7Sjsg }
673c349dbc7Sjsg }
674c349dbc7Sjsg static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
675c349dbc7Sjsg const struct intel_crtc_state *pipe_config);
676c349dbc7Sjsg static void intel_dsi_unprepare(struct intel_encoder *encoder);
677c349dbc7Sjsg
678c349dbc7Sjsg /*
679c349dbc7Sjsg * Panel enable/disable sequences from the VBT spec.
680c349dbc7Sjsg *
681c349dbc7Sjsg * Note the spec has AssertReset / DeassertReset swapped from their
682c349dbc7Sjsg * usual naming. We use the normal names to avoid confusion (so below
683c349dbc7Sjsg * they are swapped compared to the spec).
684c349dbc7Sjsg *
685c349dbc7Sjsg * Steps starting with MIPI refer to VBT sequences, note that for v2
686c349dbc7Sjsg * VBTs several steps which have a VBT in v2 are expected to be handled
687c349dbc7Sjsg * directly by the driver, by directly driving gpios for example.
688c349dbc7Sjsg *
689c349dbc7Sjsg * v2 video mode seq v3 video mode seq command mode seq
690c349dbc7Sjsg * - power on - MIPIPanelPowerOn - power on
691c349dbc7Sjsg * - wait t1+t2 - wait t1+t2
692c349dbc7Sjsg * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
693c349dbc7Sjsg * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
694c349dbc7Sjsg * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
695c349dbc7Sjsg * - MIPITearOn
696c349dbc7Sjsg * - MIPIDisplayOn
697c349dbc7Sjsg * - turn on DPI - turn on DPI - set pipe to dsr mode
698c349dbc7Sjsg * - MIPIDisplayOn - MIPIDisplayOn
699c349dbc7Sjsg * - wait t5 - wait t5
700c349dbc7Sjsg * - backlight on - MIPIBacklightOn - backlight on
701c349dbc7Sjsg * ... ... ... issue mem cmds ...
702c349dbc7Sjsg * - backlight off - MIPIBacklightOff - backlight off
703c349dbc7Sjsg * - wait t6 - wait t6
704c349dbc7Sjsg * - MIPIDisplayOff
705c349dbc7Sjsg * - turn off DPI - turn off DPI - disable pipe dsr mode
706c349dbc7Sjsg * - MIPITearOff
707c349dbc7Sjsg * - MIPIDisplayOff - MIPIDisplayOff
708c349dbc7Sjsg * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
709c349dbc7Sjsg * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
710c349dbc7Sjsg * - wait t3 - wait t3
711c349dbc7Sjsg * - power off - MIPIPanelPowerOff - power off
712c349dbc7Sjsg * - wait t4 - wait t4
713c349dbc7Sjsg */
714c349dbc7Sjsg
715c349dbc7Sjsg /*
716c349dbc7Sjsg * DSI port enable has to be done before pipe and plane enable, so we do it in
717c349dbc7Sjsg * the pre_enable hook instead of the enable hook.
718c349dbc7Sjsg */
intel_dsi_pre_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)719ad8b1aafSjsg static void intel_dsi_pre_enable(struct intel_atomic_state *state,
720ad8b1aafSjsg struct intel_encoder *encoder,
721c349dbc7Sjsg const struct intel_crtc_state *pipe_config,
722c349dbc7Sjsg const struct drm_connector_state *conn_state)
723c349dbc7Sjsg {
724c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
7255ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
7265ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7275ca02815Sjsg enum pipe pipe = crtc->pipe;
728c349dbc7Sjsg enum port port;
729c349dbc7Sjsg bool glk_cold_boot = false;
730c349dbc7Sjsg
731c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
732c349dbc7Sjsg
7335ca02815Sjsg intel_dsi_wait_panel_power_cycle(intel_dsi);
7345ca02815Sjsg
735c349dbc7Sjsg intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
736c349dbc7Sjsg
737c349dbc7Sjsg /*
738c349dbc7Sjsg * The BIOS may leave the PLL in a wonky state where it doesn't
739c349dbc7Sjsg * lock. It needs to be fully powered down to fix it.
740c349dbc7Sjsg */
7415ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
742c349dbc7Sjsg bxt_dsi_pll_disable(encoder);
743c349dbc7Sjsg bxt_dsi_pll_enable(encoder, pipe_config);
744c349dbc7Sjsg } else {
745c349dbc7Sjsg vlv_dsi_pll_disable(encoder);
746c349dbc7Sjsg vlv_dsi_pll_enable(encoder, pipe_config);
747c349dbc7Sjsg }
748c349dbc7Sjsg
749c349dbc7Sjsg if (IS_BROXTON(dev_priv)) {
750c349dbc7Sjsg /* Add MIPI IO reset programming for modeset */
751*f005ef32Sjsg intel_de_rmw(dev_priv, BXT_P_CR_GT_DISP_PWRON, 0, MIPIO_RST_CTRL);
752c349dbc7Sjsg
753c349dbc7Sjsg /* Power up DSI regulator */
754c349dbc7Sjsg intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
755c349dbc7Sjsg intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL, 0);
756c349dbc7Sjsg }
757c349dbc7Sjsg
758c349dbc7Sjsg if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
759c349dbc7Sjsg /* Disable DPOunit clock gating, can stall pipe */
760*f005ef32Sjsg intel_de_rmw(dev_priv, DSPCLK_GATE_D(dev_priv),
761*f005ef32Sjsg 0, DPOUNIT_CLOCK_GATE_DISABLE);
762c349dbc7Sjsg }
763c349dbc7Sjsg
764c349dbc7Sjsg if (!IS_GEMINILAKE(dev_priv))
765c349dbc7Sjsg intel_dsi_prepare(encoder, pipe_config);
766c349dbc7Sjsg
767cfd18bf4Sjsg /* Give the panel time to power-on and then deassert its reset */
768c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
769ad8b1aafSjsg drm_msleep(intel_dsi->panel_on_delay);
770cfd18bf4Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
771c349dbc7Sjsg
772c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv)) {
773c349dbc7Sjsg glk_cold_boot = glk_dsi_enable_io(encoder);
774c349dbc7Sjsg
775c349dbc7Sjsg /* Prepare port in cold boot(s3/s4) scenario */
776c349dbc7Sjsg if (glk_cold_boot)
777c349dbc7Sjsg intel_dsi_prepare(encoder, pipe_config);
778c349dbc7Sjsg }
779c349dbc7Sjsg
780c349dbc7Sjsg /* Put device in ready state (LP-11) */
781c349dbc7Sjsg intel_dsi_device_ready(encoder);
782c349dbc7Sjsg
783c349dbc7Sjsg /* Prepare port in normal boot scenario */
784c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv) && !glk_cold_boot)
785c349dbc7Sjsg intel_dsi_prepare(encoder, pipe_config);
786c349dbc7Sjsg
787c349dbc7Sjsg /* Send initialization commands in LP mode */
788c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
789c349dbc7Sjsg
7905ca02815Sjsg /*
7915ca02815Sjsg * Enable port in pre-enable phase itself because as per hw team
7925ca02815Sjsg * recommendation, port should be enabled before plane & pipe
7935ca02815Sjsg */
794c349dbc7Sjsg if (is_cmd_mode(intel_dsi)) {
795c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports)
796c349dbc7Sjsg intel_de_write(dev_priv,
797c349dbc7Sjsg MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
798c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
799c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
800c349dbc7Sjsg } else {
801c349dbc7Sjsg drm_msleep(20); /* XXX */
802c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports)
803c349dbc7Sjsg dpi_send_cmd(intel_dsi, TURN_ON, false, port);
804cfd18bf4Sjsg drm_msleep(100);
805c349dbc7Sjsg
806c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
807c349dbc7Sjsg
808c349dbc7Sjsg intel_dsi_port_enable(encoder, pipe_config);
809c349dbc7Sjsg }
810c349dbc7Sjsg
8111bb76ff1Sjsg intel_backlight_enable(pipe_config, conn_state);
812c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
813c349dbc7Sjsg }
814c349dbc7Sjsg
bxt_dsi_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)815ad8b1aafSjsg static void bxt_dsi_enable(struct intel_atomic_state *state,
816ad8b1aafSjsg struct intel_encoder *encoder,
817c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
818c349dbc7Sjsg const struct drm_connector_state *conn_state)
819c349dbc7Sjsg {
820c349dbc7Sjsg intel_crtc_vblank_on(crtc_state);
821c349dbc7Sjsg }
822c349dbc7Sjsg
823c349dbc7Sjsg /*
824c349dbc7Sjsg * DSI port disable has to be done after pipe and plane disable, so we do it in
825c349dbc7Sjsg * the post_disable hook.
826c349dbc7Sjsg */
intel_dsi_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)827ad8b1aafSjsg static void intel_dsi_disable(struct intel_atomic_state *state,
828ad8b1aafSjsg struct intel_encoder *encoder,
829c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
830c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
831c349dbc7Sjsg {
832ad8b1aafSjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
833c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
834c349dbc7Sjsg enum port port;
835c349dbc7Sjsg
836ad8b1aafSjsg drm_dbg_kms(&i915->drm, "\n");
837c349dbc7Sjsg
838c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
8391bb76ff1Sjsg intel_backlight_disable(old_conn_state);
840c349dbc7Sjsg
841c349dbc7Sjsg /*
842c349dbc7Sjsg * According to the spec we should send SHUTDOWN before
843c349dbc7Sjsg * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
844c349dbc7Sjsg * has shown that the v3 sequence works for v2 VBTs too
845c349dbc7Sjsg */
846c349dbc7Sjsg if (is_vid_mode(intel_dsi)) {
847c349dbc7Sjsg /* Send Shutdown command to the panel in LP mode */
848c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports)
849c349dbc7Sjsg dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
850c349dbc7Sjsg drm_msleep(10);
851c349dbc7Sjsg }
852c349dbc7Sjsg }
853c349dbc7Sjsg
intel_dsi_clear_device_ready(struct intel_encoder * encoder)854c349dbc7Sjsg static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
855c349dbc7Sjsg {
856c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
857c349dbc7Sjsg
858c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv))
859c349dbc7Sjsg glk_dsi_clear_device_ready(encoder);
860c349dbc7Sjsg else
861c349dbc7Sjsg vlv_dsi_clear_device_ready(encoder);
862c349dbc7Sjsg }
863c349dbc7Sjsg
intel_dsi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)864ad8b1aafSjsg static void intel_dsi_post_disable(struct intel_atomic_state *state,
865ad8b1aafSjsg struct intel_encoder *encoder,
866c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
867c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
868c349dbc7Sjsg {
869c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
870c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
871c349dbc7Sjsg enum port port;
872c349dbc7Sjsg
873c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
874c349dbc7Sjsg
8755ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
876c349dbc7Sjsg intel_crtc_vblank_off(old_crtc_state);
877c349dbc7Sjsg
878c349dbc7Sjsg skl_scaler_disable(old_crtc_state);
879c349dbc7Sjsg }
880c349dbc7Sjsg
881c349dbc7Sjsg if (is_vid_mode(intel_dsi)) {
882c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports)
883c349dbc7Sjsg vlv_dsi_wait_for_fifo_empty(intel_dsi, port);
884c349dbc7Sjsg
885c349dbc7Sjsg intel_dsi_port_disable(encoder);
886c349dbc7Sjsg usleep_range(2000, 5000);
887c349dbc7Sjsg }
888c349dbc7Sjsg
889c349dbc7Sjsg intel_dsi_unprepare(encoder);
890c349dbc7Sjsg
891c349dbc7Sjsg /*
892c349dbc7Sjsg * if disable packets are sent before sending shutdown packet then in
893c349dbc7Sjsg * some next enable sequence send turn on packet error is observed
894c349dbc7Sjsg */
895c349dbc7Sjsg if (is_cmd_mode(intel_dsi))
896c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
897c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
898c349dbc7Sjsg
899c349dbc7Sjsg /* Transition to LP-00 */
900c349dbc7Sjsg intel_dsi_clear_device_ready(encoder);
901c349dbc7Sjsg
902c349dbc7Sjsg if (IS_BROXTON(dev_priv)) {
903c349dbc7Sjsg /* Power down DSI regulator to save power */
904c349dbc7Sjsg intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
905c349dbc7Sjsg intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL,
906c349dbc7Sjsg HS_IO_CTRL_SELECT);
907c349dbc7Sjsg
908c349dbc7Sjsg /* Add MIPI IO reset programming for modeset */
909*f005ef32Sjsg intel_de_rmw(dev_priv, BXT_P_CR_GT_DISP_PWRON, MIPIO_RST_CTRL, 0);
910c349dbc7Sjsg }
911c349dbc7Sjsg
9125ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
913c349dbc7Sjsg bxt_dsi_pll_disable(encoder);
914c349dbc7Sjsg } else {
915c349dbc7Sjsg vlv_dsi_pll_disable(encoder);
916c349dbc7Sjsg
917*f005ef32Sjsg intel_de_rmw(dev_priv, DSPCLK_GATE_D(dev_priv),
918*f005ef32Sjsg DPOUNIT_CLOCK_GATE_DISABLE, 0);
919c349dbc7Sjsg }
920c349dbc7Sjsg
921c349dbc7Sjsg /* Assert reset */
922c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
923c349dbc7Sjsg
924cfd18bf4Sjsg drm_msleep(intel_dsi->panel_off_delay);
925c349dbc7Sjsg intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
926c349dbc7Sjsg
9275ca02815Sjsg intel_dsi->panel_power_off_time = ktime_get_boottime();
9285ca02815Sjsg }
9295ca02815Sjsg
intel_dsi_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)930c349dbc7Sjsg static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
931c349dbc7Sjsg enum pipe *pipe)
932c349dbc7Sjsg {
933c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
934c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
935c349dbc7Sjsg intel_wakeref_t wakeref;
936c349dbc7Sjsg enum port port;
937c349dbc7Sjsg bool active = false;
938c349dbc7Sjsg
939c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
940c349dbc7Sjsg
941c349dbc7Sjsg wakeref = intel_display_power_get_if_enabled(dev_priv,
942c349dbc7Sjsg encoder->power_domain);
943c349dbc7Sjsg if (!wakeref)
944c349dbc7Sjsg return false;
945c349dbc7Sjsg
946c349dbc7Sjsg /*
947c349dbc7Sjsg * On Broxton the PLL needs to be enabled with a valid divider
948c349dbc7Sjsg * configuration, otherwise accessing DSI registers will hang the
949c349dbc7Sjsg * machine. See BSpec North Display Engine registers/MIPI[BXT].
950c349dbc7Sjsg */
9515ca02815Sjsg if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
9525ca02815Sjsg !bxt_dsi_pll_is_enabled(dev_priv))
953c349dbc7Sjsg goto out_put_power;
954c349dbc7Sjsg
955c349dbc7Sjsg /* XXX: this only works for one DSI output */
956c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
9575ca02815Sjsg i915_reg_t ctrl_reg = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ?
958c349dbc7Sjsg BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
959c349dbc7Sjsg bool enabled = intel_de_read(dev_priv, ctrl_reg) & DPI_ENABLE;
960c349dbc7Sjsg
961c349dbc7Sjsg /*
962c349dbc7Sjsg * Due to some hardware limitations on VLV/CHV, the DPI enable
963c349dbc7Sjsg * bit in port C control register does not get set. As a
964c349dbc7Sjsg * workaround, check pipe B conf instead.
965c349dbc7Sjsg */
966c349dbc7Sjsg if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
967c349dbc7Sjsg port == PORT_C)
968*f005ef32Sjsg enabled = intel_de_read(dev_priv, TRANSCONF(PIPE_B)) & TRANSCONF_ENABLE;
969c349dbc7Sjsg
970c349dbc7Sjsg /* Try command mode if video mode not enabled */
971c349dbc7Sjsg if (!enabled) {
972c349dbc7Sjsg u32 tmp = intel_de_read(dev_priv,
973c349dbc7Sjsg MIPI_DSI_FUNC_PRG(port));
974c349dbc7Sjsg enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
975c349dbc7Sjsg }
976c349dbc7Sjsg
977c349dbc7Sjsg if (!enabled)
978c349dbc7Sjsg continue;
979c349dbc7Sjsg
980c349dbc7Sjsg if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY))
981c349dbc7Sjsg continue;
982c349dbc7Sjsg
9835ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
984c349dbc7Sjsg u32 tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
985c349dbc7Sjsg tmp &= BXT_PIPE_SELECT_MASK;
986c349dbc7Sjsg tmp >>= BXT_PIPE_SELECT_SHIFT;
987c349dbc7Sjsg
988c349dbc7Sjsg if (drm_WARN_ON(&dev_priv->drm, tmp > PIPE_C))
989c349dbc7Sjsg continue;
990c349dbc7Sjsg
991c349dbc7Sjsg *pipe = tmp;
992c349dbc7Sjsg } else {
993c349dbc7Sjsg *pipe = port == PORT_A ? PIPE_A : PIPE_B;
994c349dbc7Sjsg }
995c349dbc7Sjsg
996c349dbc7Sjsg active = true;
997c349dbc7Sjsg break;
998c349dbc7Sjsg }
999c349dbc7Sjsg
1000c349dbc7Sjsg out_put_power:
1001c349dbc7Sjsg intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
1002c349dbc7Sjsg
1003c349dbc7Sjsg return active;
1004c349dbc7Sjsg }
1005c349dbc7Sjsg
bxt_dsi_get_pipe_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1006c349dbc7Sjsg static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
1007c349dbc7Sjsg struct intel_crtc_state *pipe_config)
1008c349dbc7Sjsg {
1009c349dbc7Sjsg struct drm_device *dev = encoder->base.dev;
1010c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
1011c349dbc7Sjsg struct drm_display_mode *adjusted_mode =
1012c349dbc7Sjsg &pipe_config->hw.adjusted_mode;
1013c349dbc7Sjsg struct drm_display_mode *adjusted_mode_sw;
1014c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1015c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1016c349dbc7Sjsg unsigned int lane_count = intel_dsi->lane_count;
1017c349dbc7Sjsg unsigned int bpp, fmt;
1018c349dbc7Sjsg enum port port;
1019*f005ef32Sjsg u16 hactive, hfp, hsync, hbp, vfp, vsync;
1020c349dbc7Sjsg u16 hfp_sw, hsync_sw, hbp_sw;
1021c349dbc7Sjsg u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
1022c349dbc7Sjsg crtc_hblank_start_sw, crtc_hblank_end_sw;
1023c349dbc7Sjsg
1024c349dbc7Sjsg /* FIXME: hw readout should not depend on SW state */
1025c349dbc7Sjsg adjusted_mode_sw = &crtc->config->hw.adjusted_mode;
1026c349dbc7Sjsg
1027c349dbc7Sjsg /*
1028c349dbc7Sjsg * Atleast one port is active as encoder->get_config called only if
1029c349dbc7Sjsg * encoder->get_hw_state() returns true.
1030c349dbc7Sjsg */
1031c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
1032c349dbc7Sjsg if (intel_de_read(dev_priv, BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
1033c349dbc7Sjsg break;
1034c349dbc7Sjsg }
1035c349dbc7Sjsg
1036c349dbc7Sjsg fmt = intel_de_read(dev_priv, MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
1037c349dbc7Sjsg bpp = mipi_dsi_pixel_format_to_bpp(
1038c349dbc7Sjsg pixel_format_from_register_bits(fmt));
1039c349dbc7Sjsg
1040*f005ef32Sjsg pipe_config->pipe_bpp = bdw_get_pipe_misc_bpp(crtc);
1041c349dbc7Sjsg
1042c349dbc7Sjsg /* Enable Frame time stamo based scanline reporting */
1043ad8b1aafSjsg pipe_config->mode_flags |=
1044c349dbc7Sjsg I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP;
1045c349dbc7Sjsg
1046c349dbc7Sjsg /* In terms of pixels */
1047c349dbc7Sjsg adjusted_mode->crtc_hdisplay =
1048c349dbc7Sjsg intel_de_read(dev_priv,
1049c349dbc7Sjsg BXT_MIPI_TRANS_HACTIVE(port));
1050c349dbc7Sjsg adjusted_mode->crtc_vdisplay =
1051c349dbc7Sjsg intel_de_read(dev_priv,
1052c349dbc7Sjsg BXT_MIPI_TRANS_VACTIVE(port));
1053c349dbc7Sjsg adjusted_mode->crtc_vtotal =
1054c349dbc7Sjsg intel_de_read(dev_priv,
1055c349dbc7Sjsg BXT_MIPI_TRANS_VTOTAL(port));
1056c349dbc7Sjsg
1057c349dbc7Sjsg hactive = adjusted_mode->crtc_hdisplay;
1058c349dbc7Sjsg hfp = intel_de_read(dev_priv, MIPI_HFP_COUNT(port));
1059c349dbc7Sjsg
1060c349dbc7Sjsg /*
1061c349dbc7Sjsg * Meaningful for video mode non-burst sync pulse mode only,
1062c349dbc7Sjsg * can be zero for non-burst sync events and burst modes
1063c349dbc7Sjsg */
1064c349dbc7Sjsg hsync = intel_de_read(dev_priv, MIPI_HSYNC_PADDING_COUNT(port));
1065c349dbc7Sjsg hbp = intel_de_read(dev_priv, MIPI_HBP_COUNT(port));
1066c349dbc7Sjsg
1067c349dbc7Sjsg /* harizontal values are in terms of high speed byte clock */
1068c349dbc7Sjsg hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
1069c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1070c349dbc7Sjsg hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
1071c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1072c349dbc7Sjsg hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
1073c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1074c349dbc7Sjsg
1075c349dbc7Sjsg if (intel_dsi->dual_link) {
1076c349dbc7Sjsg hfp *= 2;
1077c349dbc7Sjsg hsync *= 2;
1078c349dbc7Sjsg hbp *= 2;
1079c349dbc7Sjsg }
1080c349dbc7Sjsg
1081c349dbc7Sjsg /* vertical values are in terms of lines */
1082c349dbc7Sjsg vfp = intel_de_read(dev_priv, MIPI_VFP_COUNT(port));
1083c349dbc7Sjsg vsync = intel_de_read(dev_priv, MIPI_VSYNC_PADDING_COUNT(port));
1084c349dbc7Sjsg
1085c349dbc7Sjsg adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
1086c349dbc7Sjsg adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
1087c349dbc7Sjsg adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
1088c349dbc7Sjsg adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
1089c349dbc7Sjsg adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
1090c349dbc7Sjsg
1091c349dbc7Sjsg adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
1092c349dbc7Sjsg adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
1093c349dbc7Sjsg adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1094c349dbc7Sjsg adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
1095c349dbc7Sjsg
1096c349dbc7Sjsg /*
1097c349dbc7Sjsg * In BXT DSI there is no regs programmed with few horizontal timings
1098c349dbc7Sjsg * in Pixels but txbyteclkhs.. So retrieval process adds some
1099c349dbc7Sjsg * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
1100c349dbc7Sjsg * Actually here for the given adjusted_mode, we are calculating the
1101c349dbc7Sjsg * value programmed to the port and then back to the horizontal timing
1102c349dbc7Sjsg * param in pixels. This is the expected value, including roundup errors
1103c349dbc7Sjsg * And if that is same as retrieved value from port, then
1104c349dbc7Sjsg * (HW state) adjusted_mode's horizontal timings are corrected to
1105c349dbc7Sjsg * match with SW state to nullify the errors.
1106c349dbc7Sjsg */
1107c349dbc7Sjsg /* Calculating the value programmed to the Port register */
1108c349dbc7Sjsg hfp_sw = adjusted_mode_sw->crtc_hsync_start -
1109c349dbc7Sjsg adjusted_mode_sw->crtc_hdisplay;
1110c349dbc7Sjsg hsync_sw = adjusted_mode_sw->crtc_hsync_end -
1111c349dbc7Sjsg adjusted_mode_sw->crtc_hsync_start;
1112c349dbc7Sjsg hbp_sw = adjusted_mode_sw->crtc_htotal -
1113c349dbc7Sjsg adjusted_mode_sw->crtc_hsync_end;
1114c349dbc7Sjsg
1115c349dbc7Sjsg if (intel_dsi->dual_link) {
1116c349dbc7Sjsg hfp_sw /= 2;
1117c349dbc7Sjsg hsync_sw /= 2;
1118c349dbc7Sjsg hbp_sw /= 2;
1119c349dbc7Sjsg }
1120c349dbc7Sjsg
1121c349dbc7Sjsg hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
1122c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1123c349dbc7Sjsg hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
1124c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1125c349dbc7Sjsg hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
1126c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1127c349dbc7Sjsg
1128c349dbc7Sjsg /* Reverse calculating the adjusted mode parameters from port reg vals*/
1129c349dbc7Sjsg hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
1130c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1131c349dbc7Sjsg hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
1132c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1133c349dbc7Sjsg hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
1134c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1135c349dbc7Sjsg
1136c349dbc7Sjsg if (intel_dsi->dual_link) {
1137c349dbc7Sjsg hfp_sw *= 2;
1138c349dbc7Sjsg hsync_sw *= 2;
1139c349dbc7Sjsg hbp_sw *= 2;
1140c349dbc7Sjsg }
1141c349dbc7Sjsg
1142c349dbc7Sjsg crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
1143c349dbc7Sjsg hsync_sw + hbp_sw;
1144c349dbc7Sjsg crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
1145c349dbc7Sjsg crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
1146c349dbc7Sjsg crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
1147c349dbc7Sjsg crtc_hblank_end_sw = crtc_htotal_sw;
1148c349dbc7Sjsg
1149c349dbc7Sjsg if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
1150c349dbc7Sjsg adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
1151c349dbc7Sjsg
1152c349dbc7Sjsg if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
1153c349dbc7Sjsg adjusted_mode->crtc_hsync_start =
1154c349dbc7Sjsg adjusted_mode_sw->crtc_hsync_start;
1155c349dbc7Sjsg
1156c349dbc7Sjsg if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
1157c349dbc7Sjsg adjusted_mode->crtc_hsync_end =
1158c349dbc7Sjsg adjusted_mode_sw->crtc_hsync_end;
1159c349dbc7Sjsg
1160c349dbc7Sjsg if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
1161c349dbc7Sjsg adjusted_mode->crtc_hblank_start =
1162c349dbc7Sjsg adjusted_mode_sw->crtc_hblank_start;
1163c349dbc7Sjsg
1164c349dbc7Sjsg if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1165c349dbc7Sjsg adjusted_mode->crtc_hblank_end =
1166c349dbc7Sjsg adjusted_mode_sw->crtc_hblank_end;
1167c349dbc7Sjsg }
1168c349dbc7Sjsg
intel_dsi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)1169c349dbc7Sjsg static void intel_dsi_get_config(struct intel_encoder *encoder,
1170c349dbc7Sjsg struct intel_crtc_state *pipe_config)
1171c349dbc7Sjsg {
1172c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
11731bb76ff1Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1174c349dbc7Sjsg u32 pclk;
11751bb76ff1Sjsg
1176c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
1177c349dbc7Sjsg
1178c349dbc7Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI);
1179c349dbc7Sjsg
11805ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
1181c349dbc7Sjsg bxt_dsi_get_pipe_config(encoder, pipe_config);
1182c349dbc7Sjsg pclk = bxt_dsi_get_pclk(encoder, pipe_config);
1183c349dbc7Sjsg } else {
1184c349dbc7Sjsg pclk = vlv_dsi_get_pclk(encoder, pipe_config);
1185c349dbc7Sjsg }
1186c349dbc7Sjsg
1187c349dbc7Sjsg pipe_config->port_clock = pclk;
11881bb76ff1Sjsg
11891bb76ff1Sjsg /* FIXME definitely not right for burst/cmd mode/pixel overlap */
11901bb76ff1Sjsg pipe_config->hw.adjusted_mode.crtc_clock = pclk;
11911bb76ff1Sjsg if (intel_dsi->dual_link)
11921bb76ff1Sjsg pipe_config->hw.adjusted_mode.crtc_clock *= 2;
1193c349dbc7Sjsg }
1194c349dbc7Sjsg
1195c349dbc7Sjsg /* return txclkesc cycles in terms of divider and duration in us */
txclkesc(u32 divider,unsigned int us)1196c349dbc7Sjsg static u16 txclkesc(u32 divider, unsigned int us)
1197c349dbc7Sjsg {
1198c349dbc7Sjsg switch (divider) {
1199c349dbc7Sjsg case ESCAPE_CLOCK_DIVIDER_1:
1200c349dbc7Sjsg default:
1201c349dbc7Sjsg return 20 * us;
1202c349dbc7Sjsg case ESCAPE_CLOCK_DIVIDER_2:
1203c349dbc7Sjsg return 10 * us;
1204c349dbc7Sjsg case ESCAPE_CLOCK_DIVIDER_4:
1205c349dbc7Sjsg return 5 * us;
1206c349dbc7Sjsg }
1207c349dbc7Sjsg }
1208c349dbc7Sjsg
set_dsi_timings(struct drm_encoder * encoder,const struct drm_display_mode * adjusted_mode)1209c349dbc7Sjsg static void set_dsi_timings(struct drm_encoder *encoder,
1210c349dbc7Sjsg const struct drm_display_mode *adjusted_mode)
1211c349dbc7Sjsg {
1212c349dbc7Sjsg struct drm_device *dev = encoder->dev;
1213c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
1214c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1215c349dbc7Sjsg enum port port;
1216c349dbc7Sjsg unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1217c349dbc7Sjsg unsigned int lane_count = intel_dsi->lane_count;
1218c349dbc7Sjsg
1219c349dbc7Sjsg u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1220c349dbc7Sjsg
1221c349dbc7Sjsg hactive = adjusted_mode->crtc_hdisplay;
1222c349dbc7Sjsg hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1223c349dbc7Sjsg hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1224c349dbc7Sjsg hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
1225c349dbc7Sjsg
1226c349dbc7Sjsg if (intel_dsi->dual_link) {
1227c349dbc7Sjsg hactive /= 2;
1228c349dbc7Sjsg if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1229c349dbc7Sjsg hactive += intel_dsi->pixel_overlap;
1230c349dbc7Sjsg hfp /= 2;
1231c349dbc7Sjsg hsync /= 2;
1232c349dbc7Sjsg hbp /= 2;
1233c349dbc7Sjsg }
1234c349dbc7Sjsg
1235c349dbc7Sjsg vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1236c349dbc7Sjsg vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1237c349dbc7Sjsg vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
1238c349dbc7Sjsg
1239c349dbc7Sjsg /* horizontal values are in terms of high speed byte clock */
1240c349dbc7Sjsg hactive = txbyteclkhs(hactive, bpp, lane_count,
1241c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1242c349dbc7Sjsg hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1243c349dbc7Sjsg hsync = txbyteclkhs(hsync, bpp, lane_count,
1244c349dbc7Sjsg intel_dsi->burst_mode_ratio);
1245c349dbc7Sjsg hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1246c349dbc7Sjsg
1247c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
12485ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
1249c349dbc7Sjsg /*
1250c349dbc7Sjsg * Program hdisplay and vdisplay on MIPI transcoder.
1251c349dbc7Sjsg * This is different from calculated hactive and
1252c349dbc7Sjsg * vactive, as they are calculated per channel basis,
1253c349dbc7Sjsg * whereas these values should be based on resolution.
1254c349dbc7Sjsg */
1255c349dbc7Sjsg intel_de_write(dev_priv, BXT_MIPI_TRANS_HACTIVE(port),
1256c349dbc7Sjsg adjusted_mode->crtc_hdisplay);
1257c349dbc7Sjsg intel_de_write(dev_priv, BXT_MIPI_TRANS_VACTIVE(port),
1258c349dbc7Sjsg adjusted_mode->crtc_vdisplay);
1259c349dbc7Sjsg intel_de_write(dev_priv, BXT_MIPI_TRANS_VTOTAL(port),
1260c349dbc7Sjsg adjusted_mode->crtc_vtotal);
1261c349dbc7Sjsg }
1262c349dbc7Sjsg
1263c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HACTIVE_AREA_COUNT(port),
1264c349dbc7Sjsg hactive);
1265c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HFP_COUNT(port), hfp);
1266c349dbc7Sjsg
1267c349dbc7Sjsg /* meaningful for video mode non-burst sync pulse mode only,
1268c349dbc7Sjsg * can be zero for non-burst sync events and burst modes */
1269c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HSYNC_PADDING_COUNT(port),
1270c349dbc7Sjsg hsync);
1271c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HBP_COUNT(port), hbp);
1272c349dbc7Sjsg
1273c349dbc7Sjsg /* vertical values are in terms of lines */
1274c349dbc7Sjsg intel_de_write(dev_priv, MIPI_VFP_COUNT(port), vfp);
1275c349dbc7Sjsg intel_de_write(dev_priv, MIPI_VSYNC_PADDING_COUNT(port),
1276c349dbc7Sjsg vsync);
1277c349dbc7Sjsg intel_de_write(dev_priv, MIPI_VBP_COUNT(port), vbp);
1278c349dbc7Sjsg }
1279c349dbc7Sjsg }
1280c349dbc7Sjsg
pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)1281c349dbc7Sjsg static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1282c349dbc7Sjsg {
1283c349dbc7Sjsg switch (fmt) {
1284c349dbc7Sjsg case MIPI_DSI_FMT_RGB888:
1285c349dbc7Sjsg return VID_MODE_FORMAT_RGB888;
1286c349dbc7Sjsg case MIPI_DSI_FMT_RGB666:
1287c349dbc7Sjsg return VID_MODE_FORMAT_RGB666;
1288c349dbc7Sjsg case MIPI_DSI_FMT_RGB666_PACKED:
1289c349dbc7Sjsg return VID_MODE_FORMAT_RGB666_PACKED;
1290c349dbc7Sjsg case MIPI_DSI_FMT_RGB565:
1291c349dbc7Sjsg return VID_MODE_FORMAT_RGB565;
1292c349dbc7Sjsg default:
1293c349dbc7Sjsg MISSING_CASE(fmt);
1294c349dbc7Sjsg return VID_MODE_FORMAT_RGB666;
1295c349dbc7Sjsg }
1296c349dbc7Sjsg }
1297c349dbc7Sjsg
intel_dsi_prepare(struct intel_encoder * intel_encoder,const struct intel_crtc_state * pipe_config)1298c349dbc7Sjsg static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1299c349dbc7Sjsg const struct intel_crtc_state *pipe_config)
1300c349dbc7Sjsg {
1301c349dbc7Sjsg struct drm_encoder *encoder = &intel_encoder->base;
1302c349dbc7Sjsg struct drm_device *dev = encoder->dev;
1303c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
13045ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1305c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1306c349dbc7Sjsg const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1307c349dbc7Sjsg enum port port;
1308c349dbc7Sjsg unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
1309c349dbc7Sjsg u32 val, tmp;
1310c349dbc7Sjsg u16 mode_hdisplay;
1311c349dbc7Sjsg
13125ca02815Sjsg drm_dbg_kms(&dev_priv->drm, "pipe %c\n", pipe_name(crtc->pipe));
1313c349dbc7Sjsg
1314c349dbc7Sjsg mode_hdisplay = adjusted_mode->crtc_hdisplay;
1315c349dbc7Sjsg
1316c349dbc7Sjsg if (intel_dsi->dual_link) {
1317c349dbc7Sjsg mode_hdisplay /= 2;
1318c349dbc7Sjsg if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1319c349dbc7Sjsg mode_hdisplay += intel_dsi->pixel_overlap;
1320c349dbc7Sjsg }
1321c349dbc7Sjsg
1322c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
1323c349dbc7Sjsg if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1324c349dbc7Sjsg /*
1325c349dbc7Sjsg * escape clock divider, 20MHz, shared for A and C.
1326c349dbc7Sjsg * device ready must be off when doing this! txclkesc?
1327c349dbc7Sjsg */
1328c349dbc7Sjsg tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A));
1329c349dbc7Sjsg tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1330c349dbc7Sjsg intel_de_write(dev_priv, MIPI_CTRL(PORT_A),
1331c349dbc7Sjsg tmp | ESCAPE_CLOCK_DIVIDER_1);
1332c349dbc7Sjsg
1333c349dbc7Sjsg /* read request priority is per pipe */
1334c349dbc7Sjsg tmp = intel_de_read(dev_priv, MIPI_CTRL(port));
1335c349dbc7Sjsg tmp &= ~READ_REQUEST_PRIORITY_MASK;
1336c349dbc7Sjsg intel_de_write(dev_priv, MIPI_CTRL(port),
1337c349dbc7Sjsg tmp | READ_REQUEST_PRIORITY_HIGH);
13385ca02815Sjsg } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
13395ca02815Sjsg enum pipe pipe = crtc->pipe;
1340c349dbc7Sjsg
1341*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_CTRL(port),
1342*f005ef32Sjsg BXT_PIPE_SELECT_MASK, BXT_PIPE_SELECT(pipe));
1343c349dbc7Sjsg }
1344c349dbc7Sjsg
1345c349dbc7Sjsg /* XXX: why here, why like this? handling in irq handler?! */
1346c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INTR_STAT(port), 0xffffffff);
1347c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INTR_EN(port), 0xffffffff);
1348c349dbc7Sjsg
1349c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DPHY_PARAM(port),
1350c349dbc7Sjsg intel_dsi->dphy_reg);
1351c349dbc7Sjsg
1352c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DPI_RESOLUTION(port),
1353c349dbc7Sjsg adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT | mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1354c349dbc7Sjsg }
1355c349dbc7Sjsg
1356c349dbc7Sjsg set_dsi_timings(encoder, adjusted_mode);
1357c349dbc7Sjsg
1358c349dbc7Sjsg val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1359c349dbc7Sjsg if (is_cmd_mode(intel_dsi)) {
1360c349dbc7Sjsg val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1361c349dbc7Sjsg val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1362c349dbc7Sjsg } else {
1363c349dbc7Sjsg val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
1364c349dbc7Sjsg val |= pixel_format_to_reg(intel_dsi->pixel_format);
1365c349dbc7Sjsg }
1366c349dbc7Sjsg
1367c349dbc7Sjsg tmp = 0;
1368c349dbc7Sjsg if (intel_dsi->eotp_pkt == 0)
1369c349dbc7Sjsg tmp |= EOT_DISABLE;
1370c349dbc7Sjsg if (intel_dsi->clock_stop)
1371c349dbc7Sjsg tmp |= CLOCKSTOP;
1372c349dbc7Sjsg
13735ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
1374c349dbc7Sjsg tmp |= BXT_DPHY_DEFEATURE_EN;
1375c349dbc7Sjsg if (!is_cmd_mode(intel_dsi))
1376c349dbc7Sjsg tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1377c349dbc7Sjsg }
1378c349dbc7Sjsg
1379c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
1380c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DSI_FUNC_PRG(port), val);
1381c349dbc7Sjsg
1382c349dbc7Sjsg /* timeouts for recovery. one frame IIUC. if counter expires,
1383c349dbc7Sjsg * EOT and stop state. */
1384c349dbc7Sjsg
1385c349dbc7Sjsg /*
1386c349dbc7Sjsg * In burst mode, value greater than one DPI line Time in byte
1387c349dbc7Sjsg * clock (txbyteclkhs) To timeout this timer 1+ of the above
1388c349dbc7Sjsg * said value is recommended.
1389c349dbc7Sjsg *
1390c349dbc7Sjsg * In non-burst mode, Value greater than one DPI frame time in
1391c349dbc7Sjsg * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1392c349dbc7Sjsg * said value is recommended.
1393c349dbc7Sjsg *
1394c349dbc7Sjsg * In DBI only mode, value greater than one DBI frame time in
1395c349dbc7Sjsg * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1396c349dbc7Sjsg * said value is recommended.
1397c349dbc7Sjsg */
1398c349dbc7Sjsg
1399c349dbc7Sjsg if (is_vid_mode(intel_dsi) &&
14001bb76ff1Sjsg intel_dsi->video_mode == BURST_MODE) {
1401c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port),
1402c349dbc7Sjsg txbyteclkhs(adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1);
1403c349dbc7Sjsg } else {
1404c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port),
1405c349dbc7Sjsg txbyteclkhs(adjusted_mode->crtc_vtotal * adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1);
1406c349dbc7Sjsg }
1407c349dbc7Sjsg intel_de_write(dev_priv, MIPI_LP_RX_TIMEOUT(port),
1408c349dbc7Sjsg intel_dsi->lp_rx_timeout);
1409c349dbc7Sjsg intel_de_write(dev_priv, MIPI_TURN_AROUND_TIMEOUT(port),
1410c349dbc7Sjsg intel_dsi->turn_arnd_val);
1411c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_RESET_TIMER(port),
1412c349dbc7Sjsg intel_dsi->rst_timer_val);
1413c349dbc7Sjsg
1414c349dbc7Sjsg /* dphy stuff */
1415c349dbc7Sjsg
1416c349dbc7Sjsg /* in terms of low power clock */
1417c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INIT_COUNT(port),
1418c349dbc7Sjsg txclkesc(intel_dsi->escape_clk_div, 100));
1419c349dbc7Sjsg
14205ca02815Sjsg if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
14215ca02815Sjsg !intel_dsi->dual_link) {
1422c349dbc7Sjsg /*
1423c349dbc7Sjsg * BXT spec says write MIPI_INIT_COUNT for
1424c349dbc7Sjsg * both the ports, even if only one is
1425c349dbc7Sjsg * getting used. So write the other port
1426c349dbc7Sjsg * if not in dual link mode.
1427c349dbc7Sjsg */
1428c349dbc7Sjsg intel_de_write(dev_priv,
1429c349dbc7Sjsg MIPI_INIT_COUNT(port == PORT_A ? PORT_C : PORT_A),
1430c349dbc7Sjsg intel_dsi->init_count);
1431c349dbc7Sjsg }
1432c349dbc7Sjsg
1433c349dbc7Sjsg /* recovery disables */
1434c349dbc7Sjsg intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), tmp);
1435c349dbc7Sjsg
1436c349dbc7Sjsg /* in terms of low power clock */
1437c349dbc7Sjsg intel_de_write(dev_priv, MIPI_INIT_COUNT(port),
1438c349dbc7Sjsg intel_dsi->init_count);
1439c349dbc7Sjsg
1440c349dbc7Sjsg /* in terms of txbyteclkhs. actual high to low switch +
1441c349dbc7Sjsg * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1442c349dbc7Sjsg *
1443c349dbc7Sjsg * XXX: write MIPI_STOP_STATE_STALL?
1444c349dbc7Sjsg */
1445c349dbc7Sjsg intel_de_write(dev_priv, MIPI_HIGH_LOW_SWITCH_COUNT(port),
1446c349dbc7Sjsg intel_dsi->hs_to_lp_count);
1447c349dbc7Sjsg
1448c349dbc7Sjsg /* XXX: low power clock equivalence in terms of byte clock.
1449c349dbc7Sjsg * the number of byte clocks occupied in one low power clock.
1450c349dbc7Sjsg * based on txbyteclkhs and txclkesc.
1451c349dbc7Sjsg * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1452c349dbc7Sjsg * ) / 105.???
1453c349dbc7Sjsg */
1454c349dbc7Sjsg intel_de_write(dev_priv, MIPI_LP_BYTECLK(port),
1455c349dbc7Sjsg intel_dsi->lp_byte_clk);
1456c349dbc7Sjsg
1457c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv)) {
1458c349dbc7Sjsg intel_de_write(dev_priv, MIPI_TLPX_TIME_COUNT(port),
1459c349dbc7Sjsg intel_dsi->lp_byte_clk);
1460c349dbc7Sjsg /* Shadow of DPHY reg */
1461c349dbc7Sjsg intel_de_write(dev_priv, MIPI_CLK_LANE_TIMING(port),
1462c349dbc7Sjsg intel_dsi->dphy_reg);
1463c349dbc7Sjsg }
1464c349dbc7Sjsg
1465c349dbc7Sjsg /* the bw essential for transmitting 16 long packets containing
1466c349dbc7Sjsg * 252 bytes meant for dcs write memory command is programmed in
1467c349dbc7Sjsg * this register in terms of byte clocks. based on dsi transfer
1468c349dbc7Sjsg * rate and the number of lanes configured the time taken to
1469c349dbc7Sjsg * transmit 16 long packets in a dsi stream varies. */
1470c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DBI_BW_CTRL(port),
1471c349dbc7Sjsg intel_dsi->bw_timer);
1472c349dbc7Sjsg
1473c349dbc7Sjsg intel_de_write(dev_priv, MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1474c349dbc7Sjsg intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT | intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1475c349dbc7Sjsg
14761bb76ff1Sjsg if (is_vid_mode(intel_dsi)) {
14771bb76ff1Sjsg u32 fmt = intel_dsi->video_frmt_cfg_bits | IP_TG_CONFIG;
14781bb76ff1Sjsg
14791bb76ff1Sjsg /*
14801bb76ff1Sjsg * Some panels might have resolution which is not a
1481c349dbc7Sjsg * multiple of 64 like 1366 x 768. Enable RANDOM
14821bb76ff1Sjsg * resolution support for such panels by default.
14831bb76ff1Sjsg */
14841bb76ff1Sjsg fmt |= RANDOM_DPI_DISPLAY_RESOLUTION;
14851bb76ff1Sjsg
14861bb76ff1Sjsg switch (intel_dsi->video_mode) {
14871bb76ff1Sjsg default:
14881bb76ff1Sjsg MISSING_CASE(intel_dsi->video_mode);
14891bb76ff1Sjsg fallthrough;
14901bb76ff1Sjsg case NON_BURST_SYNC_EVENTS:
14911bb76ff1Sjsg fmt |= VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS;
14921bb76ff1Sjsg break;
14931bb76ff1Sjsg case NON_BURST_SYNC_PULSE:
14941bb76ff1Sjsg fmt |= VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE;
14951bb76ff1Sjsg break;
14961bb76ff1Sjsg case BURST_MODE:
14971bb76ff1Sjsg fmt |= VIDEO_MODE_BURST;
14981bb76ff1Sjsg break;
14991bb76ff1Sjsg }
15001bb76ff1Sjsg
15011bb76ff1Sjsg intel_de_write(dev_priv, MIPI_VIDEO_MODE_FORMAT(port), fmt);
15021bb76ff1Sjsg }
1503c349dbc7Sjsg }
1504c349dbc7Sjsg }
1505c349dbc7Sjsg
intel_dsi_unprepare(struct intel_encoder * encoder)1506c349dbc7Sjsg static void intel_dsi_unprepare(struct intel_encoder *encoder)
1507c349dbc7Sjsg {
1508c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1509c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1510c349dbc7Sjsg enum port port;
1511c349dbc7Sjsg
1512c349dbc7Sjsg if (IS_GEMINILAKE(dev_priv))
1513c349dbc7Sjsg return;
1514c349dbc7Sjsg
1515c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
1516c349dbc7Sjsg /* Panel commands can be sent when clock is in LP11 */
1517c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x0);
1518c349dbc7Sjsg
15195ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1520c349dbc7Sjsg bxt_dsi_reset_clocks(encoder, port);
1521c349dbc7Sjsg else
1522c349dbc7Sjsg vlv_dsi_reset_clocks(encoder, port);
1523c349dbc7Sjsg intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), CLOCKSTOP);
1524c349dbc7Sjsg
1525*f005ef32Sjsg intel_de_rmw(dev_priv, MIPI_DSI_FUNC_PRG(port), VID_MODE_FORMAT_MASK, 0);
1526c349dbc7Sjsg
1527c349dbc7Sjsg intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x1);
1528c349dbc7Sjsg }
1529c349dbc7Sjsg }
1530c349dbc7Sjsg
intel_dsi_encoder_destroy(struct drm_encoder * encoder)1531c349dbc7Sjsg static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1532c349dbc7Sjsg {
1533c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder));
1534c349dbc7Sjsg
1535c349dbc7Sjsg intel_dsi_vbt_gpio_cleanup(intel_dsi);
1536c349dbc7Sjsg intel_encoder_destroy(encoder);
1537c349dbc7Sjsg }
1538c349dbc7Sjsg
1539c349dbc7Sjsg static const struct drm_encoder_funcs intel_dsi_funcs = {
1540c349dbc7Sjsg .destroy = intel_dsi_encoder_destroy,
1541c349dbc7Sjsg };
1542c349dbc7Sjsg
vlv_dsi_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)15432bd53da4Sjsg static enum drm_mode_status vlv_dsi_mode_valid(struct drm_connector *connector,
15442bd53da4Sjsg struct drm_display_mode *mode)
15452bd53da4Sjsg {
15462bd53da4Sjsg struct drm_i915_private *i915 = to_i915(connector->dev);
15472bd53da4Sjsg
15482bd53da4Sjsg if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
15492bd53da4Sjsg enum drm_mode_status status;
15502bd53da4Sjsg
15512bd53da4Sjsg status = intel_cpu_transcoder_mode_valid(i915, mode);
15522bd53da4Sjsg if (status != MODE_OK)
15532bd53da4Sjsg return status;
15542bd53da4Sjsg }
15552bd53da4Sjsg
15562bd53da4Sjsg return intel_dsi_mode_valid(connector, mode);
15572bd53da4Sjsg }
15582bd53da4Sjsg
1559c349dbc7Sjsg static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1560c349dbc7Sjsg .get_modes = intel_dsi_get_modes,
15612bd53da4Sjsg .mode_valid = vlv_dsi_mode_valid,
1562c349dbc7Sjsg .atomic_check = intel_digital_connector_atomic_check,
1563c349dbc7Sjsg };
1564c349dbc7Sjsg
1565c349dbc7Sjsg static const struct drm_connector_funcs intel_dsi_connector_funcs = {
1566ad8b1aafSjsg .detect = intel_panel_detect,
1567c349dbc7Sjsg .late_register = intel_connector_register,
1568c349dbc7Sjsg .early_unregister = intel_connector_unregister,
1569c349dbc7Sjsg .destroy = intel_connector_destroy,
1570c349dbc7Sjsg .fill_modes = drm_helper_probe_single_connector_modes,
1571c349dbc7Sjsg .atomic_get_property = intel_digital_connector_atomic_get_property,
1572c349dbc7Sjsg .atomic_set_property = intel_digital_connector_atomic_set_property,
1573c349dbc7Sjsg .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1574c349dbc7Sjsg .atomic_duplicate_state = intel_digital_connector_duplicate_state,
1575c349dbc7Sjsg };
1576c349dbc7Sjsg
vlv_dsi_add_properties(struct intel_connector * connector)1577c349dbc7Sjsg static void vlv_dsi_add_properties(struct intel_connector *connector)
1578c349dbc7Sjsg {
15791bb76ff1Sjsg const struct drm_display_mode *fixed_mode =
15801bb76ff1Sjsg intel_panel_preferred_fixed_mode(connector);
1581c349dbc7Sjsg
1582*f005ef32Sjsg intel_attach_scaling_mode_property(&connector->base);
1583c349dbc7Sjsg
15841bb76ff1Sjsg drm_connector_set_panel_orientation_with_quirk(&connector->base,
1585c349dbc7Sjsg intel_dsi_get_panel_orientation(connector),
15861bb76ff1Sjsg fixed_mode->hdisplay,
15871bb76ff1Sjsg fixed_mode->vdisplay);
1588c349dbc7Sjsg }
1589c349dbc7Sjsg
1590c349dbc7Sjsg #define NS_KHZ_RATIO 1000000
1591c349dbc7Sjsg
1592c349dbc7Sjsg #define PREPARE_CNT_MAX 0x3F
1593c349dbc7Sjsg #define EXIT_ZERO_CNT_MAX 0x3F
1594c349dbc7Sjsg #define CLK_ZERO_CNT_MAX 0xFF
1595c349dbc7Sjsg #define TRAIL_CNT_MAX 0x1F
1596c349dbc7Sjsg
vlv_dphy_param_init(struct intel_dsi * intel_dsi)1597c349dbc7Sjsg static void vlv_dphy_param_init(struct intel_dsi *intel_dsi)
1598c349dbc7Sjsg {
1599c349dbc7Sjsg struct drm_device *dev = intel_dsi->base.base.dev;
1600c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
16011bb76ff1Sjsg struct intel_connector *connector = intel_dsi->attached_connector;
16021bb76ff1Sjsg struct mipi_config *mipi_config = connector->panel.vbt.dsi.config;
1603c349dbc7Sjsg u32 tlpx_ns, extra_byte_count, tlpx_ui;
1604c349dbc7Sjsg u32 ui_num, ui_den;
1605c349dbc7Sjsg u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
1606c349dbc7Sjsg u32 ths_prepare_ns, tclk_trail_ns;
1607c349dbc7Sjsg u32 tclk_prepare_clkzero, ths_prepare_hszero;
1608c349dbc7Sjsg u32 lp_to_hs_switch, hs_to_lp_switch;
1609c349dbc7Sjsg u32 mul;
1610c349dbc7Sjsg
1611c349dbc7Sjsg tlpx_ns = intel_dsi_tlpx_ns(intel_dsi);
1612c349dbc7Sjsg
1613c349dbc7Sjsg switch (intel_dsi->lane_count) {
1614c349dbc7Sjsg case 1:
1615c349dbc7Sjsg case 2:
1616c349dbc7Sjsg extra_byte_count = 2;
1617c349dbc7Sjsg break;
1618c349dbc7Sjsg case 3:
1619c349dbc7Sjsg extra_byte_count = 4;
1620c349dbc7Sjsg break;
1621c349dbc7Sjsg case 4:
1622c349dbc7Sjsg default:
1623c349dbc7Sjsg extra_byte_count = 3;
1624c349dbc7Sjsg break;
1625c349dbc7Sjsg }
1626c349dbc7Sjsg
1627c349dbc7Sjsg /* in Kbps */
1628c349dbc7Sjsg ui_num = NS_KHZ_RATIO;
1629c349dbc7Sjsg ui_den = intel_dsi_bitrate(intel_dsi);
1630c349dbc7Sjsg
1631c349dbc7Sjsg tclk_prepare_clkzero = mipi_config->tclk_prepare_clkzero;
1632c349dbc7Sjsg ths_prepare_hszero = mipi_config->ths_prepare_hszero;
1633c349dbc7Sjsg
1634c349dbc7Sjsg /*
1635c349dbc7Sjsg * B060
1636c349dbc7Sjsg * LP byte clock = TLPX/ (8UI)
1637c349dbc7Sjsg */
1638c349dbc7Sjsg intel_dsi->lp_byte_clk = DIV_ROUND_UP(tlpx_ns * ui_den, 8 * ui_num);
1639c349dbc7Sjsg
1640c349dbc7Sjsg /* DDR clock period = 2 * UI
1641c349dbc7Sjsg * UI(sec) = 1/(bitrate * 10^3) (bitrate is in KHZ)
1642c349dbc7Sjsg * UI(nsec) = 10^6 / bitrate
1643c349dbc7Sjsg * DDR clock period (nsec) = 2 * UI = (2 * 10^6)/ bitrate
1644c349dbc7Sjsg * DDR clock count = ns_value / DDR clock period
1645c349dbc7Sjsg *
1646c349dbc7Sjsg * For GEMINILAKE dphy_param_reg will be programmed in terms of
1647c349dbc7Sjsg * HS byte clock count for other platform in HS ddr clock count
1648c349dbc7Sjsg */
1649c349dbc7Sjsg mul = IS_GEMINILAKE(dev_priv) ? 8 : 2;
1650c349dbc7Sjsg ths_prepare_ns = max(mipi_config->ths_prepare,
1651c349dbc7Sjsg mipi_config->tclk_prepare);
1652c349dbc7Sjsg
1653c349dbc7Sjsg /* prepare count */
1654c349dbc7Sjsg prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * ui_den, ui_num * mul);
1655c349dbc7Sjsg
1656c349dbc7Sjsg if (prepare_cnt > PREPARE_CNT_MAX) {
1657c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "prepare count too high %u\n",
1658c349dbc7Sjsg prepare_cnt);
1659c349dbc7Sjsg prepare_cnt = PREPARE_CNT_MAX;
1660c349dbc7Sjsg }
1661c349dbc7Sjsg
1662c349dbc7Sjsg /* exit zero count */
1663c349dbc7Sjsg exit_zero_cnt = DIV_ROUND_UP(
1664c349dbc7Sjsg (ths_prepare_hszero - ths_prepare_ns) * ui_den,
1665c349dbc7Sjsg ui_num * mul
1666c349dbc7Sjsg );
1667c349dbc7Sjsg
1668c349dbc7Sjsg /*
1669c349dbc7Sjsg * Exit zero is unified val ths_zero and ths_exit
1670c349dbc7Sjsg * minimum value for ths_exit = 110ns
1671c349dbc7Sjsg * min (exit_zero_cnt * 2) = 110/UI
1672c349dbc7Sjsg * exit_zero_cnt = 55/UI
1673c349dbc7Sjsg */
1674c349dbc7Sjsg if (exit_zero_cnt < (55 * ui_den / ui_num) && (55 * ui_den) % ui_num)
1675c349dbc7Sjsg exit_zero_cnt += 1;
1676c349dbc7Sjsg
1677c349dbc7Sjsg if (exit_zero_cnt > EXIT_ZERO_CNT_MAX) {
1678c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "exit zero count too high %u\n",
1679c349dbc7Sjsg exit_zero_cnt);
1680c349dbc7Sjsg exit_zero_cnt = EXIT_ZERO_CNT_MAX;
1681c349dbc7Sjsg }
1682c349dbc7Sjsg
1683c349dbc7Sjsg /* clk zero count */
1684c349dbc7Sjsg clk_zero_cnt = DIV_ROUND_UP(
1685c349dbc7Sjsg (tclk_prepare_clkzero - ths_prepare_ns)
1686c349dbc7Sjsg * ui_den, ui_num * mul);
1687c349dbc7Sjsg
1688c349dbc7Sjsg if (clk_zero_cnt > CLK_ZERO_CNT_MAX) {
1689c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "clock zero count too high %u\n",
1690c349dbc7Sjsg clk_zero_cnt);
1691c349dbc7Sjsg clk_zero_cnt = CLK_ZERO_CNT_MAX;
1692c349dbc7Sjsg }
1693c349dbc7Sjsg
1694c349dbc7Sjsg /* trail count */
1695c349dbc7Sjsg tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
1696c349dbc7Sjsg trail_cnt = DIV_ROUND_UP(tclk_trail_ns * ui_den, ui_num * mul);
1697c349dbc7Sjsg
1698c349dbc7Sjsg if (trail_cnt > TRAIL_CNT_MAX) {
1699c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "trail count too high %u\n",
1700c349dbc7Sjsg trail_cnt);
1701c349dbc7Sjsg trail_cnt = TRAIL_CNT_MAX;
1702c349dbc7Sjsg }
1703c349dbc7Sjsg
1704c349dbc7Sjsg /* B080 */
1705c349dbc7Sjsg intel_dsi->dphy_reg = exit_zero_cnt << 24 | trail_cnt << 16 |
1706c349dbc7Sjsg clk_zero_cnt << 8 | prepare_cnt;
1707c349dbc7Sjsg
1708c349dbc7Sjsg /*
1709c349dbc7Sjsg * LP to HS switch count = 4TLPX + PREP_COUNT * mul + EXIT_ZERO_COUNT *
1710c349dbc7Sjsg * mul + 10UI + Extra Byte Count
1711c349dbc7Sjsg *
1712c349dbc7Sjsg * HS to LP switch count = THS-TRAIL + 2TLPX + Extra Byte Count
1713c349dbc7Sjsg * Extra Byte Count is calculated according to number of lanes.
1714c349dbc7Sjsg * High Low Switch Count is the Max of LP to HS and
1715c349dbc7Sjsg * HS to LP switch count
1716c349dbc7Sjsg *
1717c349dbc7Sjsg */
1718c349dbc7Sjsg tlpx_ui = DIV_ROUND_UP(tlpx_ns * ui_den, ui_num);
1719c349dbc7Sjsg
1720c349dbc7Sjsg /* B044 */
1721c349dbc7Sjsg /* FIXME:
1722c349dbc7Sjsg * The comment above does not match with the code */
1723c349dbc7Sjsg lp_to_hs_switch = DIV_ROUND_UP(4 * tlpx_ui + prepare_cnt * mul +
1724c349dbc7Sjsg exit_zero_cnt * mul + 10, 8);
1725c349dbc7Sjsg
1726c349dbc7Sjsg hs_to_lp_switch = DIV_ROUND_UP(mipi_config->ths_trail + 2 * tlpx_ui, 8);
1727c349dbc7Sjsg
1728c349dbc7Sjsg intel_dsi->hs_to_lp_count = max(lp_to_hs_switch, hs_to_lp_switch);
1729c349dbc7Sjsg intel_dsi->hs_to_lp_count += extra_byte_count;
1730c349dbc7Sjsg
1731c349dbc7Sjsg /* B088 */
1732c349dbc7Sjsg /* LP -> HS for clock lanes
1733c349dbc7Sjsg * LP clk sync + LP11 + LP01 + tclk_prepare + tclk_zero +
1734c349dbc7Sjsg * extra byte count
1735c349dbc7Sjsg * 2TPLX + 1TLPX + 1 TPLX(in ns) + prepare_cnt * 2 + clk_zero_cnt *
1736c349dbc7Sjsg * 2(in UI) + extra byte count
1737c349dbc7Sjsg * In byteclks = (4TLPX + prepare_cnt * 2 + clk_zero_cnt *2 (in UI)) /
1738c349dbc7Sjsg * 8 + extra byte count
1739c349dbc7Sjsg */
1740c349dbc7Sjsg intel_dsi->clk_lp_to_hs_count =
1741c349dbc7Sjsg DIV_ROUND_UP(
1742c349dbc7Sjsg 4 * tlpx_ui + prepare_cnt * 2 +
1743c349dbc7Sjsg clk_zero_cnt * 2,
1744c349dbc7Sjsg 8);
1745c349dbc7Sjsg
1746c349dbc7Sjsg intel_dsi->clk_lp_to_hs_count += extra_byte_count;
1747c349dbc7Sjsg
1748c349dbc7Sjsg /* HS->LP for Clock Lanes
1749c349dbc7Sjsg * Low Power clock synchronisations + 1Tx byteclk + tclk_trail +
1750c349dbc7Sjsg * Extra byte count
1751c349dbc7Sjsg * 2TLPX + 8UI + (trail_count*2)(in UI) + Extra byte count
1752c349dbc7Sjsg * In byteclks = (2*TLpx(in UI) + trail_count*2 +8)(in UI)/8 +
1753c349dbc7Sjsg * Extra byte count
1754c349dbc7Sjsg */
1755c349dbc7Sjsg intel_dsi->clk_hs_to_lp_count =
1756c349dbc7Sjsg DIV_ROUND_UP(2 * tlpx_ui + trail_cnt * 2 + 8,
1757c349dbc7Sjsg 8);
1758c349dbc7Sjsg intel_dsi->clk_hs_to_lp_count += extra_byte_count;
1759c349dbc7Sjsg
1760c349dbc7Sjsg intel_dsi_log_params(intel_dsi);
1761c349dbc7Sjsg }
1762c349dbc7Sjsg
vlv_dsi_init(struct drm_i915_private * dev_priv)1763c349dbc7Sjsg void vlv_dsi_init(struct drm_i915_private *dev_priv)
1764c349dbc7Sjsg {
1765c349dbc7Sjsg struct intel_dsi *intel_dsi;
1766c349dbc7Sjsg struct intel_encoder *intel_encoder;
1767c349dbc7Sjsg struct drm_encoder *encoder;
1768c349dbc7Sjsg struct intel_connector *intel_connector;
1769c349dbc7Sjsg struct drm_connector *connector;
17701bb76ff1Sjsg struct drm_display_mode *current_mode;
1771c349dbc7Sjsg enum port port;
1772c349dbc7Sjsg enum pipe pipe;
1773c349dbc7Sjsg
1774c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "\n");
1775c349dbc7Sjsg
1776c349dbc7Sjsg /* There is no detection method for MIPI so rely on VBT */
1777c349dbc7Sjsg if (!intel_bios_is_dsi_present(dev_priv, &port))
1778c349dbc7Sjsg return;
1779c349dbc7Sjsg
17805ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
17811bb76ff1Sjsg dev_priv->display.dsi.mmio_base = BXT_MIPI_BASE;
1782c349dbc7Sjsg else
17831bb76ff1Sjsg dev_priv->display.dsi.mmio_base = VLV_MIPI_BASE;
1784c349dbc7Sjsg
1785c349dbc7Sjsg intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1786c349dbc7Sjsg if (!intel_dsi)
1787c349dbc7Sjsg return;
1788c349dbc7Sjsg
1789c349dbc7Sjsg intel_connector = intel_connector_alloc();
1790c349dbc7Sjsg if (!intel_connector) {
1791c349dbc7Sjsg kfree(intel_dsi);
1792c349dbc7Sjsg return;
1793c349dbc7Sjsg }
1794c349dbc7Sjsg
1795c349dbc7Sjsg intel_encoder = &intel_dsi->base;
1796c349dbc7Sjsg encoder = &intel_encoder->base;
1797c349dbc7Sjsg intel_dsi->attached_connector = intel_connector;
1798c349dbc7Sjsg
1799c349dbc7Sjsg connector = &intel_connector->base;
1800c349dbc7Sjsg
1801*f005ef32Sjsg drm_encoder_init(&dev_priv->drm, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
1802c349dbc7Sjsg "DSI %c", port_name(port));
1803c349dbc7Sjsg
1804c349dbc7Sjsg intel_encoder->compute_config = intel_dsi_compute_config;
1805c349dbc7Sjsg intel_encoder->pre_enable = intel_dsi_pre_enable;
18065ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1807c349dbc7Sjsg intel_encoder->enable = bxt_dsi_enable;
1808c349dbc7Sjsg intel_encoder->disable = intel_dsi_disable;
1809c349dbc7Sjsg intel_encoder->post_disable = intel_dsi_post_disable;
1810c349dbc7Sjsg intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1811c349dbc7Sjsg intel_encoder->get_config = intel_dsi_get_config;
18121bb76ff1Sjsg intel_encoder->update_pipe = intel_backlight_update;
18135ca02815Sjsg intel_encoder->shutdown = intel_dsi_shutdown;
1814c349dbc7Sjsg
1815c349dbc7Sjsg intel_connector->get_hw_state = intel_connector_get_hw_state;
1816c349dbc7Sjsg
1817c349dbc7Sjsg intel_encoder->port = port;
1818c349dbc7Sjsg intel_encoder->type = INTEL_OUTPUT_DSI;
1819c349dbc7Sjsg intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
1820c349dbc7Sjsg intel_encoder->cloneable = 0;
1821c349dbc7Sjsg
1822c349dbc7Sjsg /*
1823c349dbc7Sjsg * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1824c349dbc7Sjsg * port C. BXT isn't limited like this.
1825c349dbc7Sjsg */
18265ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1827c349dbc7Sjsg intel_encoder->pipe_mask = ~0;
1828c349dbc7Sjsg else if (port == PORT_A)
1829c349dbc7Sjsg intel_encoder->pipe_mask = BIT(PIPE_A);
1830c349dbc7Sjsg else
1831c349dbc7Sjsg intel_encoder->pipe_mask = BIT(PIPE_B);
1832c349dbc7Sjsg
18335ca02815Sjsg intel_dsi->panel_power_off_time = ktime_get_boottime();
18345ca02815Sjsg
183526d05183Sjsg intel_bios_init_panel_late(dev_priv, &intel_connector->panel, NULL, NULL);
18361bb76ff1Sjsg
18371bb76ff1Sjsg if (intel_connector->panel.vbt.dsi.config->dual_link)
1838c349dbc7Sjsg intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
1839c349dbc7Sjsg else
1840c349dbc7Sjsg intel_dsi->ports = BIT(port);
1841c349dbc7Sjsg
18421bb76ff1Sjsg if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.bl_ports & ~intel_dsi->ports))
18431bb76ff1Sjsg intel_connector->panel.vbt.dsi.bl_ports &= intel_dsi->ports;
18441bb76ff1Sjsg
18451bb76ff1Sjsg if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.cabc_ports & ~intel_dsi->ports))
18461bb76ff1Sjsg intel_connector->panel.vbt.dsi.cabc_ports &= intel_dsi->ports;
1847c349dbc7Sjsg
1848c349dbc7Sjsg /* Create a DSI host (and a device) for each port. */
1849c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
1850c349dbc7Sjsg struct intel_dsi_host *host;
1851c349dbc7Sjsg
1852c349dbc7Sjsg host = intel_dsi_host_init(intel_dsi, &intel_dsi_host_ops,
1853c349dbc7Sjsg port);
1854c349dbc7Sjsg if (!host)
1855c349dbc7Sjsg goto err;
1856c349dbc7Sjsg
1857c349dbc7Sjsg intel_dsi->dsi_hosts[port] = host;
1858c349dbc7Sjsg }
1859c349dbc7Sjsg
1860c349dbc7Sjsg if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
1861c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "no device found\n");
1862c349dbc7Sjsg goto err;
1863c349dbc7Sjsg }
1864c349dbc7Sjsg
1865c349dbc7Sjsg /* Use clock read-back from current hw-state for fastboot */
1866c349dbc7Sjsg current_mode = intel_encoder_current_mode(intel_encoder);
1867c349dbc7Sjsg if (current_mode) {
1868c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "Calculated pclk %d GOP %d\n",
1869c349dbc7Sjsg intel_dsi->pclk, current_mode->clock);
1870c349dbc7Sjsg if (intel_fuzzy_clock_check(intel_dsi->pclk,
1871c349dbc7Sjsg current_mode->clock)) {
1872c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "Using GOP pclk\n");
1873c349dbc7Sjsg intel_dsi->pclk = current_mode->clock;
1874c349dbc7Sjsg }
1875c349dbc7Sjsg
1876c349dbc7Sjsg kfree(current_mode);
1877c349dbc7Sjsg }
1878c349dbc7Sjsg
1879c349dbc7Sjsg vlv_dphy_param_init(intel_dsi);
1880c349dbc7Sjsg
1881c349dbc7Sjsg intel_dsi_vbt_gpio_init(intel_dsi,
1882c349dbc7Sjsg intel_dsi_get_hw_state(intel_encoder, &pipe));
1883c349dbc7Sjsg
1884*f005ef32Sjsg drm_connector_init(&dev_priv->drm, connector, &intel_dsi_connector_funcs,
1885c349dbc7Sjsg DRM_MODE_CONNECTOR_DSI);
1886c349dbc7Sjsg
1887c349dbc7Sjsg drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1888c349dbc7Sjsg
1889c349dbc7Sjsg connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1890c349dbc7Sjsg
1891c349dbc7Sjsg intel_connector_attach_encoder(intel_connector, intel_encoder);
1892c349dbc7Sjsg
1893*f005ef32Sjsg mutex_lock(&dev_priv->drm.mode_config.mutex);
18941bb76ff1Sjsg intel_panel_add_vbt_lfp_fixed_mode(intel_connector);
1895*f005ef32Sjsg mutex_unlock(&dev_priv->drm.mode_config.mutex);
1896c349dbc7Sjsg
18971bb76ff1Sjsg if (!intel_panel_preferred_fixed_mode(intel_connector)) {
1898c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm, "no fixed mode\n");
1899c349dbc7Sjsg goto err_cleanup_connector;
1900c349dbc7Sjsg }
1901c349dbc7Sjsg
1902*f005ef32Sjsg intel_panel_init(intel_connector, NULL);
19031bb76ff1Sjsg
19041bb76ff1Sjsg intel_backlight_setup(intel_connector, INVALID_PIPE);
1905c349dbc7Sjsg
1906c349dbc7Sjsg vlv_dsi_add_properties(intel_connector);
1907c349dbc7Sjsg
1908c349dbc7Sjsg return;
1909c349dbc7Sjsg
1910c349dbc7Sjsg err_cleanup_connector:
1911c349dbc7Sjsg drm_connector_cleanup(&intel_connector->base);
1912c349dbc7Sjsg err:
1913c349dbc7Sjsg drm_encoder_cleanup(&intel_encoder->base);
1914c349dbc7Sjsg kfree(intel_dsi);
1915c349dbc7Sjsg kfree(intel_connector);
1916c349dbc7Sjsg }
1917