xref: /openbsd-src/sys/dev/pci/drm/i915/display/intel_display_power.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /* SPDX-License-Identifier: MIT */
2c349dbc7Sjsg /*
3c349dbc7Sjsg  * Copyright © 2019 Intel Corporation
4c349dbc7Sjsg  */
5c349dbc7Sjsg 
6c349dbc7Sjsg #ifndef __INTEL_DISPLAY_POWER_H__
7c349dbc7Sjsg #define __INTEL_DISPLAY_POWER_H__
8c349dbc7Sjsg 
9*f005ef32Sjsg #include <linux/mutex.h>
10*f005ef32Sjsg #include <linux/workqueue.h>
11*f005ef32Sjsg 
12*f005ef32Sjsg #include "intel_wakeref.h"
13c349dbc7Sjsg 
141bb76ff1Sjsg enum aux_ch;
151bb76ff1Sjsg enum port;
16c349dbc7Sjsg struct drm_i915_private;
171bb76ff1Sjsg struct i915_power_well;
18c349dbc7Sjsg struct intel_encoder;
19*f005ef32Sjsg struct seq_file;
20c349dbc7Sjsg 
211bb76ff1Sjsg /*
221bb76ff1Sjsg  * Keep the pipe, transcoder, port (DDI_LANES,DDI_IO,AUX) domain instances
231bb76ff1Sjsg  * consecutive, so that the pipe,transcoder,port -> power domain macros
241bb76ff1Sjsg  * work correctly.
251bb76ff1Sjsg  */
26c349dbc7Sjsg enum intel_display_power_domain {
27c349dbc7Sjsg 	POWER_DOMAIN_DISPLAY_CORE,
28c349dbc7Sjsg 	POWER_DOMAIN_PIPE_A,
29c349dbc7Sjsg 	POWER_DOMAIN_PIPE_B,
30c349dbc7Sjsg 	POWER_DOMAIN_PIPE_C,
31c349dbc7Sjsg 	POWER_DOMAIN_PIPE_D,
321bb76ff1Sjsg 	POWER_DOMAIN_PIPE_PANEL_FITTER_A,
331bb76ff1Sjsg 	POWER_DOMAIN_PIPE_PANEL_FITTER_B,
341bb76ff1Sjsg 	POWER_DOMAIN_PIPE_PANEL_FITTER_C,
351bb76ff1Sjsg 	POWER_DOMAIN_PIPE_PANEL_FITTER_D,
36c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_A,
37c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_B,
38c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_C,
39c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_D,
40c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_EDP,
41c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_DSI_A,
42c349dbc7Sjsg 	POWER_DOMAIN_TRANSCODER_DSI_C,
435ca02815Sjsg 
441bb76ff1Sjsg 	/* VDSC/joining for eDP/DSI transcoder (ICL) or pipe A (TGL) */
451bb76ff1Sjsg 	POWER_DOMAIN_TRANSCODER_VDSC_PW2,
461bb76ff1Sjsg 
471bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_A,
481bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_B,
491bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_C,
501bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_D,
511bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_E,
521bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_F,
531bb76ff1Sjsg 
541bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC1,
555ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC2,
565ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC3,
575ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC4,
585ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC5,
595ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_LANES_TC6,
605ca02815Sjsg 
611bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_A,
621bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_B,
631bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_C,
641bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_D,
651bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_E,
661bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_F,
675ca02815Sjsg 
681bb76ff1Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC1,
695ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC2,
705ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC3,
715ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC4,
725ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC5,
735ca02815Sjsg 	POWER_DOMAIN_PORT_DDI_IO_TC6,
745ca02815Sjsg 
75c349dbc7Sjsg 	POWER_DOMAIN_PORT_DSI,
76c349dbc7Sjsg 	POWER_DOMAIN_PORT_CRT,
77c349dbc7Sjsg 	POWER_DOMAIN_PORT_OTHER,
78c349dbc7Sjsg 	POWER_DOMAIN_VGA,
795ca02815Sjsg 	POWER_DOMAIN_AUDIO_MMIO,
805ca02815Sjsg 	POWER_DOMAIN_AUDIO_PLAYBACK,
81*f005ef32Sjsg 
82*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_A,
83*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_B,
84*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_C,
85*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_D,
86*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_E,
87*f005ef32Sjsg 	POWER_DOMAIN_AUX_IO_F,
88*f005ef32Sjsg 
89c349dbc7Sjsg 	POWER_DOMAIN_AUX_A,
90c349dbc7Sjsg 	POWER_DOMAIN_AUX_B,
91c349dbc7Sjsg 	POWER_DOMAIN_AUX_C,
92c349dbc7Sjsg 	POWER_DOMAIN_AUX_D,
93c349dbc7Sjsg 	POWER_DOMAIN_AUX_E,
94c349dbc7Sjsg 	POWER_DOMAIN_AUX_F,
955ca02815Sjsg 
961bb76ff1Sjsg 	POWER_DOMAIN_AUX_USBC1,
975ca02815Sjsg 	POWER_DOMAIN_AUX_USBC2,
985ca02815Sjsg 	POWER_DOMAIN_AUX_USBC3,
995ca02815Sjsg 	POWER_DOMAIN_AUX_USBC4,
1005ca02815Sjsg 	POWER_DOMAIN_AUX_USBC5,
1015ca02815Sjsg 	POWER_DOMAIN_AUX_USBC6,
1025ca02815Sjsg 
1031bb76ff1Sjsg 	POWER_DOMAIN_AUX_TBT1,
1045ca02815Sjsg 	POWER_DOMAIN_AUX_TBT2,
1055ca02815Sjsg 	POWER_DOMAIN_AUX_TBT3,
1065ca02815Sjsg 	POWER_DOMAIN_AUX_TBT4,
1075ca02815Sjsg 	POWER_DOMAIN_AUX_TBT5,
1085ca02815Sjsg 	POWER_DOMAIN_AUX_TBT6,
1095ca02815Sjsg 
110c349dbc7Sjsg 	POWER_DOMAIN_GMBUS,
111c349dbc7Sjsg 	POWER_DOMAIN_MODESET,
112c349dbc7Sjsg 	POWER_DOMAIN_GT_IRQ,
1131bb76ff1Sjsg 	POWER_DOMAIN_DC_OFF,
114ad8b1aafSjsg 	POWER_DOMAIN_TC_COLD_OFF,
115c349dbc7Sjsg 	POWER_DOMAIN_INIT,
116c349dbc7Sjsg 
117c349dbc7Sjsg 	POWER_DOMAIN_NUM,
1181bb76ff1Sjsg 	POWER_DOMAIN_INVALID = POWER_DOMAIN_NUM,
119c349dbc7Sjsg };
120c349dbc7Sjsg 
121c349dbc7Sjsg #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
122c349dbc7Sjsg #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
1231bb76ff1Sjsg 		((pipe) + POWER_DOMAIN_PIPE_PANEL_FITTER_A)
124c349dbc7Sjsg #define POWER_DOMAIN_TRANSCODER(tran) \
125c349dbc7Sjsg 	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
126c349dbc7Sjsg 	 (tran) + POWER_DOMAIN_TRANSCODER_A)
127c349dbc7Sjsg 
1281bb76ff1Sjsg struct intel_power_domain_mask {
1291bb76ff1Sjsg 	DECLARE_BITMAP(bits, POWER_DOMAIN_NUM);
130c349dbc7Sjsg };
131c349dbc7Sjsg 
132c349dbc7Sjsg struct i915_power_domains {
133c349dbc7Sjsg 	/*
134c349dbc7Sjsg 	 * Power wells needed for initialization at driver init and suspend
135c349dbc7Sjsg 	 * time are on. They are kept on until after the first modeset.
136c349dbc7Sjsg 	 */
137c349dbc7Sjsg 	bool initializing;
138c349dbc7Sjsg 	bool display_core_suspended;
139c349dbc7Sjsg 	int power_well_count;
140c349dbc7Sjsg 
141*f005ef32Sjsg 	u32 dc_state;
142*f005ef32Sjsg 	u32 target_dc_state;
143*f005ef32Sjsg 	u32 allowed_dc_mask;
144*f005ef32Sjsg 
1455ca02815Sjsg 	intel_wakeref_t init_wakeref;
1465ca02815Sjsg 	intel_wakeref_t disable_wakeref;
147c349dbc7Sjsg 
148c349dbc7Sjsg 	struct rwlock lock;
149c349dbc7Sjsg 	int domain_use_count[POWER_DOMAIN_NUM];
150c349dbc7Sjsg 
151c349dbc7Sjsg 	struct delayed_work async_put_work;
152c349dbc7Sjsg 	intel_wakeref_t async_put_wakeref;
1531bb76ff1Sjsg 	struct intel_power_domain_mask async_put_domains[2];
154*f005ef32Sjsg 	int async_put_next_delay;
155c349dbc7Sjsg 
156c349dbc7Sjsg 	struct i915_power_well *power_wells;
157c349dbc7Sjsg };
158c349dbc7Sjsg 
1595ca02815Sjsg struct intel_display_power_domain_set {
1601bb76ff1Sjsg 	struct intel_power_domain_mask mask;
1615ca02815Sjsg #ifdef CONFIG_DRM_I915_DEBUG_RUNTIME_PM
1625ca02815Sjsg 	intel_wakeref_t wakerefs[POWER_DOMAIN_NUM];
1635ca02815Sjsg #endif
1645ca02815Sjsg };
1655ca02815Sjsg 
1661bb76ff1Sjsg #define for_each_power_domain(__domain, __mask)				\
1671bb76ff1Sjsg 	for ((__domain) = 0; (__domain) < POWER_DOMAIN_NUM; (__domain)++)	\
1681bb76ff1Sjsg 		for_each_if(test_bit((__domain), (__mask)->bits))
169c349dbc7Sjsg 
170c349dbc7Sjsg int intel_power_domains_init(struct drm_i915_private *dev_priv);
171c349dbc7Sjsg void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
172c349dbc7Sjsg void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
173c349dbc7Sjsg void intel_power_domains_driver_remove(struct drm_i915_private *dev_priv);
174c349dbc7Sjsg void intel_power_domains_enable(struct drm_i915_private *dev_priv);
175c349dbc7Sjsg void intel_power_domains_disable(struct drm_i915_private *dev_priv);
176*f005ef32Sjsg void intel_power_domains_suspend(struct drm_i915_private *dev_priv, bool s2idle);
177c349dbc7Sjsg void intel_power_domains_resume(struct drm_i915_private *dev_priv);
1781bb76ff1Sjsg void intel_power_domains_sanitize_state(struct drm_i915_private *dev_priv);
179c349dbc7Sjsg 
180c349dbc7Sjsg void intel_display_power_suspend_late(struct drm_i915_private *i915);
181c349dbc7Sjsg void intel_display_power_resume_early(struct drm_i915_private *i915);
182c349dbc7Sjsg void intel_display_power_suspend(struct drm_i915_private *i915);
183c349dbc7Sjsg void intel_display_power_resume(struct drm_i915_private *i915);
184c349dbc7Sjsg void intel_display_power_set_target_dc_state(struct drm_i915_private *dev_priv,
185c349dbc7Sjsg 					     u32 state);
186c349dbc7Sjsg 
187c349dbc7Sjsg const char *
188c349dbc7Sjsg intel_display_power_domain_str(enum intel_display_power_domain domain);
189c349dbc7Sjsg 
190c349dbc7Sjsg bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
191c349dbc7Sjsg 				    enum intel_display_power_domain domain);
192c349dbc7Sjsg bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
193c349dbc7Sjsg 				      enum intel_display_power_domain domain);
194c349dbc7Sjsg intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
195c349dbc7Sjsg 					enum intel_display_power_domain domain);
196c349dbc7Sjsg intel_wakeref_t
197c349dbc7Sjsg intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
198c349dbc7Sjsg 				   enum intel_display_power_domain domain);
199c349dbc7Sjsg void __intel_display_power_put_async(struct drm_i915_private *i915,
200c349dbc7Sjsg 				     enum intel_display_power_domain domain,
201*f005ef32Sjsg 				     intel_wakeref_t wakeref,
202*f005ef32Sjsg 				     int delay_ms);
203c349dbc7Sjsg void intel_display_power_flush_work(struct drm_i915_private *i915);
204c349dbc7Sjsg #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
205c349dbc7Sjsg void intel_display_power_put(struct drm_i915_private *dev_priv,
206c349dbc7Sjsg 			     enum intel_display_power_domain domain,
207c349dbc7Sjsg 			     intel_wakeref_t wakeref);
208c349dbc7Sjsg static inline void
intel_display_power_put_async(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)209c349dbc7Sjsg intel_display_power_put_async(struct drm_i915_private *i915,
210c349dbc7Sjsg 			      enum intel_display_power_domain domain,
211c349dbc7Sjsg 			      intel_wakeref_t wakeref)
212c349dbc7Sjsg {
213*f005ef32Sjsg 	__intel_display_power_put_async(i915, domain, wakeref, -1);
214*f005ef32Sjsg }
215*f005ef32Sjsg 
216*f005ef32Sjsg static inline void
intel_display_power_put_async_delay(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref,int delay_ms)217*f005ef32Sjsg intel_display_power_put_async_delay(struct drm_i915_private *i915,
218*f005ef32Sjsg 				    enum intel_display_power_domain domain,
219*f005ef32Sjsg 				    intel_wakeref_t wakeref,
220*f005ef32Sjsg 				    int delay_ms)
221*f005ef32Sjsg {
222*f005ef32Sjsg 	__intel_display_power_put_async(i915, domain, wakeref, delay_ms);
223c349dbc7Sjsg }
224c349dbc7Sjsg #else
2255ca02815Sjsg void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
2265ca02815Sjsg 				       enum intel_display_power_domain domain);
2275ca02815Sjsg 
228c349dbc7Sjsg static inline void
intel_display_power_put(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)229c349dbc7Sjsg intel_display_power_put(struct drm_i915_private *i915,
230c349dbc7Sjsg 			enum intel_display_power_domain domain,
231c349dbc7Sjsg 			intel_wakeref_t wakeref)
232c349dbc7Sjsg {
233c349dbc7Sjsg 	intel_display_power_put_unchecked(i915, domain);
234c349dbc7Sjsg }
235c349dbc7Sjsg 
236c349dbc7Sjsg static inline void
intel_display_power_put_async(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)237c349dbc7Sjsg intel_display_power_put_async(struct drm_i915_private *i915,
238c349dbc7Sjsg 			      enum intel_display_power_domain domain,
239c349dbc7Sjsg 			      intel_wakeref_t wakeref)
240c349dbc7Sjsg {
241*f005ef32Sjsg 	__intel_display_power_put_async(i915, domain, -1, -1);
242*f005ef32Sjsg }
243*f005ef32Sjsg 
244*f005ef32Sjsg static inline void
intel_display_power_put_async_delay(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref,int delay_ms)245*f005ef32Sjsg intel_display_power_put_async_delay(struct drm_i915_private *i915,
246*f005ef32Sjsg 				    enum intel_display_power_domain domain,
247*f005ef32Sjsg 				    intel_wakeref_t wakeref,
248*f005ef32Sjsg 				    int delay_ms)
249*f005ef32Sjsg {
250*f005ef32Sjsg 	__intel_display_power_put_async(i915, domain, -1, delay_ms);
251c349dbc7Sjsg }
252c349dbc7Sjsg #endif
253c349dbc7Sjsg 
2545ca02815Sjsg void
2555ca02815Sjsg intel_display_power_get_in_set(struct drm_i915_private *i915,
2565ca02815Sjsg 			       struct intel_display_power_domain_set *power_domain_set,
2575ca02815Sjsg 			       enum intel_display_power_domain domain);
2585ca02815Sjsg 
2595ca02815Sjsg bool
2605ca02815Sjsg intel_display_power_get_in_set_if_enabled(struct drm_i915_private *i915,
2615ca02815Sjsg 					  struct intel_display_power_domain_set *power_domain_set,
2625ca02815Sjsg 					  enum intel_display_power_domain domain);
2635ca02815Sjsg 
2645ca02815Sjsg void
2655ca02815Sjsg intel_display_power_put_mask_in_set(struct drm_i915_private *i915,
2665ca02815Sjsg 				    struct intel_display_power_domain_set *power_domain_set,
2671bb76ff1Sjsg 				    struct intel_power_domain_mask *mask);
2685ca02815Sjsg 
2695ca02815Sjsg static inline void
intel_display_power_put_all_in_set(struct drm_i915_private * i915,struct intel_display_power_domain_set * power_domain_set)2705ca02815Sjsg intel_display_power_put_all_in_set(struct drm_i915_private *i915,
2715ca02815Sjsg 				   struct intel_display_power_domain_set *power_domain_set)
2725ca02815Sjsg {
2731bb76ff1Sjsg 	intel_display_power_put_mask_in_set(i915, power_domain_set, &power_domain_set->mask);
2745ca02815Sjsg }
2755ca02815Sjsg 
2761bb76ff1Sjsg void intel_display_power_debug(struct drm_i915_private *i915, struct seq_file *m);
2771bb76ff1Sjsg 
2781bb76ff1Sjsg enum intel_display_power_domain
2791bb76ff1Sjsg intel_display_power_ddi_lanes_domain(struct drm_i915_private *i915, enum port port);
2801bb76ff1Sjsg enum intel_display_power_domain
2811bb76ff1Sjsg intel_display_power_ddi_io_domain(struct drm_i915_private *i915, enum port port);
2821bb76ff1Sjsg enum intel_display_power_domain
283*f005ef32Sjsg intel_display_power_aux_io_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
284*f005ef32Sjsg enum intel_display_power_domain
2851bb76ff1Sjsg intel_display_power_legacy_aux_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
2861bb76ff1Sjsg enum intel_display_power_domain
2871bb76ff1Sjsg intel_display_power_tbt_aux_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
2881bb76ff1Sjsg 
2895ca02815Sjsg /*
2905ca02815Sjsg  * FIXME: We should probably switch this to a 0-based scheme to be consistent
2915ca02815Sjsg  * with how we now name/number DBUF_CTL instances.
2925ca02815Sjsg  */
293c349dbc7Sjsg enum dbuf_slice {
294c349dbc7Sjsg 	DBUF_S1,
295c349dbc7Sjsg 	DBUF_S2,
2965ca02815Sjsg 	DBUF_S3,
2975ca02815Sjsg 	DBUF_S4,
298ad8b1aafSjsg 	I915_MAX_DBUF_SLICES
299c349dbc7Sjsg };
300c349dbc7Sjsg 
301ad8b1aafSjsg void gen9_dbuf_slices_update(struct drm_i915_private *dev_priv,
302ad8b1aafSjsg 			     u8 req_slices);
303ad8b1aafSjsg 
304c349dbc7Sjsg #define with_intel_display_power(i915, domain, wf) \
305c349dbc7Sjsg 	for ((wf) = intel_display_power_get((i915), (domain)); (wf); \
306c349dbc7Sjsg 	     intel_display_power_put_async((i915), (domain), (wf)), (wf) = 0)
307c349dbc7Sjsg 
3081bb76ff1Sjsg #define with_intel_display_power_if_enabled(i915, domain, wf) \
3091bb76ff1Sjsg 	for ((wf) = intel_display_power_get_if_enabled((i915), (domain)); (wf); \
3101bb76ff1Sjsg 	     intel_display_power_put_async((i915), (domain), (wf)), (wf) = 0)
311c349dbc7Sjsg 
312c349dbc7Sjsg #endif /* __INTEL_DISPLAY_POWER_H__ */
313