xref: /openbsd-src/sys/dev/pci/drm/i915/display/intel_cdclk.c (revision 461b927b1485154b1266dc356df6ddb5172d2005)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright © 2006-2017 Intel Corporation
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg  * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg  * Software.
14c349dbc7Sjsg  *
15c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18c349dbc7Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21c349dbc7Sjsg  * DEALINGS IN THE SOFTWARE.
22c349dbc7Sjsg  */
23c349dbc7Sjsg 
24ad8b1aafSjsg #include <linux/time.h>
25ad8b1aafSjsg 
261bb76ff1Sjsg #include "hsw_ips.h"
27f005ef32Sjsg #include "i915_reg.h"
28c349dbc7Sjsg #include "intel_atomic.h"
291bb76ff1Sjsg #include "intel_atomic_plane.h"
301bb76ff1Sjsg #include "intel_audio.h"
31ad8b1aafSjsg #include "intel_bw.h"
32c349dbc7Sjsg #include "intel_cdclk.h"
331bb76ff1Sjsg #include "intel_crtc.h"
345ca02815Sjsg #include "intel_de.h"
35c349dbc7Sjsg #include "intel_display_types.h"
361bb76ff1Sjsg #include "intel_mchbar_regs.h"
371bb76ff1Sjsg #include "intel_pci_config.h"
381bb76ff1Sjsg #include "intel_pcode.h"
395ca02815Sjsg #include "intel_psr.h"
40f005ef32Sjsg #include "intel_vdsc.h"
411bb76ff1Sjsg #include "vlv_sideband.h"
42c349dbc7Sjsg 
43c349dbc7Sjsg /**
44c349dbc7Sjsg  * DOC: CDCLK / RAWCLK
45c349dbc7Sjsg  *
46c349dbc7Sjsg  * The display engine uses several different clocks to do its work. There
47c349dbc7Sjsg  * are two main clocks involved that aren't directly related to the actual
48c349dbc7Sjsg  * pixel clock or any symbol/bit clock of the actual output port. These
49c349dbc7Sjsg  * are the core display clock (CDCLK) and RAWCLK.
50c349dbc7Sjsg  *
51c349dbc7Sjsg  * CDCLK clocks most of the display pipe logic, and thus its frequency
52c349dbc7Sjsg  * must be high enough to support the rate at which pixels are flowing
53c349dbc7Sjsg  * through the pipes. Downscaling must also be accounted as that increases
54c349dbc7Sjsg  * the effective pixel rate.
55c349dbc7Sjsg  *
56c349dbc7Sjsg  * On several platforms the CDCLK frequency can be changed dynamically
57c349dbc7Sjsg  * to minimize power consumption for a given display configuration.
58c349dbc7Sjsg  * Typically changes to the CDCLK frequency require all the display pipes
59c349dbc7Sjsg  * to be shut down while the frequency is being changed.
60c349dbc7Sjsg  *
61c349dbc7Sjsg  * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
62c349dbc7Sjsg  * DMC will not change the active CDCLK frequency however, so that part
63c349dbc7Sjsg  * will still be performed by the driver directly.
64c349dbc7Sjsg  *
65c349dbc7Sjsg  * RAWCLK is a fixed frequency clock, often used by various auxiliary
66c349dbc7Sjsg  * blocks such as AUX CH or backlight PWM. Hence the only thing we
67c349dbc7Sjsg  * really need to know about RAWCLK is its frequency so that various
68c349dbc7Sjsg  * dividers can be programmed correctly.
69c349dbc7Sjsg  */
70c349dbc7Sjsg 
711bb76ff1Sjsg struct intel_cdclk_funcs {
721bb76ff1Sjsg 	void (*get_cdclk)(struct drm_i915_private *i915,
731bb76ff1Sjsg 			  struct intel_cdclk_config *cdclk_config);
741bb76ff1Sjsg 	void (*set_cdclk)(struct drm_i915_private *i915,
751bb76ff1Sjsg 			  const struct intel_cdclk_config *cdclk_config,
761bb76ff1Sjsg 			  enum pipe pipe);
771bb76ff1Sjsg 	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
781bb76ff1Sjsg 	u8 (*calc_voltage_level)(int cdclk);
791bb76ff1Sjsg };
801bb76ff1Sjsg 
intel_cdclk_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)811bb76ff1Sjsg void intel_cdclk_get_cdclk(struct drm_i915_private *dev_priv,
821bb76ff1Sjsg 			   struct intel_cdclk_config *cdclk_config)
831bb76ff1Sjsg {
841bb76ff1Sjsg 	dev_priv->display.funcs.cdclk->get_cdclk(dev_priv, cdclk_config);
851bb76ff1Sjsg }
861bb76ff1Sjsg 
intel_cdclk_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)871bb76ff1Sjsg static void intel_cdclk_set_cdclk(struct drm_i915_private *dev_priv,
881bb76ff1Sjsg 				  const struct intel_cdclk_config *cdclk_config,
891bb76ff1Sjsg 				  enum pipe pipe)
901bb76ff1Sjsg {
911bb76ff1Sjsg 	dev_priv->display.funcs.cdclk->set_cdclk(dev_priv, cdclk_config, pipe);
921bb76ff1Sjsg }
931bb76ff1Sjsg 
intel_cdclk_modeset_calc_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_state * cdclk_config)941bb76ff1Sjsg static int intel_cdclk_modeset_calc_cdclk(struct drm_i915_private *dev_priv,
951bb76ff1Sjsg 					  struct intel_cdclk_state *cdclk_config)
961bb76ff1Sjsg {
971bb76ff1Sjsg 	return dev_priv->display.funcs.cdclk->modeset_calc_cdclk(cdclk_config);
981bb76ff1Sjsg }
991bb76ff1Sjsg 
intel_cdclk_calc_voltage_level(struct drm_i915_private * dev_priv,int cdclk)1001bb76ff1Sjsg static u8 intel_cdclk_calc_voltage_level(struct drm_i915_private *dev_priv,
1011bb76ff1Sjsg 					 int cdclk)
1021bb76ff1Sjsg {
1031bb76ff1Sjsg 	return dev_priv->display.funcs.cdclk->calc_voltage_level(cdclk);
1041bb76ff1Sjsg }
1051bb76ff1Sjsg 
fixed_133mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)106c349dbc7Sjsg static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
107c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
108c349dbc7Sjsg {
109c349dbc7Sjsg 	cdclk_config->cdclk = 133333;
110c349dbc7Sjsg }
111c349dbc7Sjsg 
fixed_200mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)112c349dbc7Sjsg static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
113c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
114c349dbc7Sjsg {
115c349dbc7Sjsg 	cdclk_config->cdclk = 200000;
116c349dbc7Sjsg }
117c349dbc7Sjsg 
fixed_266mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)118c349dbc7Sjsg static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
119c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
120c349dbc7Sjsg {
121c349dbc7Sjsg 	cdclk_config->cdclk = 266667;
122c349dbc7Sjsg }
123c349dbc7Sjsg 
fixed_333mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)124c349dbc7Sjsg static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
125c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
126c349dbc7Sjsg {
127c349dbc7Sjsg 	cdclk_config->cdclk = 333333;
128c349dbc7Sjsg }
129c349dbc7Sjsg 
fixed_400mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)130c349dbc7Sjsg static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
131c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
132c349dbc7Sjsg {
133c349dbc7Sjsg 	cdclk_config->cdclk = 400000;
134c349dbc7Sjsg }
135c349dbc7Sjsg 
fixed_450mhz_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)136c349dbc7Sjsg static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
137c349dbc7Sjsg 				   struct intel_cdclk_config *cdclk_config)
138c349dbc7Sjsg {
139c349dbc7Sjsg 	cdclk_config->cdclk = 450000;
140c349dbc7Sjsg }
141c349dbc7Sjsg 
i85x_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)142c349dbc7Sjsg static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
143c349dbc7Sjsg 			   struct intel_cdclk_config *cdclk_config)
144c349dbc7Sjsg {
145c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
146c349dbc7Sjsg 	u16 hpllcc = 0;
147c349dbc7Sjsg 
148c349dbc7Sjsg 	/*
149c349dbc7Sjsg 	 * 852GM/852GMV only supports 133 MHz and the HPLLCC
150c349dbc7Sjsg 	 * encoding is different :(
151c349dbc7Sjsg 	 * FIXME is this the right way to detect 852GM/852GMV?
152c349dbc7Sjsg 	 */
153c349dbc7Sjsg 	if (pdev->revision == 0x1) {
154c349dbc7Sjsg 		cdclk_config->cdclk = 133333;
155c349dbc7Sjsg 		return;
156c349dbc7Sjsg 	}
157c349dbc7Sjsg 
158c349dbc7Sjsg 	pci_bus_read_config_word(pdev->bus,
159c349dbc7Sjsg 				 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
160c349dbc7Sjsg 
161c349dbc7Sjsg 	/* Assume that the hardware is in the high speed state.  This
162c349dbc7Sjsg 	 * should be the default.
163c349dbc7Sjsg 	 */
164c349dbc7Sjsg 	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
165c349dbc7Sjsg 	case GC_CLOCK_133_200:
166c349dbc7Sjsg 	case GC_CLOCK_133_200_2:
167c349dbc7Sjsg 	case GC_CLOCK_100_200:
168c349dbc7Sjsg 		cdclk_config->cdclk = 200000;
169c349dbc7Sjsg 		break;
170c349dbc7Sjsg 	case GC_CLOCK_166_250:
171c349dbc7Sjsg 		cdclk_config->cdclk = 250000;
172c349dbc7Sjsg 		break;
173c349dbc7Sjsg 	case GC_CLOCK_100_133:
174c349dbc7Sjsg 		cdclk_config->cdclk = 133333;
175c349dbc7Sjsg 		break;
176c349dbc7Sjsg 	case GC_CLOCK_133_266:
177c349dbc7Sjsg 	case GC_CLOCK_133_266_2:
178c349dbc7Sjsg 	case GC_CLOCK_166_266:
179c349dbc7Sjsg 		cdclk_config->cdclk = 266667;
180c349dbc7Sjsg 		break;
181c349dbc7Sjsg 	}
182c349dbc7Sjsg }
183c349dbc7Sjsg 
i915gm_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)184c349dbc7Sjsg static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
185c349dbc7Sjsg 			     struct intel_cdclk_config *cdclk_config)
186c349dbc7Sjsg {
187c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
188c349dbc7Sjsg 	u16 gcfgc = 0;
189c349dbc7Sjsg 
190c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &gcfgc);
191c349dbc7Sjsg 
192c349dbc7Sjsg 	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
193c349dbc7Sjsg 		cdclk_config->cdclk = 133333;
194c349dbc7Sjsg 		return;
195c349dbc7Sjsg 	}
196c349dbc7Sjsg 
197c349dbc7Sjsg 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
198c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_333_320_MHZ:
199c349dbc7Sjsg 		cdclk_config->cdclk = 333333;
200c349dbc7Sjsg 		break;
201c349dbc7Sjsg 	default:
202c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_190_200_MHZ:
203c349dbc7Sjsg 		cdclk_config->cdclk = 190000;
204c349dbc7Sjsg 		break;
205c349dbc7Sjsg 	}
206c349dbc7Sjsg }
207c349dbc7Sjsg 
i945gm_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)208c349dbc7Sjsg static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
209c349dbc7Sjsg 			     struct intel_cdclk_config *cdclk_config)
210c349dbc7Sjsg {
211c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
212c349dbc7Sjsg 	u16 gcfgc = 0;
213c349dbc7Sjsg 
214c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &gcfgc);
215c349dbc7Sjsg 
216c349dbc7Sjsg 	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
217c349dbc7Sjsg 		cdclk_config->cdclk = 133333;
218c349dbc7Sjsg 		return;
219c349dbc7Sjsg 	}
220c349dbc7Sjsg 
221c349dbc7Sjsg 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
222c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_333_320_MHZ:
223c349dbc7Sjsg 		cdclk_config->cdclk = 320000;
224c349dbc7Sjsg 		break;
225c349dbc7Sjsg 	default:
226c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_190_200_MHZ:
227c349dbc7Sjsg 		cdclk_config->cdclk = 200000;
228c349dbc7Sjsg 		break;
229c349dbc7Sjsg 	}
230c349dbc7Sjsg }
231c349dbc7Sjsg 
intel_hpll_vco(struct drm_i915_private * dev_priv)232c349dbc7Sjsg static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
233c349dbc7Sjsg {
234c349dbc7Sjsg 	static const unsigned int blb_vco[8] = {
235c349dbc7Sjsg 		[0] = 3200000,
236c349dbc7Sjsg 		[1] = 4000000,
237c349dbc7Sjsg 		[2] = 5333333,
238c349dbc7Sjsg 		[3] = 4800000,
239c349dbc7Sjsg 		[4] = 6400000,
240c349dbc7Sjsg 	};
241c349dbc7Sjsg 	static const unsigned int pnv_vco[8] = {
242c349dbc7Sjsg 		[0] = 3200000,
243c349dbc7Sjsg 		[1] = 4000000,
244c349dbc7Sjsg 		[2] = 5333333,
245c349dbc7Sjsg 		[3] = 4800000,
246c349dbc7Sjsg 		[4] = 2666667,
247c349dbc7Sjsg 	};
248c349dbc7Sjsg 	static const unsigned int cl_vco[8] = {
249c349dbc7Sjsg 		[0] = 3200000,
250c349dbc7Sjsg 		[1] = 4000000,
251c349dbc7Sjsg 		[2] = 5333333,
252c349dbc7Sjsg 		[3] = 6400000,
253c349dbc7Sjsg 		[4] = 3333333,
254c349dbc7Sjsg 		[5] = 3566667,
255c349dbc7Sjsg 		[6] = 4266667,
256c349dbc7Sjsg 	};
257c349dbc7Sjsg 	static const unsigned int elk_vco[8] = {
258c349dbc7Sjsg 		[0] = 3200000,
259c349dbc7Sjsg 		[1] = 4000000,
260c349dbc7Sjsg 		[2] = 5333333,
261c349dbc7Sjsg 		[3] = 4800000,
262c349dbc7Sjsg 	};
263c349dbc7Sjsg 	static const unsigned int ctg_vco[8] = {
264c349dbc7Sjsg 		[0] = 3200000,
265c349dbc7Sjsg 		[1] = 4000000,
266c349dbc7Sjsg 		[2] = 5333333,
267c349dbc7Sjsg 		[3] = 6400000,
268c349dbc7Sjsg 		[4] = 2666667,
269c349dbc7Sjsg 		[5] = 4266667,
270c349dbc7Sjsg 	};
271c349dbc7Sjsg 	const unsigned int *vco_table;
272c349dbc7Sjsg 	unsigned int vco;
273c349dbc7Sjsg 	u8 tmp = 0;
274c349dbc7Sjsg 
275c349dbc7Sjsg 	/* FIXME other chipsets? */
276c349dbc7Sjsg 	if (IS_GM45(dev_priv))
277c349dbc7Sjsg 		vco_table = ctg_vco;
278c349dbc7Sjsg 	else if (IS_G45(dev_priv))
279c349dbc7Sjsg 		vco_table = elk_vco;
280c349dbc7Sjsg 	else if (IS_I965GM(dev_priv))
281c349dbc7Sjsg 		vco_table = cl_vco;
282c349dbc7Sjsg 	else if (IS_PINEVIEW(dev_priv))
283c349dbc7Sjsg 		vco_table = pnv_vco;
284c349dbc7Sjsg 	else if (IS_G33(dev_priv))
285c349dbc7Sjsg 		vco_table = blb_vco;
286c349dbc7Sjsg 	else
287c349dbc7Sjsg 		return 0;
288c349dbc7Sjsg 
289c349dbc7Sjsg 	tmp = intel_de_read(dev_priv,
290c349dbc7Sjsg 			    IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
291c349dbc7Sjsg 
292c349dbc7Sjsg 	vco = vco_table[tmp & 0x7];
293c349dbc7Sjsg 	if (vco == 0)
294c349dbc7Sjsg 		drm_err(&dev_priv->drm, "Bad HPLL VCO (HPLLVCO=0x%02x)\n",
295c349dbc7Sjsg 			tmp);
296c349dbc7Sjsg 	else
297c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm, "HPLL VCO %u kHz\n", vco);
298c349dbc7Sjsg 
299c349dbc7Sjsg 	return vco;
300c349dbc7Sjsg }
301c349dbc7Sjsg 
g33_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)302c349dbc7Sjsg static void g33_get_cdclk(struct drm_i915_private *dev_priv,
303c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
304c349dbc7Sjsg {
305c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
306c349dbc7Sjsg 	static const u8 div_3200[] = { 12, 10,  8,  7, 5, 16 };
307c349dbc7Sjsg 	static const u8 div_4000[] = { 14, 12, 10,  8, 6, 20 };
308c349dbc7Sjsg 	static const u8 div_4800[] = { 20, 14, 12, 10, 8, 24 };
309c349dbc7Sjsg 	static const u8 div_5333[] = { 20, 16, 12, 12, 8, 28 };
310c349dbc7Sjsg 	const u8 *div_table;
311c349dbc7Sjsg 	unsigned int cdclk_sel;
312c349dbc7Sjsg 	u16 tmp = 0;
313c349dbc7Sjsg 
314c349dbc7Sjsg 	cdclk_config->vco = intel_hpll_vco(dev_priv);
315c349dbc7Sjsg 
316c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &tmp);
317c349dbc7Sjsg 
318c349dbc7Sjsg 	cdclk_sel = (tmp >> 4) & 0x7;
319c349dbc7Sjsg 
320c349dbc7Sjsg 	if (cdclk_sel >= ARRAY_SIZE(div_3200))
321c349dbc7Sjsg 		goto fail;
322c349dbc7Sjsg 
323c349dbc7Sjsg 	switch (cdclk_config->vco) {
324c349dbc7Sjsg 	case 3200000:
325c349dbc7Sjsg 		div_table = div_3200;
326c349dbc7Sjsg 		break;
327c349dbc7Sjsg 	case 4000000:
328c349dbc7Sjsg 		div_table = div_4000;
329c349dbc7Sjsg 		break;
330c349dbc7Sjsg 	case 4800000:
331c349dbc7Sjsg 		div_table = div_4800;
332c349dbc7Sjsg 		break;
333c349dbc7Sjsg 	case 5333333:
334c349dbc7Sjsg 		div_table = div_5333;
335c349dbc7Sjsg 		break;
336c349dbc7Sjsg 	default:
337c349dbc7Sjsg 		goto fail;
338c349dbc7Sjsg 	}
339c349dbc7Sjsg 
340c349dbc7Sjsg 	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
341c349dbc7Sjsg 						div_table[cdclk_sel]);
342c349dbc7Sjsg 	return;
343c349dbc7Sjsg 
344c349dbc7Sjsg fail:
345c349dbc7Sjsg 	drm_err(&dev_priv->drm,
346c349dbc7Sjsg 		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
347c349dbc7Sjsg 		cdclk_config->vco, tmp);
348c349dbc7Sjsg 	cdclk_config->cdclk = 190476;
349c349dbc7Sjsg }
350c349dbc7Sjsg 
pnv_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)351c349dbc7Sjsg static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
352c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
353c349dbc7Sjsg {
354c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
355c349dbc7Sjsg 	u16 gcfgc = 0;
356c349dbc7Sjsg 
357c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &gcfgc);
358c349dbc7Sjsg 
359c349dbc7Sjsg 	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
360c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
361c349dbc7Sjsg 		cdclk_config->cdclk = 266667;
362c349dbc7Sjsg 		break;
363c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
364c349dbc7Sjsg 		cdclk_config->cdclk = 333333;
365c349dbc7Sjsg 		break;
366c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
367c349dbc7Sjsg 		cdclk_config->cdclk = 444444;
368c349dbc7Sjsg 		break;
369c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
370c349dbc7Sjsg 		cdclk_config->cdclk = 200000;
371c349dbc7Sjsg 		break;
372c349dbc7Sjsg 	default:
373c349dbc7Sjsg 		drm_err(&dev_priv->drm,
374c349dbc7Sjsg 			"Unknown pnv display core clock 0x%04x\n", gcfgc);
375ad8b1aafSjsg 		fallthrough;
376c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
377c349dbc7Sjsg 		cdclk_config->cdclk = 133333;
378c349dbc7Sjsg 		break;
379c349dbc7Sjsg 	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
380c349dbc7Sjsg 		cdclk_config->cdclk = 166667;
381c349dbc7Sjsg 		break;
382c349dbc7Sjsg 	}
383c349dbc7Sjsg }
384c349dbc7Sjsg 
i965gm_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)385c349dbc7Sjsg static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
386c349dbc7Sjsg 			     struct intel_cdclk_config *cdclk_config)
387c349dbc7Sjsg {
388c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
389c349dbc7Sjsg 	static const u8 div_3200[] = { 16, 10,  8 };
390c349dbc7Sjsg 	static const u8 div_4000[] = { 20, 12, 10 };
391c349dbc7Sjsg 	static const u8 div_5333[] = { 24, 16, 14 };
392c349dbc7Sjsg 	const u8 *div_table;
393c349dbc7Sjsg 	unsigned int cdclk_sel;
394c349dbc7Sjsg 	u16 tmp = 0;
395c349dbc7Sjsg 
396c349dbc7Sjsg 	cdclk_config->vco = intel_hpll_vco(dev_priv);
397c349dbc7Sjsg 
398c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &tmp);
399c349dbc7Sjsg 
400c349dbc7Sjsg 	cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
401c349dbc7Sjsg 
402c349dbc7Sjsg 	if (cdclk_sel >= ARRAY_SIZE(div_3200))
403c349dbc7Sjsg 		goto fail;
404c349dbc7Sjsg 
405c349dbc7Sjsg 	switch (cdclk_config->vco) {
406c349dbc7Sjsg 	case 3200000:
407c349dbc7Sjsg 		div_table = div_3200;
408c349dbc7Sjsg 		break;
409c349dbc7Sjsg 	case 4000000:
410c349dbc7Sjsg 		div_table = div_4000;
411c349dbc7Sjsg 		break;
412c349dbc7Sjsg 	case 5333333:
413c349dbc7Sjsg 		div_table = div_5333;
414c349dbc7Sjsg 		break;
415c349dbc7Sjsg 	default:
416c349dbc7Sjsg 		goto fail;
417c349dbc7Sjsg 	}
418c349dbc7Sjsg 
419c349dbc7Sjsg 	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
420c349dbc7Sjsg 						div_table[cdclk_sel]);
421c349dbc7Sjsg 	return;
422c349dbc7Sjsg 
423c349dbc7Sjsg fail:
424c349dbc7Sjsg 	drm_err(&dev_priv->drm,
425c349dbc7Sjsg 		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
426c349dbc7Sjsg 		cdclk_config->vco, tmp);
427c349dbc7Sjsg 	cdclk_config->cdclk = 200000;
428c349dbc7Sjsg }
429c349dbc7Sjsg 
gm45_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)430c349dbc7Sjsg static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
431c349dbc7Sjsg 			   struct intel_cdclk_config *cdclk_config)
432c349dbc7Sjsg {
433c349dbc7Sjsg 	struct pci_dev *pdev = dev_priv->drm.pdev;
434c349dbc7Sjsg 	unsigned int cdclk_sel;
435c349dbc7Sjsg 	u16 tmp = 0;
436c349dbc7Sjsg 
437c349dbc7Sjsg 	cdclk_config->vco = intel_hpll_vco(dev_priv);
438c349dbc7Sjsg 
439c349dbc7Sjsg 	pci_read_config_word(pdev, GCFGC, &tmp);
440c349dbc7Sjsg 
441c349dbc7Sjsg 	cdclk_sel = (tmp >> 12) & 0x1;
442c349dbc7Sjsg 
443c349dbc7Sjsg 	switch (cdclk_config->vco) {
444c349dbc7Sjsg 	case 2666667:
445c349dbc7Sjsg 	case 4000000:
446c349dbc7Sjsg 	case 5333333:
447c349dbc7Sjsg 		cdclk_config->cdclk = cdclk_sel ? 333333 : 222222;
448c349dbc7Sjsg 		break;
449c349dbc7Sjsg 	case 3200000:
450c349dbc7Sjsg 		cdclk_config->cdclk = cdclk_sel ? 320000 : 228571;
451c349dbc7Sjsg 		break;
452c349dbc7Sjsg 	default:
453c349dbc7Sjsg 		drm_err(&dev_priv->drm,
454c349dbc7Sjsg 			"Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
455c349dbc7Sjsg 			cdclk_config->vco, tmp);
456c349dbc7Sjsg 		cdclk_config->cdclk = 222222;
457c349dbc7Sjsg 		break;
458c349dbc7Sjsg 	}
459c349dbc7Sjsg }
460c349dbc7Sjsg 
hsw_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)461c349dbc7Sjsg static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
462c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
463c349dbc7Sjsg {
464c349dbc7Sjsg 	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
465c349dbc7Sjsg 	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
466c349dbc7Sjsg 
467c349dbc7Sjsg 	if (lcpll & LCPLL_CD_SOURCE_FCLK)
468c349dbc7Sjsg 		cdclk_config->cdclk = 800000;
469c349dbc7Sjsg 	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
470c349dbc7Sjsg 		cdclk_config->cdclk = 450000;
471c349dbc7Sjsg 	else if (freq == LCPLL_CLK_FREQ_450)
472c349dbc7Sjsg 		cdclk_config->cdclk = 450000;
473f005ef32Sjsg 	else if (IS_HASWELL_ULT(dev_priv))
474c349dbc7Sjsg 		cdclk_config->cdclk = 337500;
475c349dbc7Sjsg 	else
476c349dbc7Sjsg 		cdclk_config->cdclk = 540000;
477c349dbc7Sjsg }
478c349dbc7Sjsg 
vlv_calc_cdclk(struct drm_i915_private * dev_priv,int min_cdclk)479c349dbc7Sjsg static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
480c349dbc7Sjsg {
481c349dbc7Sjsg 	int freq_320 = (dev_priv->hpll_freq <<  1) % 320000 != 0 ?
482c349dbc7Sjsg 		333333 : 320000;
483c349dbc7Sjsg 
484c349dbc7Sjsg 	/*
485c349dbc7Sjsg 	 * We seem to get an unstable or solid color picture at 200MHz.
486c349dbc7Sjsg 	 * Not sure what's wrong. For now use 200MHz only when all pipes
487c349dbc7Sjsg 	 * are off.
488c349dbc7Sjsg 	 */
489c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
490c349dbc7Sjsg 		return 400000;
491c349dbc7Sjsg 	else if (min_cdclk > 266667)
492c349dbc7Sjsg 		return freq_320;
493c349dbc7Sjsg 	else if (min_cdclk > 0)
494c349dbc7Sjsg 		return 266667;
495c349dbc7Sjsg 	else
496c349dbc7Sjsg 		return 200000;
497c349dbc7Sjsg }
498c349dbc7Sjsg 
vlv_calc_voltage_level(struct drm_i915_private * dev_priv,int cdclk)499c349dbc7Sjsg static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
500c349dbc7Sjsg {
501c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv)) {
502c349dbc7Sjsg 		if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
503c349dbc7Sjsg 			return 2;
504c349dbc7Sjsg 		else if (cdclk >= 266667)
505c349dbc7Sjsg 			return 1;
506c349dbc7Sjsg 		else
507c349dbc7Sjsg 			return 0;
508c349dbc7Sjsg 	} else {
509c349dbc7Sjsg 		/*
510c349dbc7Sjsg 		 * Specs are full of misinformation, but testing on actual
511c349dbc7Sjsg 		 * hardware has shown that we just need to write the desired
512c349dbc7Sjsg 		 * CCK divider into the Punit register.
513c349dbc7Sjsg 		 */
514c349dbc7Sjsg 		return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
515c349dbc7Sjsg 	}
516c349dbc7Sjsg }
517c349dbc7Sjsg 
vlv_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)518c349dbc7Sjsg static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
519c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
520c349dbc7Sjsg {
521c349dbc7Sjsg 	u32 val;
522c349dbc7Sjsg 
523c349dbc7Sjsg 	vlv_iosf_sb_get(dev_priv,
524c349dbc7Sjsg 			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));
525c349dbc7Sjsg 
526c349dbc7Sjsg 	cdclk_config->vco = vlv_get_hpll_vco(dev_priv);
527c349dbc7Sjsg 	cdclk_config->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
528c349dbc7Sjsg 						CCK_DISPLAY_CLOCK_CONTROL,
529c349dbc7Sjsg 						cdclk_config->vco);
530c349dbc7Sjsg 
531c349dbc7Sjsg 	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
532c349dbc7Sjsg 
533c349dbc7Sjsg 	vlv_iosf_sb_put(dev_priv,
534c349dbc7Sjsg 			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));
535c349dbc7Sjsg 
536c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv))
537c349dbc7Sjsg 		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK) >>
538c349dbc7Sjsg 			DSPFREQGUAR_SHIFT;
539c349dbc7Sjsg 	else
540c349dbc7Sjsg 		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
541c349dbc7Sjsg 			DSPFREQGUAR_SHIFT_CHV;
542c349dbc7Sjsg }
543c349dbc7Sjsg 
vlv_program_pfi_credits(struct drm_i915_private * dev_priv)544c349dbc7Sjsg static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
545c349dbc7Sjsg {
546c349dbc7Sjsg 	unsigned int credits, default_credits;
547c349dbc7Sjsg 
548c349dbc7Sjsg 	if (IS_CHERRYVIEW(dev_priv))
549c349dbc7Sjsg 		default_credits = PFI_CREDIT(12);
550c349dbc7Sjsg 	else
551c349dbc7Sjsg 		default_credits = PFI_CREDIT(8);
552c349dbc7Sjsg 
5531bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.cdclk >= dev_priv->czclk_freq) {
554c349dbc7Sjsg 		/* CHV suggested value is 31 or 63 */
555c349dbc7Sjsg 		if (IS_CHERRYVIEW(dev_priv))
556c349dbc7Sjsg 			credits = PFI_CREDIT_63;
557c349dbc7Sjsg 		else
558c349dbc7Sjsg 			credits = PFI_CREDIT(15);
559c349dbc7Sjsg 	} else {
560c349dbc7Sjsg 		credits = default_credits;
561c349dbc7Sjsg 	}
562c349dbc7Sjsg 
563c349dbc7Sjsg 	/*
564c349dbc7Sjsg 	 * WA - write default credits before re-programming
565c349dbc7Sjsg 	 * FIXME: should we also set the resend bit here?
566c349dbc7Sjsg 	 */
567c349dbc7Sjsg 	intel_de_write(dev_priv, GCI_CONTROL,
568c349dbc7Sjsg 		       VGA_FAST_MODE_DISABLE | default_credits);
569c349dbc7Sjsg 
570c349dbc7Sjsg 	intel_de_write(dev_priv, GCI_CONTROL,
571c349dbc7Sjsg 		       VGA_FAST_MODE_DISABLE | credits | PFI_CREDIT_RESEND);
572c349dbc7Sjsg 
573c349dbc7Sjsg 	/*
574c349dbc7Sjsg 	 * FIXME is this guaranteed to clear
575c349dbc7Sjsg 	 * immediately or should we poll for it?
576c349dbc7Sjsg 	 */
577c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm,
578c349dbc7Sjsg 		    intel_de_read(dev_priv, GCI_CONTROL) & PFI_CREDIT_RESEND);
579c349dbc7Sjsg }
580c349dbc7Sjsg 
vlv_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)581c349dbc7Sjsg static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
582c349dbc7Sjsg 			  const struct intel_cdclk_config *cdclk_config,
583c349dbc7Sjsg 			  enum pipe pipe)
584c349dbc7Sjsg {
585c349dbc7Sjsg 	int cdclk = cdclk_config->cdclk;
586c349dbc7Sjsg 	u32 val, cmd = cdclk_config->voltage_level;
587c349dbc7Sjsg 	intel_wakeref_t wakeref;
588c349dbc7Sjsg 
589c349dbc7Sjsg 	switch (cdclk) {
590c349dbc7Sjsg 	case 400000:
591c349dbc7Sjsg 	case 333333:
592c349dbc7Sjsg 	case 320000:
593c349dbc7Sjsg 	case 266667:
594c349dbc7Sjsg 	case 200000:
595c349dbc7Sjsg 		break;
596c349dbc7Sjsg 	default:
597c349dbc7Sjsg 		MISSING_CASE(cdclk);
598c349dbc7Sjsg 		return;
599c349dbc7Sjsg 	}
600c349dbc7Sjsg 
601c349dbc7Sjsg 	/* There are cases where we can end up here with power domains
602c349dbc7Sjsg 	 * off and a CDCLK frequency other than the minimum, like when
603c349dbc7Sjsg 	 * issuing a modeset without actually changing any display after
604c349dbc7Sjsg 	 * a system suspend.  So grab the display core domain, which covers
605c349dbc7Sjsg 	 * the HW blocks needed for the following programming.
606c349dbc7Sjsg 	 */
607c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
608c349dbc7Sjsg 
609c349dbc7Sjsg 	vlv_iosf_sb_get(dev_priv,
610c349dbc7Sjsg 			BIT(VLV_IOSF_SB_CCK) |
611c349dbc7Sjsg 			BIT(VLV_IOSF_SB_BUNIT) |
612c349dbc7Sjsg 			BIT(VLV_IOSF_SB_PUNIT));
613c349dbc7Sjsg 
614c349dbc7Sjsg 	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
615c349dbc7Sjsg 	val &= ~DSPFREQGUAR_MASK;
616c349dbc7Sjsg 	val |= (cmd << DSPFREQGUAR_SHIFT);
617c349dbc7Sjsg 	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
618c349dbc7Sjsg 	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
619c349dbc7Sjsg 		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
620c349dbc7Sjsg 		     50)) {
621c349dbc7Sjsg 		drm_err(&dev_priv->drm,
622c349dbc7Sjsg 			"timed out waiting for CDclk change\n");
623c349dbc7Sjsg 	}
624c349dbc7Sjsg 
625c349dbc7Sjsg 	if (cdclk == 400000) {
626c349dbc7Sjsg 		u32 divider;
627c349dbc7Sjsg 
628c349dbc7Sjsg 		divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
629c349dbc7Sjsg 					    cdclk) - 1;
630c349dbc7Sjsg 
631c349dbc7Sjsg 		/* adjust cdclk divider */
632c349dbc7Sjsg 		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
633c349dbc7Sjsg 		val &= ~CCK_FREQUENCY_VALUES;
634c349dbc7Sjsg 		val |= divider;
635c349dbc7Sjsg 		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
636c349dbc7Sjsg 
637c349dbc7Sjsg 		if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
638c349dbc7Sjsg 			      CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
639c349dbc7Sjsg 			     50))
640c349dbc7Sjsg 			drm_err(&dev_priv->drm,
641c349dbc7Sjsg 				"timed out waiting for CDclk change\n");
642c349dbc7Sjsg 	}
643c349dbc7Sjsg 
644c349dbc7Sjsg 	/* adjust self-refresh exit latency value */
645c349dbc7Sjsg 	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
646c349dbc7Sjsg 	val &= ~0x7f;
647c349dbc7Sjsg 
648c349dbc7Sjsg 	/*
649c349dbc7Sjsg 	 * For high bandwidth configs, we set a higher latency in the bunit
650c349dbc7Sjsg 	 * so that the core display fetch happens in time to avoid underruns.
651c349dbc7Sjsg 	 */
652c349dbc7Sjsg 	if (cdclk == 400000)
653c349dbc7Sjsg 		val |= 4500 / 250; /* 4.5 usec */
654c349dbc7Sjsg 	else
655c349dbc7Sjsg 		val |= 3000 / 250; /* 3.0 usec */
656c349dbc7Sjsg 	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
657c349dbc7Sjsg 
658c349dbc7Sjsg 	vlv_iosf_sb_put(dev_priv,
659c349dbc7Sjsg 			BIT(VLV_IOSF_SB_CCK) |
660c349dbc7Sjsg 			BIT(VLV_IOSF_SB_BUNIT) |
661c349dbc7Sjsg 			BIT(VLV_IOSF_SB_PUNIT));
662c349dbc7Sjsg 
663c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
664c349dbc7Sjsg 
665c349dbc7Sjsg 	vlv_program_pfi_credits(dev_priv);
666c349dbc7Sjsg 
667c349dbc7Sjsg 	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
668c349dbc7Sjsg }
669c349dbc7Sjsg 
chv_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)670c349dbc7Sjsg static void chv_set_cdclk(struct drm_i915_private *dev_priv,
671c349dbc7Sjsg 			  const struct intel_cdclk_config *cdclk_config,
672c349dbc7Sjsg 			  enum pipe pipe)
673c349dbc7Sjsg {
674c349dbc7Sjsg 	int cdclk = cdclk_config->cdclk;
675c349dbc7Sjsg 	u32 val, cmd = cdclk_config->voltage_level;
676c349dbc7Sjsg 	intel_wakeref_t wakeref;
677c349dbc7Sjsg 
678c349dbc7Sjsg 	switch (cdclk) {
679c349dbc7Sjsg 	case 333333:
680c349dbc7Sjsg 	case 320000:
681c349dbc7Sjsg 	case 266667:
682c349dbc7Sjsg 	case 200000:
683c349dbc7Sjsg 		break;
684c349dbc7Sjsg 	default:
685c349dbc7Sjsg 		MISSING_CASE(cdclk);
686c349dbc7Sjsg 		return;
687c349dbc7Sjsg 	}
688c349dbc7Sjsg 
689c349dbc7Sjsg 	/* There are cases where we can end up here with power domains
690c349dbc7Sjsg 	 * off and a CDCLK frequency other than the minimum, like when
691c349dbc7Sjsg 	 * issuing a modeset without actually changing any display after
692c349dbc7Sjsg 	 * a system suspend.  So grab the display core domain, which covers
693c349dbc7Sjsg 	 * the HW blocks needed for the following programming.
694c349dbc7Sjsg 	 */
695c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
696c349dbc7Sjsg 
697c349dbc7Sjsg 	vlv_punit_get(dev_priv);
698c349dbc7Sjsg 	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
699c349dbc7Sjsg 	val &= ~DSPFREQGUAR_MASK_CHV;
700c349dbc7Sjsg 	val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
701c349dbc7Sjsg 	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
702c349dbc7Sjsg 	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
703c349dbc7Sjsg 		      DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
704c349dbc7Sjsg 		     50)) {
705c349dbc7Sjsg 		drm_err(&dev_priv->drm,
706c349dbc7Sjsg 			"timed out waiting for CDclk change\n");
707c349dbc7Sjsg 	}
708c349dbc7Sjsg 
709c349dbc7Sjsg 	vlv_punit_put(dev_priv);
710c349dbc7Sjsg 
711c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
712c349dbc7Sjsg 
713c349dbc7Sjsg 	vlv_program_pfi_credits(dev_priv);
714c349dbc7Sjsg 
715c349dbc7Sjsg 	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
716c349dbc7Sjsg }
717c349dbc7Sjsg 
bdw_calc_cdclk(int min_cdclk)718c349dbc7Sjsg static int bdw_calc_cdclk(int min_cdclk)
719c349dbc7Sjsg {
720c349dbc7Sjsg 	if (min_cdclk > 540000)
721c349dbc7Sjsg 		return 675000;
722c349dbc7Sjsg 	else if (min_cdclk > 450000)
723c349dbc7Sjsg 		return 540000;
724c349dbc7Sjsg 	else if (min_cdclk > 337500)
725c349dbc7Sjsg 		return 450000;
726c349dbc7Sjsg 	else
727c349dbc7Sjsg 		return 337500;
728c349dbc7Sjsg }
729c349dbc7Sjsg 
bdw_calc_voltage_level(int cdclk)730c349dbc7Sjsg static u8 bdw_calc_voltage_level(int cdclk)
731c349dbc7Sjsg {
732c349dbc7Sjsg 	switch (cdclk) {
733c349dbc7Sjsg 	default:
734c349dbc7Sjsg 	case 337500:
735c349dbc7Sjsg 		return 2;
736c349dbc7Sjsg 	case 450000:
737c349dbc7Sjsg 		return 0;
738c349dbc7Sjsg 	case 540000:
739c349dbc7Sjsg 		return 1;
740c349dbc7Sjsg 	case 675000:
741c349dbc7Sjsg 		return 3;
742c349dbc7Sjsg 	}
743c349dbc7Sjsg }
744c349dbc7Sjsg 
bdw_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)745c349dbc7Sjsg static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
746c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
747c349dbc7Sjsg {
748c349dbc7Sjsg 	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
749c349dbc7Sjsg 	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
750c349dbc7Sjsg 
751c349dbc7Sjsg 	if (lcpll & LCPLL_CD_SOURCE_FCLK)
752c349dbc7Sjsg 		cdclk_config->cdclk = 800000;
753c349dbc7Sjsg 	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
754c349dbc7Sjsg 		cdclk_config->cdclk = 450000;
755c349dbc7Sjsg 	else if (freq == LCPLL_CLK_FREQ_450)
756c349dbc7Sjsg 		cdclk_config->cdclk = 450000;
757c349dbc7Sjsg 	else if (freq == LCPLL_CLK_FREQ_54O_BDW)
758c349dbc7Sjsg 		cdclk_config->cdclk = 540000;
759c349dbc7Sjsg 	else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
760c349dbc7Sjsg 		cdclk_config->cdclk = 337500;
761c349dbc7Sjsg 	else
762c349dbc7Sjsg 		cdclk_config->cdclk = 675000;
763c349dbc7Sjsg 
764c349dbc7Sjsg 	/*
765c349dbc7Sjsg 	 * Can't read this out :( Let's assume it's
766c349dbc7Sjsg 	 * at least what the CDCLK frequency requires.
767c349dbc7Sjsg 	 */
768c349dbc7Sjsg 	cdclk_config->voltage_level =
769c349dbc7Sjsg 		bdw_calc_voltage_level(cdclk_config->cdclk);
770c349dbc7Sjsg }
771c349dbc7Sjsg 
bdw_cdclk_freq_sel(int cdclk)7725ca02815Sjsg static u32 bdw_cdclk_freq_sel(int cdclk)
7735ca02815Sjsg {
7745ca02815Sjsg 	switch (cdclk) {
7755ca02815Sjsg 	default:
7765ca02815Sjsg 		MISSING_CASE(cdclk);
7775ca02815Sjsg 		fallthrough;
7785ca02815Sjsg 	case 337500:
7795ca02815Sjsg 		return LCPLL_CLK_FREQ_337_5_BDW;
7805ca02815Sjsg 	case 450000:
7815ca02815Sjsg 		return LCPLL_CLK_FREQ_450;
7825ca02815Sjsg 	case 540000:
7835ca02815Sjsg 		return LCPLL_CLK_FREQ_54O_BDW;
7845ca02815Sjsg 	case 675000:
7855ca02815Sjsg 		return LCPLL_CLK_FREQ_675_BDW;
7865ca02815Sjsg 	}
7875ca02815Sjsg }
7885ca02815Sjsg 
bdw_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)789c349dbc7Sjsg static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
790c349dbc7Sjsg 			  const struct intel_cdclk_config *cdclk_config,
791c349dbc7Sjsg 			  enum pipe pipe)
792c349dbc7Sjsg {
793c349dbc7Sjsg 	int cdclk = cdclk_config->cdclk;
794c349dbc7Sjsg 	int ret;
795c349dbc7Sjsg 
796c349dbc7Sjsg 	if (drm_WARN(&dev_priv->drm,
797c349dbc7Sjsg 		     (intel_de_read(dev_priv, LCPLL_CTL) &
798c349dbc7Sjsg 		      (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
799c349dbc7Sjsg 		       LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
800c349dbc7Sjsg 		       LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
801c349dbc7Sjsg 		       LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
802c349dbc7Sjsg 		     "trying to change cdclk frequency with cdclk not enabled\n"))
803c349dbc7Sjsg 		return;
804c349dbc7Sjsg 
8051bb76ff1Sjsg 	ret = snb_pcode_write(&dev_priv->uncore, BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
806c349dbc7Sjsg 	if (ret) {
807c349dbc7Sjsg 		drm_err(&dev_priv->drm,
808c349dbc7Sjsg 			"failed to inform pcode about cdclk change\n");
809c349dbc7Sjsg 		return;
810c349dbc7Sjsg 	}
811c349dbc7Sjsg 
8125ca02815Sjsg 	intel_de_rmw(dev_priv, LCPLL_CTL,
8135ca02815Sjsg 		     0, LCPLL_CD_SOURCE_FCLK);
814c349dbc7Sjsg 
815c349dbc7Sjsg 	/*
816c349dbc7Sjsg 	 * According to the spec, it should be enough to poll for this 1 us.
817c349dbc7Sjsg 	 * However, extensive testing shows that this can take longer.
818c349dbc7Sjsg 	 */
819c349dbc7Sjsg 	if (wait_for_us(intel_de_read(dev_priv, LCPLL_CTL) &
820c349dbc7Sjsg 			LCPLL_CD_SOURCE_FCLK_DONE, 100))
821c349dbc7Sjsg 		drm_err(&dev_priv->drm, "Switching to FCLK failed\n");
822c349dbc7Sjsg 
8235ca02815Sjsg 	intel_de_rmw(dev_priv, LCPLL_CTL,
8245ca02815Sjsg 		     LCPLL_CLK_FREQ_MASK, bdw_cdclk_freq_sel(cdclk));
825c349dbc7Sjsg 
8265ca02815Sjsg 	intel_de_rmw(dev_priv, LCPLL_CTL,
8275ca02815Sjsg 		     LCPLL_CD_SOURCE_FCLK, 0);
828c349dbc7Sjsg 
829c349dbc7Sjsg 	if (wait_for_us((intel_de_read(dev_priv, LCPLL_CTL) &
830c349dbc7Sjsg 			 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
831c349dbc7Sjsg 		drm_err(&dev_priv->drm, "Switching back to LCPLL failed\n");
832c349dbc7Sjsg 
8331bb76ff1Sjsg 	snb_pcode_write(&dev_priv->uncore, HSW_PCODE_DE_WRITE_FREQ_REQ,
834c349dbc7Sjsg 			cdclk_config->voltage_level);
835c349dbc7Sjsg 
836c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_FREQ,
837c349dbc7Sjsg 		       DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
838c349dbc7Sjsg 
839c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
840c349dbc7Sjsg }
841c349dbc7Sjsg 
skl_calc_cdclk(int min_cdclk,int vco)842c349dbc7Sjsg static int skl_calc_cdclk(int min_cdclk, int vco)
843c349dbc7Sjsg {
844c349dbc7Sjsg 	if (vco == 8640000) {
845c349dbc7Sjsg 		if (min_cdclk > 540000)
846c349dbc7Sjsg 			return 617143;
847c349dbc7Sjsg 		else if (min_cdclk > 432000)
848c349dbc7Sjsg 			return 540000;
849c349dbc7Sjsg 		else if (min_cdclk > 308571)
850c349dbc7Sjsg 			return 432000;
851c349dbc7Sjsg 		else
852c349dbc7Sjsg 			return 308571;
853c349dbc7Sjsg 	} else {
854c349dbc7Sjsg 		if (min_cdclk > 540000)
855c349dbc7Sjsg 			return 675000;
856c349dbc7Sjsg 		else if (min_cdclk > 450000)
857c349dbc7Sjsg 			return 540000;
858c349dbc7Sjsg 		else if (min_cdclk > 337500)
859c349dbc7Sjsg 			return 450000;
860c349dbc7Sjsg 		else
861c349dbc7Sjsg 			return 337500;
862c349dbc7Sjsg 	}
863c349dbc7Sjsg }
864c349dbc7Sjsg 
skl_calc_voltage_level(int cdclk)865c349dbc7Sjsg static u8 skl_calc_voltage_level(int cdclk)
866c349dbc7Sjsg {
867c349dbc7Sjsg 	if (cdclk > 540000)
868c349dbc7Sjsg 		return 3;
869c349dbc7Sjsg 	else if (cdclk > 450000)
870c349dbc7Sjsg 		return 2;
871c349dbc7Sjsg 	else if (cdclk > 337500)
872c349dbc7Sjsg 		return 1;
873c349dbc7Sjsg 	else
874c349dbc7Sjsg 		return 0;
875c349dbc7Sjsg }
876c349dbc7Sjsg 
skl_dpll0_update(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)877c349dbc7Sjsg static void skl_dpll0_update(struct drm_i915_private *dev_priv,
878c349dbc7Sjsg 			     struct intel_cdclk_config *cdclk_config)
879c349dbc7Sjsg {
880c349dbc7Sjsg 	u32 val;
881c349dbc7Sjsg 
882c349dbc7Sjsg 	cdclk_config->ref = 24000;
883c349dbc7Sjsg 	cdclk_config->vco = 0;
884c349dbc7Sjsg 
885c349dbc7Sjsg 	val = intel_de_read(dev_priv, LCPLL1_CTL);
886c349dbc7Sjsg 	if ((val & LCPLL_PLL_ENABLE) == 0)
887c349dbc7Sjsg 		return;
888c349dbc7Sjsg 
889c349dbc7Sjsg 	if (drm_WARN_ON(&dev_priv->drm, (val & LCPLL_PLL_LOCK) == 0))
890c349dbc7Sjsg 		return;
891c349dbc7Sjsg 
892c349dbc7Sjsg 	val = intel_de_read(dev_priv, DPLL_CTRL1);
893c349dbc7Sjsg 
894c349dbc7Sjsg 	if (drm_WARN_ON(&dev_priv->drm,
895c349dbc7Sjsg 			(val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
896c349dbc7Sjsg 				DPLL_CTRL1_SSC(SKL_DPLL0) |
897c349dbc7Sjsg 				DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
898c349dbc7Sjsg 			DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
899c349dbc7Sjsg 		return;
900c349dbc7Sjsg 
901c349dbc7Sjsg 	switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
902c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
903c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
904c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
905c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
906c349dbc7Sjsg 		cdclk_config->vco = 8100000;
907c349dbc7Sjsg 		break;
908c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
909c349dbc7Sjsg 	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
910c349dbc7Sjsg 		cdclk_config->vco = 8640000;
911c349dbc7Sjsg 		break;
912c349dbc7Sjsg 	default:
913c349dbc7Sjsg 		MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
914c349dbc7Sjsg 		break;
915c349dbc7Sjsg 	}
916c349dbc7Sjsg }
917c349dbc7Sjsg 
skl_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)918c349dbc7Sjsg static void skl_get_cdclk(struct drm_i915_private *dev_priv,
919c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
920c349dbc7Sjsg {
921c349dbc7Sjsg 	u32 cdctl;
922c349dbc7Sjsg 
923c349dbc7Sjsg 	skl_dpll0_update(dev_priv, cdclk_config);
924c349dbc7Sjsg 
925c349dbc7Sjsg 	cdclk_config->cdclk = cdclk_config->bypass = cdclk_config->ref;
926c349dbc7Sjsg 
927c349dbc7Sjsg 	if (cdclk_config->vco == 0)
928c349dbc7Sjsg 		goto out;
929c349dbc7Sjsg 
930c349dbc7Sjsg 	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
931c349dbc7Sjsg 
932c349dbc7Sjsg 	if (cdclk_config->vco == 8640000) {
933c349dbc7Sjsg 		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
934c349dbc7Sjsg 		case CDCLK_FREQ_450_432:
935c349dbc7Sjsg 			cdclk_config->cdclk = 432000;
936c349dbc7Sjsg 			break;
937c349dbc7Sjsg 		case CDCLK_FREQ_337_308:
938c349dbc7Sjsg 			cdclk_config->cdclk = 308571;
939c349dbc7Sjsg 			break;
940c349dbc7Sjsg 		case CDCLK_FREQ_540:
941c349dbc7Sjsg 			cdclk_config->cdclk = 540000;
942c349dbc7Sjsg 			break;
943c349dbc7Sjsg 		case CDCLK_FREQ_675_617:
944c349dbc7Sjsg 			cdclk_config->cdclk = 617143;
945c349dbc7Sjsg 			break;
946c349dbc7Sjsg 		default:
947c349dbc7Sjsg 			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
948c349dbc7Sjsg 			break;
949c349dbc7Sjsg 		}
950c349dbc7Sjsg 	} else {
951c349dbc7Sjsg 		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
952c349dbc7Sjsg 		case CDCLK_FREQ_450_432:
953c349dbc7Sjsg 			cdclk_config->cdclk = 450000;
954c349dbc7Sjsg 			break;
955c349dbc7Sjsg 		case CDCLK_FREQ_337_308:
956c349dbc7Sjsg 			cdclk_config->cdclk = 337500;
957c349dbc7Sjsg 			break;
958c349dbc7Sjsg 		case CDCLK_FREQ_540:
959c349dbc7Sjsg 			cdclk_config->cdclk = 540000;
960c349dbc7Sjsg 			break;
961c349dbc7Sjsg 		case CDCLK_FREQ_675_617:
962c349dbc7Sjsg 			cdclk_config->cdclk = 675000;
963c349dbc7Sjsg 			break;
964c349dbc7Sjsg 		default:
965c349dbc7Sjsg 			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
966c349dbc7Sjsg 			break;
967c349dbc7Sjsg 		}
968c349dbc7Sjsg 	}
969c349dbc7Sjsg 
970c349dbc7Sjsg  out:
971c349dbc7Sjsg 	/*
972c349dbc7Sjsg 	 * Can't read this out :( Let's assume it's
973c349dbc7Sjsg 	 * at least what the CDCLK frequency requires.
974c349dbc7Sjsg 	 */
975c349dbc7Sjsg 	cdclk_config->voltage_level =
976c349dbc7Sjsg 		skl_calc_voltage_level(cdclk_config->cdclk);
977c349dbc7Sjsg }
978c349dbc7Sjsg 
979c349dbc7Sjsg /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
skl_cdclk_decimal(int cdclk)980c349dbc7Sjsg static int skl_cdclk_decimal(int cdclk)
981c349dbc7Sjsg {
982c349dbc7Sjsg 	return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
983c349dbc7Sjsg }
984c349dbc7Sjsg 
skl_set_preferred_cdclk_vco(struct drm_i915_private * dev_priv,int vco)985c349dbc7Sjsg static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
986c349dbc7Sjsg 					int vco)
987c349dbc7Sjsg {
988c349dbc7Sjsg 	bool changed = dev_priv->skl_preferred_vco_freq != vco;
989c349dbc7Sjsg 
990c349dbc7Sjsg 	dev_priv->skl_preferred_vco_freq = vco;
991c349dbc7Sjsg 
992c349dbc7Sjsg 	if (changed)
993c349dbc7Sjsg 		intel_update_max_cdclk(dev_priv);
994c349dbc7Sjsg }
995c349dbc7Sjsg 
skl_dpll0_link_rate(struct drm_i915_private * dev_priv,int vco)9965ca02815Sjsg static u32 skl_dpll0_link_rate(struct drm_i915_private *dev_priv, int vco)
997c349dbc7Sjsg {
998c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
999c349dbc7Sjsg 
1000c349dbc7Sjsg 	/*
1001c349dbc7Sjsg 	 * We always enable DPLL0 with the lowest link rate possible, but still
1002c349dbc7Sjsg 	 * taking into account the VCO required to operate the eDP panel at the
1003c349dbc7Sjsg 	 * desired frequency. The usual DP link rates operate with a VCO of
1004c349dbc7Sjsg 	 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
1005c349dbc7Sjsg 	 * The modeset code is responsible for the selection of the exact link
1006c349dbc7Sjsg 	 * rate later on, with the constraint of choosing a frequency that
1007c349dbc7Sjsg 	 * works with vco.
1008c349dbc7Sjsg 	 */
1009c349dbc7Sjsg 	if (vco == 8640000)
10105ca02815Sjsg 		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0);
1011c349dbc7Sjsg 	else
10125ca02815Sjsg 		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0);
10135ca02815Sjsg }
1014c349dbc7Sjsg 
skl_dpll0_enable(struct drm_i915_private * dev_priv,int vco)10155ca02815Sjsg static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
10165ca02815Sjsg {
10175ca02815Sjsg 	intel_de_rmw(dev_priv, DPLL_CTRL1,
10185ca02815Sjsg 		     DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
10195ca02815Sjsg 		     DPLL_CTRL1_SSC(SKL_DPLL0) |
10205ca02815Sjsg 		     DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0),
10215ca02815Sjsg 		     DPLL_CTRL1_OVERRIDE(SKL_DPLL0) |
10225ca02815Sjsg 		     skl_dpll0_link_rate(dev_priv, vco));
1023c349dbc7Sjsg 	intel_de_posting_read(dev_priv, DPLL_CTRL1);
1024c349dbc7Sjsg 
10255ca02815Sjsg 	intel_de_rmw(dev_priv, LCPLL1_CTL,
10265ca02815Sjsg 		     0, LCPLL_PLL_ENABLE);
1027c349dbc7Sjsg 
1028c349dbc7Sjsg 	if (intel_de_wait_for_set(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 5))
1029c349dbc7Sjsg 		drm_err(&dev_priv->drm, "DPLL0 not locked\n");
1030c349dbc7Sjsg 
10311bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = vco;
1032c349dbc7Sjsg 
1033c349dbc7Sjsg 	/* We'll want to keep using the current vco from now on. */
1034c349dbc7Sjsg 	skl_set_preferred_cdclk_vco(dev_priv, vco);
1035c349dbc7Sjsg }
1036c349dbc7Sjsg 
skl_dpll0_disable(struct drm_i915_private * dev_priv)1037c349dbc7Sjsg static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
1038c349dbc7Sjsg {
10395ca02815Sjsg 	intel_de_rmw(dev_priv, LCPLL1_CTL,
10405ca02815Sjsg 		     LCPLL_PLL_ENABLE, 0);
10415ca02815Sjsg 
1042c349dbc7Sjsg 	if (intel_de_wait_for_clear(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 1))
1043c349dbc7Sjsg 		drm_err(&dev_priv->drm, "Couldn't disable DPLL0\n");
1044c349dbc7Sjsg 
10451bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = 0;
1046c349dbc7Sjsg }
1047c349dbc7Sjsg 
skl_cdclk_freq_sel(struct drm_i915_private * dev_priv,int cdclk,int vco)10485ca02815Sjsg static u32 skl_cdclk_freq_sel(struct drm_i915_private *dev_priv,
10495ca02815Sjsg 			      int cdclk, int vco)
10505ca02815Sjsg {
10515ca02815Sjsg 	switch (cdclk) {
10525ca02815Sjsg 	default:
10535ca02815Sjsg 		drm_WARN_ON(&dev_priv->drm,
10541bb76ff1Sjsg 			    cdclk != dev_priv->display.cdclk.hw.bypass);
10555ca02815Sjsg 		drm_WARN_ON(&dev_priv->drm, vco != 0);
10565ca02815Sjsg 		fallthrough;
10575ca02815Sjsg 	case 308571:
10585ca02815Sjsg 	case 337500:
10595ca02815Sjsg 		return CDCLK_FREQ_337_308;
10605ca02815Sjsg 	case 450000:
10615ca02815Sjsg 	case 432000:
10625ca02815Sjsg 		return CDCLK_FREQ_450_432;
10635ca02815Sjsg 	case 540000:
10645ca02815Sjsg 		return CDCLK_FREQ_540;
10655ca02815Sjsg 	case 617143:
10665ca02815Sjsg 	case 675000:
10675ca02815Sjsg 		return CDCLK_FREQ_675_617;
10685ca02815Sjsg 	}
10695ca02815Sjsg }
10705ca02815Sjsg 
skl_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)1071c349dbc7Sjsg static void skl_set_cdclk(struct drm_i915_private *dev_priv,
1072c349dbc7Sjsg 			  const struct intel_cdclk_config *cdclk_config,
1073c349dbc7Sjsg 			  enum pipe pipe)
1074c349dbc7Sjsg {
1075c349dbc7Sjsg 	int cdclk = cdclk_config->cdclk;
1076c349dbc7Sjsg 	int vco = cdclk_config->vco;
1077c349dbc7Sjsg 	u32 freq_select, cdclk_ctl;
1078c349dbc7Sjsg 	int ret;
1079c349dbc7Sjsg 
1080c349dbc7Sjsg 	/*
1081c349dbc7Sjsg 	 * Based on WA#1183 CDCLK rates 308 and 617MHz CDCLK rates are
1082c349dbc7Sjsg 	 * unsupported on SKL. In theory this should never happen since only
1083c349dbc7Sjsg 	 * the eDP1.4 2.16 and 4.32Gbps rates require it, but eDP1.4 is not
1084c349dbc7Sjsg 	 * supported on SKL either, see the above WA. WARN whenever trying to
1085c349dbc7Sjsg 	 * use the corresponding VCO freq as that always leads to using the
1086c349dbc7Sjsg 	 * minimum 308MHz CDCLK.
1087c349dbc7Sjsg 	 */
1088c349dbc7Sjsg 	drm_WARN_ON_ONCE(&dev_priv->drm,
1089c349dbc7Sjsg 			 IS_SKYLAKE(dev_priv) && vco == 8640000);
1090c349dbc7Sjsg 
10911bb76ff1Sjsg 	ret = skl_pcode_request(&dev_priv->uncore, SKL_PCODE_CDCLK_CONTROL,
1092c349dbc7Sjsg 				SKL_CDCLK_PREPARE_FOR_CHANGE,
1093c349dbc7Sjsg 				SKL_CDCLK_READY_FOR_CHANGE,
1094c349dbc7Sjsg 				SKL_CDCLK_READY_FOR_CHANGE, 3);
1095c349dbc7Sjsg 	if (ret) {
1096c349dbc7Sjsg 		drm_err(&dev_priv->drm,
1097c349dbc7Sjsg 			"Failed to inform PCU about cdclk change (%d)\n", ret);
1098c349dbc7Sjsg 		return;
1099c349dbc7Sjsg 	}
1100c349dbc7Sjsg 
11015ca02815Sjsg 	freq_select = skl_cdclk_freq_sel(dev_priv, cdclk, vco);
1102c349dbc7Sjsg 
11031bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.vco != 0 &&
11041bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.vco != vco)
1105c349dbc7Sjsg 		skl_dpll0_disable(dev_priv);
1106c349dbc7Sjsg 
1107c349dbc7Sjsg 	cdclk_ctl = intel_de_read(dev_priv, CDCLK_CTL);
1108c349dbc7Sjsg 
11091bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.vco != vco) {
1110c349dbc7Sjsg 		/* Wa Display #1183: skl,kbl,cfl */
1111c349dbc7Sjsg 		cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1112c349dbc7Sjsg 		cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1113c349dbc7Sjsg 		intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1114c349dbc7Sjsg 	}
1115c349dbc7Sjsg 
1116c349dbc7Sjsg 	/* Wa Display #1183: skl,kbl,cfl */
1117c349dbc7Sjsg 	cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
1118c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1119c349dbc7Sjsg 	intel_de_posting_read(dev_priv, CDCLK_CTL);
1120c349dbc7Sjsg 
11211bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.vco != vco)
1122c349dbc7Sjsg 		skl_dpll0_enable(dev_priv, vco);
1123c349dbc7Sjsg 
1124c349dbc7Sjsg 	/* Wa Display #1183: skl,kbl,cfl */
1125c349dbc7Sjsg 	cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1126c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1127c349dbc7Sjsg 
1128c349dbc7Sjsg 	cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1129c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1130c349dbc7Sjsg 
1131c349dbc7Sjsg 	/* Wa Display #1183: skl,kbl,cfl */
1132c349dbc7Sjsg 	cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
1133c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1134c349dbc7Sjsg 	intel_de_posting_read(dev_priv, CDCLK_CTL);
1135c349dbc7Sjsg 
1136c349dbc7Sjsg 	/* inform PCU of the change */
11371bb76ff1Sjsg 	snb_pcode_write(&dev_priv->uncore, SKL_PCODE_CDCLK_CONTROL,
1138c349dbc7Sjsg 			cdclk_config->voltage_level);
1139c349dbc7Sjsg 
1140c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
1141c349dbc7Sjsg }
1142c349dbc7Sjsg 
skl_sanitize_cdclk(struct drm_i915_private * dev_priv)1143c349dbc7Sjsg static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1144c349dbc7Sjsg {
1145c349dbc7Sjsg 	u32 cdctl, expected;
1146c349dbc7Sjsg 
1147c349dbc7Sjsg 	/*
1148c349dbc7Sjsg 	 * check if the pre-os initialized the display
1149c349dbc7Sjsg 	 * There is SWF18 scratchpad register defined which is set by the
1150c349dbc7Sjsg 	 * pre-os which can be used by the OS drivers to check the status
1151c349dbc7Sjsg 	 */
1152c349dbc7Sjsg 	if ((intel_de_read(dev_priv, SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1153c349dbc7Sjsg 		goto sanitize;
1154c349dbc7Sjsg 
1155c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
11561bb76ff1Sjsg 	intel_cdclk_dump_config(dev_priv, &dev_priv->display.cdclk.hw, "Current CDCLK");
1157c349dbc7Sjsg 
1158c349dbc7Sjsg 	/* Is PLL enabled and locked ? */
11591bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.vco == 0 ||
11601bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.cdclk == dev_priv->display.cdclk.hw.bypass)
1161c349dbc7Sjsg 		goto sanitize;
1162c349dbc7Sjsg 
1163c349dbc7Sjsg 	/* DPLL okay; verify the cdclock
1164c349dbc7Sjsg 	 *
1165c349dbc7Sjsg 	 * Noticed in some instances that the freq selection is correct but
1166c349dbc7Sjsg 	 * decimal part is programmed wrong from BIOS where pre-os does not
1167c349dbc7Sjsg 	 * enable display. Verify the same as well.
1168c349dbc7Sjsg 	 */
1169c349dbc7Sjsg 	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1170c349dbc7Sjsg 	expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
11711bb76ff1Sjsg 		skl_cdclk_decimal(dev_priv->display.cdclk.hw.cdclk);
1172c349dbc7Sjsg 	if (cdctl == expected)
1173c349dbc7Sjsg 		/* All well; nothing to sanitize */
1174c349dbc7Sjsg 		return;
1175c349dbc7Sjsg 
1176c349dbc7Sjsg sanitize:
1177c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
1178c349dbc7Sjsg 
1179c349dbc7Sjsg 	/* force cdclk programming */
11801bb76ff1Sjsg 	dev_priv->display.cdclk.hw.cdclk = 0;
1181c349dbc7Sjsg 	/* force full PLL disable + enable */
11821bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = -1;
1183c349dbc7Sjsg }
1184c349dbc7Sjsg 
skl_cdclk_init_hw(struct drm_i915_private * dev_priv)1185c349dbc7Sjsg static void skl_cdclk_init_hw(struct drm_i915_private *dev_priv)
1186c349dbc7Sjsg {
1187c349dbc7Sjsg 	struct intel_cdclk_config cdclk_config;
1188c349dbc7Sjsg 
1189c349dbc7Sjsg 	skl_sanitize_cdclk(dev_priv);
1190c349dbc7Sjsg 
11911bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.cdclk != 0 &&
11921bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.vco != 0) {
1193c349dbc7Sjsg 		/*
1194c349dbc7Sjsg 		 * Use the current vco as our initial
1195c349dbc7Sjsg 		 * guess as to what the preferred vco is.
1196c349dbc7Sjsg 		 */
1197c349dbc7Sjsg 		if (dev_priv->skl_preferred_vco_freq == 0)
1198c349dbc7Sjsg 			skl_set_preferred_cdclk_vco(dev_priv,
11991bb76ff1Sjsg 						    dev_priv->display.cdclk.hw.vco);
1200c349dbc7Sjsg 		return;
1201c349dbc7Sjsg 	}
1202c349dbc7Sjsg 
12031bb76ff1Sjsg 	cdclk_config = dev_priv->display.cdclk.hw;
1204c349dbc7Sjsg 
1205c349dbc7Sjsg 	cdclk_config.vco = dev_priv->skl_preferred_vco_freq;
1206c349dbc7Sjsg 	if (cdclk_config.vco == 0)
1207c349dbc7Sjsg 		cdclk_config.vco = 8100000;
1208c349dbc7Sjsg 	cdclk_config.cdclk = skl_calc_cdclk(0, cdclk_config.vco);
1209c349dbc7Sjsg 	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1210c349dbc7Sjsg 
1211c349dbc7Sjsg 	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1212c349dbc7Sjsg }
1213c349dbc7Sjsg 
skl_cdclk_uninit_hw(struct drm_i915_private * dev_priv)1214c349dbc7Sjsg static void skl_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
1215c349dbc7Sjsg {
12161bb76ff1Sjsg 	struct intel_cdclk_config cdclk_config = dev_priv->display.cdclk.hw;
1217c349dbc7Sjsg 
1218c349dbc7Sjsg 	cdclk_config.cdclk = cdclk_config.bypass;
1219c349dbc7Sjsg 	cdclk_config.vco = 0;
1220c349dbc7Sjsg 	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1221c349dbc7Sjsg 
1222c349dbc7Sjsg 	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1223c349dbc7Sjsg }
1224c349dbc7Sjsg 
12251bb76ff1Sjsg struct intel_cdclk_vals {
12261bb76ff1Sjsg 	u32 cdclk;
12271bb76ff1Sjsg 	u16 refclk;
12281bb76ff1Sjsg 	u16 waveform;
12291bb76ff1Sjsg 	u8 divider;	/* CD2X divider * 2 */
12301bb76ff1Sjsg 	u8 ratio;
12311bb76ff1Sjsg };
12321bb76ff1Sjsg 
1233c349dbc7Sjsg static const struct intel_cdclk_vals bxt_cdclk_table[] = {
1234c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 144000, .divider = 8, .ratio = 60 },
1235c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 288000, .divider = 4, .ratio = 60 },
1236c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 384000, .divider = 3, .ratio = 60 },
1237c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 576000, .divider = 2, .ratio = 60 },
1238c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 624000, .divider = 2, .ratio = 65 },
1239c349dbc7Sjsg 	{}
1240c349dbc7Sjsg };
1241c349dbc7Sjsg 
1242c349dbc7Sjsg static const struct intel_cdclk_vals glk_cdclk_table[] = {
1243c349dbc7Sjsg 	{ .refclk = 19200, .cdclk =  79200, .divider = 8, .ratio = 33 },
1244c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 158400, .divider = 4, .ratio = 33 },
1245c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 316800, .divider = 2, .ratio = 33 },
1246c349dbc7Sjsg 	{}
1247c349dbc7Sjsg };
1248c349dbc7Sjsg 
1249c349dbc7Sjsg static const struct intel_cdclk_vals icl_cdclk_table[] = {
1250c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 172800, .divider = 2, .ratio = 18 },
1251c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 192000, .divider = 2, .ratio = 20 },
1252c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
1253c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 326400, .divider = 4, .ratio = 68 },
1254c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
1255c349dbc7Sjsg 	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },
1256c349dbc7Sjsg 
1257c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 180000, .divider = 2, .ratio = 15 },
1258c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 192000, .divider = 2, .ratio = 16 },
1259c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
1260c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 324000, .divider = 4, .ratio = 54 },
1261c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
1262c349dbc7Sjsg 	{ .refclk = 24000, .cdclk = 648000, .divider = 2, .ratio = 54 },
1263c349dbc7Sjsg 
1264c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 172800, .divider = 2, .ratio =  9 },
1265c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 10 },
1266c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
1267c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 326400, .divider = 4, .ratio = 34 },
1268c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
1269c349dbc7Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
1270c349dbc7Sjsg 	{}
1271c349dbc7Sjsg };
1272c349dbc7Sjsg 
12735ca02815Sjsg static const struct intel_cdclk_vals rkl_cdclk_table[] = {
12745ca02815Sjsg 	{ .refclk = 19200, .cdclk = 172800, .divider = 4, .ratio =  36 },
12755ca02815Sjsg 	{ .refclk = 19200, .cdclk = 192000, .divider = 4, .ratio =  40 },
12765ca02815Sjsg 	{ .refclk = 19200, .cdclk = 307200, .divider = 4, .ratio =  64 },
12775ca02815Sjsg 	{ .refclk = 19200, .cdclk = 326400, .divider = 8, .ratio = 136 },
12785ca02815Sjsg 	{ .refclk = 19200, .cdclk = 556800, .divider = 4, .ratio = 116 },
12795ca02815Sjsg 	{ .refclk = 19200, .cdclk = 652800, .divider = 4, .ratio = 136 },
12805ca02815Sjsg 
12815ca02815Sjsg 	{ .refclk = 24000, .cdclk = 180000, .divider = 4, .ratio =  30 },
12825ca02815Sjsg 	{ .refclk = 24000, .cdclk = 192000, .divider = 4, .ratio =  32 },
12835ca02815Sjsg 	{ .refclk = 24000, .cdclk = 312000, .divider = 4, .ratio =  52 },
12845ca02815Sjsg 	{ .refclk = 24000, .cdclk = 324000, .divider = 8, .ratio = 108 },
12855ca02815Sjsg 	{ .refclk = 24000, .cdclk = 552000, .divider = 4, .ratio =  92 },
12865ca02815Sjsg 	{ .refclk = 24000, .cdclk = 648000, .divider = 4, .ratio = 108 },
12875ca02815Sjsg 
12885ca02815Sjsg 	{ .refclk = 38400, .cdclk = 172800, .divider = 4, .ratio = 18 },
12895ca02815Sjsg 	{ .refclk = 38400, .cdclk = 192000, .divider = 4, .ratio = 20 },
12905ca02815Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 4, .ratio = 32 },
12915ca02815Sjsg 	{ .refclk = 38400, .cdclk = 326400, .divider = 8, .ratio = 68 },
12925ca02815Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 4, .ratio = 58 },
12935ca02815Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 4, .ratio = 68 },
12945ca02815Sjsg 	{}
12955ca02815Sjsg };
12965ca02815Sjsg 
12975ca02815Sjsg static const struct intel_cdclk_vals adlp_a_step_cdclk_table[] = {
12985ca02815Sjsg 	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
12995ca02815Sjsg 	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
13005ca02815Sjsg 	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },
13015ca02815Sjsg 
13025ca02815Sjsg 	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
13035ca02815Sjsg 	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
13045ca02815Sjsg 	{ .refclk = 24400, .cdclk = 648000, .divider = 2, .ratio = 54 },
13055ca02815Sjsg 
13065ca02815Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
13075ca02815Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
13085ca02815Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
13095ca02815Sjsg 	{}
13105ca02815Sjsg };
13115ca02815Sjsg 
13125ca02815Sjsg static const struct intel_cdclk_vals adlp_cdclk_table[] = {
13135ca02815Sjsg 	{ .refclk = 19200, .cdclk = 172800, .divider = 3, .ratio = 27 },
13145ca02815Sjsg 	{ .refclk = 19200, .cdclk = 192000, .divider = 2, .ratio = 20 },
13155ca02815Sjsg 	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
13165ca02815Sjsg 	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
13175ca02815Sjsg 	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },
13185ca02815Sjsg 
13195ca02815Sjsg 	{ .refclk = 24000, .cdclk = 176000, .divider = 3, .ratio = 22 },
13205ca02815Sjsg 	{ .refclk = 24000, .cdclk = 192000, .divider = 2, .ratio = 16 },
13215ca02815Sjsg 	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
13225ca02815Sjsg 	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
1323db7f53a3Sjsg 	{ .refclk = 24000, .cdclk = 648000, .divider = 2, .ratio = 54 },
13245ca02815Sjsg 
13255ca02815Sjsg 	{ .refclk = 38400, .cdclk = 179200, .divider = 3, .ratio = 14 },
13265ca02815Sjsg 	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 10 },
13275ca02815Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
13285ca02815Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
13295ca02815Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
13305ca02815Sjsg 	{}
13315ca02815Sjsg };
13325ca02815Sjsg 
1333f005ef32Sjsg static const struct intel_cdclk_vals rplu_cdclk_table[] = {
1334f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 172800, .divider = 3, .ratio = 27 },
1335f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 192000, .divider = 2, .ratio = 20 },
1336f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
1337f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 480000, .divider = 2, .ratio = 50 },
1338f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
1339f005ef32Sjsg 	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },
1340f005ef32Sjsg 
1341f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 176000, .divider = 3, .ratio = 22 },
1342f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 192000, .divider = 2, .ratio = 16 },
1343f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
1344f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 480000, .divider = 2, .ratio = 40 },
1345f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
1346f005ef32Sjsg 	{ .refclk = 24000, .cdclk = 648000, .divider = 2, .ratio = 54 },
1347f005ef32Sjsg 
1348f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 179200, .divider = 3, .ratio = 14 },
1349f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 10 },
1350f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
1351f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 480000, .divider = 2, .ratio = 25 },
1352f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
1353f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
1354f005ef32Sjsg 	{}
1355f005ef32Sjsg };
1356f005ef32Sjsg 
13575ca02815Sjsg static const struct intel_cdclk_vals dg2_cdclk_table[] = {
13581bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 163200, .divider = 2, .ratio = 34, .waveform = 0x8888 },
13591bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 204000, .divider = 2, .ratio = 34, .waveform = 0x9248 },
13601bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 244800, .divider = 2, .ratio = 34, .waveform = 0xa4a4 },
13611bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 285600, .divider = 2, .ratio = 34, .waveform = 0xa54a },
13621bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 326400, .divider = 2, .ratio = 34, .waveform = 0xaaaa },
13631bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 367200, .divider = 2, .ratio = 34, .waveform = 0xad5a },
13641bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 408000, .divider = 2, .ratio = 34, .waveform = 0xb6b6 },
13651bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 448800, .divider = 2, .ratio = 34, .waveform = 0xdbb6 },
13661bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 489600, .divider = 2, .ratio = 34, .waveform = 0xeeee },
13671bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 530400, .divider = 2, .ratio = 34, .waveform = 0xf7de },
13681bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 571200, .divider = 2, .ratio = 34, .waveform = 0xfefe },
13691bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 612000, .divider = 2, .ratio = 34, .waveform = 0xfffe },
13701bb76ff1Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34, .waveform = 0xffff },
13715ca02815Sjsg 	{}
13725ca02815Sjsg };
13735ca02815Sjsg 
1374f005ef32Sjsg static const struct intel_cdclk_vals mtl_cdclk_table[] = {
1375f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 172800, .divider = 2, .ratio = 16, .waveform = 0xad5a },
1376f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 16, .waveform = 0xb6b6 },
1377f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16, .waveform = 0x0000 },
1378f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 480000, .divider = 2, .ratio = 25, .waveform = 0x0000 },
1379f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29, .waveform = 0x0000 },
1380f005ef32Sjsg 	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34, .waveform = 0x0000 },
1381f005ef32Sjsg 	{}
1382f005ef32Sjsg };
1383f005ef32Sjsg 
bxt_calc_cdclk(struct drm_i915_private * dev_priv,int min_cdclk)1384c349dbc7Sjsg static int bxt_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
1385c349dbc7Sjsg {
13861bb76ff1Sjsg 	const struct intel_cdclk_vals *table = dev_priv->display.cdclk.table;
1387c349dbc7Sjsg 	int i;
1388c349dbc7Sjsg 
1389c349dbc7Sjsg 	for (i = 0; table[i].refclk; i++)
13901bb76ff1Sjsg 		if (table[i].refclk == dev_priv->display.cdclk.hw.ref &&
1391c349dbc7Sjsg 		    table[i].cdclk >= min_cdclk)
1392c349dbc7Sjsg 			return table[i].cdclk;
1393c349dbc7Sjsg 
1394c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, 1,
1395c349dbc7Sjsg 		 "Cannot satisfy minimum cdclk %d with refclk %u\n",
13961bb76ff1Sjsg 		 min_cdclk, dev_priv->display.cdclk.hw.ref);
1397c349dbc7Sjsg 	return 0;
1398c349dbc7Sjsg }
1399c349dbc7Sjsg 
bxt_calc_cdclk_pll_vco(struct drm_i915_private * dev_priv,int cdclk)1400c349dbc7Sjsg static int bxt_calc_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1401c349dbc7Sjsg {
14021bb76ff1Sjsg 	const struct intel_cdclk_vals *table = dev_priv->display.cdclk.table;
1403c349dbc7Sjsg 	int i;
1404c349dbc7Sjsg 
14051bb76ff1Sjsg 	if (cdclk == dev_priv->display.cdclk.hw.bypass)
1406c349dbc7Sjsg 		return 0;
1407c349dbc7Sjsg 
1408c349dbc7Sjsg 	for (i = 0; table[i].refclk; i++)
14091bb76ff1Sjsg 		if (table[i].refclk == dev_priv->display.cdclk.hw.ref &&
1410c349dbc7Sjsg 		    table[i].cdclk == cdclk)
14111bb76ff1Sjsg 			return dev_priv->display.cdclk.hw.ref * table[i].ratio;
1412c349dbc7Sjsg 
1413c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, 1, "cdclk %d not valid for refclk %u\n",
14141bb76ff1Sjsg 		 cdclk, dev_priv->display.cdclk.hw.ref);
1415c349dbc7Sjsg 	return 0;
1416c349dbc7Sjsg }
1417c349dbc7Sjsg 
bxt_calc_voltage_level(int cdclk)1418c349dbc7Sjsg static u8 bxt_calc_voltage_level(int cdclk)
1419c349dbc7Sjsg {
1420c349dbc7Sjsg 	return DIV_ROUND_UP(cdclk, 25000);
1421c349dbc7Sjsg }
1422c349dbc7Sjsg 
icl_calc_voltage_level(int cdclk)1423c349dbc7Sjsg static u8 icl_calc_voltage_level(int cdclk)
1424c349dbc7Sjsg {
1425c349dbc7Sjsg 	if (cdclk > 556800)
1426c349dbc7Sjsg 		return 2;
1427c349dbc7Sjsg 	else if (cdclk > 312000)
1428c349dbc7Sjsg 		return 1;
1429c349dbc7Sjsg 	else
1430c349dbc7Sjsg 		return 0;
1431c349dbc7Sjsg }
1432c349dbc7Sjsg 
ehl_calc_voltage_level(int cdclk)1433c349dbc7Sjsg static u8 ehl_calc_voltage_level(int cdclk)
1434c349dbc7Sjsg {
1435c349dbc7Sjsg 	if (cdclk > 326400)
1436c349dbc7Sjsg 		return 3;
1437c349dbc7Sjsg 	else if (cdclk > 312000)
1438c349dbc7Sjsg 		return 2;
1439c349dbc7Sjsg 	else if (cdclk > 180000)
1440c349dbc7Sjsg 		return 1;
1441c349dbc7Sjsg 	else
1442c349dbc7Sjsg 		return 0;
1443c349dbc7Sjsg }
1444c349dbc7Sjsg 
tgl_calc_voltage_level(int cdclk)1445c349dbc7Sjsg static u8 tgl_calc_voltage_level(int cdclk)
1446c349dbc7Sjsg {
1447c349dbc7Sjsg 	if (cdclk > 556800)
1448c349dbc7Sjsg 		return 3;
1449c349dbc7Sjsg 	else if (cdclk > 326400)
1450c349dbc7Sjsg 		return 2;
1451c349dbc7Sjsg 	else if (cdclk > 312000)
1452c349dbc7Sjsg 		return 1;
1453c349dbc7Sjsg 	else
1454c349dbc7Sjsg 		return 0;
1455c349dbc7Sjsg }
1456c349dbc7Sjsg 
rplu_calc_voltage_level(int cdclk)1457f005ef32Sjsg static u8 rplu_calc_voltage_level(int cdclk)
1458f005ef32Sjsg {
1459f005ef32Sjsg 	if (cdclk > 556800)
1460f005ef32Sjsg 		return 3;
1461f005ef32Sjsg 	else if (cdclk > 480000)
1462f005ef32Sjsg 		return 2;
1463f005ef32Sjsg 	else if (cdclk > 312000)
1464f005ef32Sjsg 		return 1;
1465f005ef32Sjsg 	else
1466f005ef32Sjsg 		return 0;
1467f005ef32Sjsg }
1468f005ef32Sjsg 
icl_readout_refclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)1469c349dbc7Sjsg static void icl_readout_refclk(struct drm_i915_private *dev_priv,
1470c349dbc7Sjsg 			       struct intel_cdclk_config *cdclk_config)
1471c349dbc7Sjsg {
1472c349dbc7Sjsg 	u32 dssm = intel_de_read(dev_priv, SKL_DSSM) & ICL_DSSM_CDCLK_PLL_REFCLK_MASK;
1473c349dbc7Sjsg 
1474c349dbc7Sjsg 	switch (dssm) {
1475c349dbc7Sjsg 	default:
1476c349dbc7Sjsg 		MISSING_CASE(dssm);
1477ad8b1aafSjsg 		fallthrough;
1478c349dbc7Sjsg 	case ICL_DSSM_CDCLK_PLL_REFCLK_24MHz:
1479c349dbc7Sjsg 		cdclk_config->ref = 24000;
1480c349dbc7Sjsg 		break;
1481c349dbc7Sjsg 	case ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz:
1482c349dbc7Sjsg 		cdclk_config->ref = 19200;
1483c349dbc7Sjsg 		break;
1484c349dbc7Sjsg 	case ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz:
1485c349dbc7Sjsg 		cdclk_config->ref = 38400;
1486c349dbc7Sjsg 		break;
1487c349dbc7Sjsg 	}
1488c349dbc7Sjsg }
1489c349dbc7Sjsg 
bxt_de_pll_readout(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)1490c349dbc7Sjsg static void bxt_de_pll_readout(struct drm_i915_private *dev_priv,
1491c349dbc7Sjsg 			       struct intel_cdclk_config *cdclk_config)
1492c349dbc7Sjsg {
1493c349dbc7Sjsg 	u32 val, ratio;
1494c349dbc7Sjsg 
14955ca02815Sjsg 	if (IS_DG2(dev_priv))
14965ca02815Sjsg 		cdclk_config->ref = 38400;
14975ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) >= 11)
1498c349dbc7Sjsg 		icl_readout_refclk(dev_priv, cdclk_config);
1499c349dbc7Sjsg 	else
1500c349dbc7Sjsg 		cdclk_config->ref = 19200;
1501c349dbc7Sjsg 
1502c349dbc7Sjsg 	val = intel_de_read(dev_priv, BXT_DE_PLL_ENABLE);
1503c349dbc7Sjsg 	if ((val & BXT_DE_PLL_PLL_ENABLE) == 0 ||
1504c349dbc7Sjsg 	    (val & BXT_DE_PLL_LOCK) == 0) {
1505c349dbc7Sjsg 		/*
1506c349dbc7Sjsg 		 * CDCLK PLL is disabled, the VCO/ratio doesn't matter, but
1507c349dbc7Sjsg 		 * setting it to zero is a way to signal that.
1508c349dbc7Sjsg 		 */
1509c349dbc7Sjsg 		cdclk_config->vco = 0;
1510c349dbc7Sjsg 		return;
1511c349dbc7Sjsg 	}
1512c349dbc7Sjsg 
1513c349dbc7Sjsg 	/*
15145ca02815Sjsg 	 * DISPLAY_VER >= 11 have the ratio directly in the PLL enable register,
15155ca02815Sjsg 	 * gen9lp had it in a separate PLL control register.
1516c349dbc7Sjsg 	 */
15175ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 11)
15185ca02815Sjsg 		ratio = val & ICL_CDCLK_PLL_RATIO_MASK;
1519c349dbc7Sjsg 	else
1520c349dbc7Sjsg 		ratio = intel_de_read(dev_priv, BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
1521c349dbc7Sjsg 
1522c349dbc7Sjsg 	cdclk_config->vco = ratio * cdclk_config->ref;
1523c349dbc7Sjsg }
1524c349dbc7Sjsg 
bxt_get_cdclk(struct drm_i915_private * dev_priv,struct intel_cdclk_config * cdclk_config)1525c349dbc7Sjsg static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1526c349dbc7Sjsg 			  struct intel_cdclk_config *cdclk_config)
1527c349dbc7Sjsg {
15281bb76ff1Sjsg 	u32 squash_ctl = 0;
1529c349dbc7Sjsg 	u32 divider;
1530c349dbc7Sjsg 	int div;
1531c349dbc7Sjsg 
1532c349dbc7Sjsg 	bxt_de_pll_readout(dev_priv, cdclk_config);
1533c349dbc7Sjsg 
15345ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 12)
1535c349dbc7Sjsg 		cdclk_config->bypass = cdclk_config->ref / 2;
15365ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) >= 11)
1537c349dbc7Sjsg 		cdclk_config->bypass = 50000;
1538c349dbc7Sjsg 	else
1539c349dbc7Sjsg 		cdclk_config->bypass = cdclk_config->ref;
1540c349dbc7Sjsg 
1541c349dbc7Sjsg 	if (cdclk_config->vco == 0) {
1542c349dbc7Sjsg 		cdclk_config->cdclk = cdclk_config->bypass;
1543c349dbc7Sjsg 		goto out;
1544c349dbc7Sjsg 	}
1545c349dbc7Sjsg 
1546c349dbc7Sjsg 	divider = intel_de_read(dev_priv, CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1547c349dbc7Sjsg 
1548c349dbc7Sjsg 	switch (divider) {
1549c349dbc7Sjsg 	case BXT_CDCLK_CD2X_DIV_SEL_1:
1550c349dbc7Sjsg 		div = 2;
1551c349dbc7Sjsg 		break;
1552c349dbc7Sjsg 	case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1553c349dbc7Sjsg 		div = 3;
1554c349dbc7Sjsg 		break;
1555c349dbc7Sjsg 	case BXT_CDCLK_CD2X_DIV_SEL_2:
1556c349dbc7Sjsg 		div = 4;
1557c349dbc7Sjsg 		break;
1558c349dbc7Sjsg 	case BXT_CDCLK_CD2X_DIV_SEL_4:
1559c349dbc7Sjsg 		div = 8;
1560c349dbc7Sjsg 		break;
1561c349dbc7Sjsg 	default:
1562c349dbc7Sjsg 		MISSING_CASE(divider);
1563c349dbc7Sjsg 		return;
1564c349dbc7Sjsg 	}
1565c349dbc7Sjsg 
1566f005ef32Sjsg 	if (HAS_CDCLK_SQUASH(dev_priv))
15671bb76ff1Sjsg 		squash_ctl = intel_de_read(dev_priv, CDCLK_SQUASH_CTL);
15681bb76ff1Sjsg 
15691bb76ff1Sjsg 	if (squash_ctl & CDCLK_SQUASH_ENABLE) {
15701bb76ff1Sjsg 		u16 waveform;
15711bb76ff1Sjsg 		int size;
15721bb76ff1Sjsg 
15731bb76ff1Sjsg 		size = REG_FIELD_GET(CDCLK_SQUASH_WINDOW_SIZE_MASK, squash_ctl) + 1;
15741bb76ff1Sjsg 		waveform = REG_FIELD_GET(CDCLK_SQUASH_WAVEFORM_MASK, squash_ctl) >> (16 - size);
15751bb76ff1Sjsg 
15761bb76ff1Sjsg 		cdclk_config->cdclk = DIV_ROUND_CLOSEST(hweight16(waveform) *
15771bb76ff1Sjsg 							cdclk_config->vco, size * div);
15781bb76ff1Sjsg 	} else {
1579c349dbc7Sjsg 		cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco, div);
15801bb76ff1Sjsg 	}
1581c349dbc7Sjsg 
1582c349dbc7Sjsg  out:
1583c349dbc7Sjsg 	/*
1584c349dbc7Sjsg 	 * Can't read this out :( Let's assume it's
1585c349dbc7Sjsg 	 * at least what the CDCLK frequency requires.
1586c349dbc7Sjsg 	 */
1587c349dbc7Sjsg 	cdclk_config->voltage_level =
15881bb76ff1Sjsg 		intel_cdclk_calc_voltage_level(dev_priv, cdclk_config->cdclk);
1589c349dbc7Sjsg }
1590c349dbc7Sjsg 
bxt_de_pll_disable(struct drm_i915_private * dev_priv)1591c349dbc7Sjsg static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
1592c349dbc7Sjsg {
1593c349dbc7Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, 0);
1594c349dbc7Sjsg 
1595c349dbc7Sjsg 	/* Timeout 200us */
1596c349dbc7Sjsg 	if (intel_de_wait_for_clear(dev_priv,
1597c349dbc7Sjsg 				    BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1598c349dbc7Sjsg 		drm_err(&dev_priv->drm, "timeout waiting for DE PLL unlock\n");
1599c349dbc7Sjsg 
16001bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = 0;
1601c349dbc7Sjsg }
1602c349dbc7Sjsg 
bxt_de_pll_enable(struct drm_i915_private * dev_priv,int vco)1603c349dbc7Sjsg static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
1604c349dbc7Sjsg {
16051bb76ff1Sjsg 	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->display.cdclk.hw.ref);
1606c349dbc7Sjsg 
16075ca02815Sjsg 	intel_de_rmw(dev_priv, BXT_DE_PLL_CTL,
16085ca02815Sjsg 		     BXT_DE_PLL_RATIO_MASK, BXT_DE_PLL_RATIO(ratio));
1609c349dbc7Sjsg 
1610c349dbc7Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1611c349dbc7Sjsg 
1612c349dbc7Sjsg 	/* Timeout 200us */
1613c349dbc7Sjsg 	if (intel_de_wait_for_set(dev_priv,
1614c349dbc7Sjsg 				  BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1615c349dbc7Sjsg 		drm_err(&dev_priv->drm, "timeout waiting for DE PLL lock\n");
1616c349dbc7Sjsg 
16171bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = vco;
1618c349dbc7Sjsg }
1619c349dbc7Sjsg 
icl_cdclk_pll_disable(struct drm_i915_private * dev_priv)16205ca02815Sjsg static void icl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
1621c349dbc7Sjsg {
16225ca02815Sjsg 	intel_de_rmw(dev_priv, BXT_DE_PLL_ENABLE,
16235ca02815Sjsg 		     BXT_DE_PLL_PLL_ENABLE, 0);
1624c349dbc7Sjsg 
1625c349dbc7Sjsg 	/* Timeout 200us */
16265ca02815Sjsg 	if (intel_de_wait_for_clear(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
16275ca02815Sjsg 		drm_err(&dev_priv->drm, "timeout waiting for CDCLK PLL unlock\n");
1628c349dbc7Sjsg 
16291bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = 0;
1630c349dbc7Sjsg }
1631c349dbc7Sjsg 
icl_cdclk_pll_enable(struct drm_i915_private * dev_priv,int vco)16325ca02815Sjsg static void icl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
1633c349dbc7Sjsg {
16341bb76ff1Sjsg 	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->display.cdclk.hw.ref);
1635c349dbc7Sjsg 	u32 val;
1636c349dbc7Sjsg 
16375ca02815Sjsg 	val = ICL_CDCLK_PLL_RATIO(ratio);
1638c349dbc7Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1639c349dbc7Sjsg 
1640c349dbc7Sjsg 	val |= BXT_DE_PLL_PLL_ENABLE;
1641c349dbc7Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1642c349dbc7Sjsg 
1643c349dbc7Sjsg 	/* Timeout 200us */
16445ca02815Sjsg 	if (intel_de_wait_for_set(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
16455ca02815Sjsg 		drm_err(&dev_priv->drm, "timeout waiting for CDCLK PLL lock\n");
16465ca02815Sjsg 
16471bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = vco;
16485ca02815Sjsg }
16495ca02815Sjsg 
adlp_cdclk_pll_crawl(struct drm_i915_private * dev_priv,int vco)16505ca02815Sjsg static void adlp_cdclk_pll_crawl(struct drm_i915_private *dev_priv, int vco)
16515ca02815Sjsg {
16521bb76ff1Sjsg 	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->display.cdclk.hw.ref);
16535ca02815Sjsg 	u32 val;
16545ca02815Sjsg 
16555ca02815Sjsg 	/* Write PLL ratio without disabling */
16565ca02815Sjsg 	val = ICL_CDCLK_PLL_RATIO(ratio) | BXT_DE_PLL_PLL_ENABLE;
16575ca02815Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
16585ca02815Sjsg 
16595ca02815Sjsg 	/* Submit freq change request */
16605ca02815Sjsg 	val |= BXT_DE_PLL_FREQ_REQ;
16615ca02815Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
16625ca02815Sjsg 
16635ca02815Sjsg 	/* Timeout 200us */
16645ca02815Sjsg 	if (intel_de_wait_for_set(dev_priv, BXT_DE_PLL_ENABLE,
16655ca02815Sjsg 				  BXT_DE_PLL_LOCK | BXT_DE_PLL_FREQ_REQ_ACK, 1))
16661bb76ff1Sjsg 		drm_err(&dev_priv->drm, "timeout waiting for FREQ change request ack\n");
16675ca02815Sjsg 
16685ca02815Sjsg 	val &= ~BXT_DE_PLL_FREQ_REQ;
16695ca02815Sjsg 	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1670c349dbc7Sjsg 
16711bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = vco;
1672c349dbc7Sjsg }
1673c349dbc7Sjsg 
bxt_cdclk_cd2x_pipe(struct drm_i915_private * dev_priv,enum pipe pipe)1674c349dbc7Sjsg static u32 bxt_cdclk_cd2x_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1675c349dbc7Sjsg {
16765ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 12) {
1677c349dbc7Sjsg 		if (pipe == INVALID_PIPE)
1678c349dbc7Sjsg 			return TGL_CDCLK_CD2X_PIPE_NONE;
1679c349dbc7Sjsg 		else
1680c349dbc7Sjsg 			return TGL_CDCLK_CD2X_PIPE(pipe);
16815ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) >= 11) {
1682c349dbc7Sjsg 		if (pipe == INVALID_PIPE)
1683c349dbc7Sjsg 			return ICL_CDCLK_CD2X_PIPE_NONE;
1684c349dbc7Sjsg 		else
1685c349dbc7Sjsg 			return ICL_CDCLK_CD2X_PIPE(pipe);
1686c349dbc7Sjsg 	} else {
1687c349dbc7Sjsg 		if (pipe == INVALID_PIPE)
1688c349dbc7Sjsg 			return BXT_CDCLK_CD2X_PIPE_NONE;
1689c349dbc7Sjsg 		else
1690c349dbc7Sjsg 			return BXT_CDCLK_CD2X_PIPE(pipe);
1691c349dbc7Sjsg 	}
1692c349dbc7Sjsg }
1693c349dbc7Sjsg 
bxt_cdclk_cd2x_div_sel(struct drm_i915_private * dev_priv,int cdclk,int vco)16945ca02815Sjsg static u32 bxt_cdclk_cd2x_div_sel(struct drm_i915_private *dev_priv,
16955ca02815Sjsg 				  int cdclk, int vco)
16965ca02815Sjsg {
16975ca02815Sjsg 	/* cdclk = vco / 2 / div{1,1.5,2,4} */
16985ca02815Sjsg 	switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
16995ca02815Sjsg 	default:
17005ca02815Sjsg 		drm_WARN_ON(&dev_priv->drm,
17011bb76ff1Sjsg 			    cdclk != dev_priv->display.cdclk.hw.bypass);
17025ca02815Sjsg 		drm_WARN_ON(&dev_priv->drm, vco != 0);
17035ca02815Sjsg 		fallthrough;
17045ca02815Sjsg 	case 2:
17055ca02815Sjsg 		return BXT_CDCLK_CD2X_DIV_SEL_1;
17065ca02815Sjsg 	case 3:
17075ca02815Sjsg 		return BXT_CDCLK_CD2X_DIV_SEL_1_5;
17085ca02815Sjsg 	case 4:
17095ca02815Sjsg 		return BXT_CDCLK_CD2X_DIV_SEL_2;
17105ca02815Sjsg 	case 8:
17115ca02815Sjsg 		return BXT_CDCLK_CD2X_DIV_SEL_4;
17125ca02815Sjsg 	}
17135ca02815Sjsg }
17145ca02815Sjsg 
cdclk_squash_waveform(struct drm_i915_private * dev_priv,int cdclk)17151bb76ff1Sjsg static u32 cdclk_squash_waveform(struct drm_i915_private *dev_priv,
17161bb76ff1Sjsg 				 int cdclk)
17171bb76ff1Sjsg {
17181bb76ff1Sjsg 	const struct intel_cdclk_vals *table = dev_priv->display.cdclk.table;
17191bb76ff1Sjsg 	int i;
17201bb76ff1Sjsg 
17211bb76ff1Sjsg 	if (cdclk == dev_priv->display.cdclk.hw.bypass)
17221bb76ff1Sjsg 		return 0;
17231bb76ff1Sjsg 
17241bb76ff1Sjsg 	for (i = 0; table[i].refclk; i++)
17251bb76ff1Sjsg 		if (table[i].refclk == dev_priv->display.cdclk.hw.ref &&
17261bb76ff1Sjsg 		    table[i].cdclk == cdclk)
17271bb76ff1Sjsg 			return table[i].waveform;
17281bb76ff1Sjsg 
17291bb76ff1Sjsg 	drm_WARN(&dev_priv->drm, 1, "cdclk %d not valid for refclk %u\n",
17301bb76ff1Sjsg 		 cdclk, dev_priv->display.cdclk.hw.ref);
17311bb76ff1Sjsg 
17321bb76ff1Sjsg 	return 0xffff;
17331bb76ff1Sjsg }
17341bb76ff1Sjsg 
icl_cdclk_pll_update(struct drm_i915_private * i915,int vco)1735f005ef32Sjsg static void icl_cdclk_pll_update(struct drm_i915_private *i915, int vco)
1736f005ef32Sjsg {
1737f005ef32Sjsg 	if (i915->display.cdclk.hw.vco != 0 &&
1738f005ef32Sjsg 	    i915->display.cdclk.hw.vco != vco)
1739f005ef32Sjsg 		icl_cdclk_pll_disable(i915);
1740f005ef32Sjsg 
1741f005ef32Sjsg 	if (i915->display.cdclk.hw.vco != vco)
1742f005ef32Sjsg 		icl_cdclk_pll_enable(i915, vco);
1743f005ef32Sjsg }
1744f005ef32Sjsg 
bxt_cdclk_pll_update(struct drm_i915_private * i915,int vco)1745f005ef32Sjsg static void bxt_cdclk_pll_update(struct drm_i915_private *i915, int vco)
1746f005ef32Sjsg {
1747f005ef32Sjsg 	if (i915->display.cdclk.hw.vco != 0 &&
1748f005ef32Sjsg 	    i915->display.cdclk.hw.vco != vco)
1749f005ef32Sjsg 		bxt_de_pll_disable(i915);
1750f005ef32Sjsg 
1751f005ef32Sjsg 	if (i915->display.cdclk.hw.vco != vco)
1752f005ef32Sjsg 		bxt_de_pll_enable(i915, vco);
1753f005ef32Sjsg }
1754f005ef32Sjsg 
dg2_cdclk_squash_program(struct drm_i915_private * i915,u16 waveform)1755f005ef32Sjsg static void dg2_cdclk_squash_program(struct drm_i915_private *i915,
1756f005ef32Sjsg 				     u16 waveform)
1757f005ef32Sjsg {
1758f005ef32Sjsg 	u32 squash_ctl = 0;
1759f005ef32Sjsg 
1760f005ef32Sjsg 	if (waveform)
1761f005ef32Sjsg 		squash_ctl = CDCLK_SQUASH_ENABLE |
1762f005ef32Sjsg 			     CDCLK_SQUASH_WINDOW_SIZE(0xf) | waveform;
1763f005ef32Sjsg 
1764f005ef32Sjsg 	intel_de_write(i915, CDCLK_SQUASH_CTL, squash_ctl);
1765f005ef32Sjsg }
1766f005ef32Sjsg 
cdclk_pll_is_unknown(unsigned int vco)1767f005ef32Sjsg static bool cdclk_pll_is_unknown(unsigned int vco)
1768f005ef32Sjsg {
1769f005ef32Sjsg 	/*
1770f005ef32Sjsg 	 * Ensure driver does not take the crawl path for the
1771f005ef32Sjsg 	 * case when the vco is set to ~0 in the
1772f005ef32Sjsg 	 * sanitize path.
1773f005ef32Sjsg 	 */
1774f005ef32Sjsg 	return vco == ~0;
1775f005ef32Sjsg }
1776f005ef32Sjsg 
cdclk_squash_divider(u16 waveform)1777f005ef32Sjsg static int cdclk_squash_divider(u16 waveform)
1778f005ef32Sjsg {
1779f005ef32Sjsg 	return hweight16(waveform ?: 0xffff);
1780f005ef32Sjsg }
1781f005ef32Sjsg 
cdclk_compute_crawl_and_squash_midpoint(struct drm_i915_private * i915,const struct intel_cdclk_config * old_cdclk_config,const struct intel_cdclk_config * new_cdclk_config,struct intel_cdclk_config * mid_cdclk_config)1782f005ef32Sjsg static bool cdclk_compute_crawl_and_squash_midpoint(struct drm_i915_private *i915,
1783f005ef32Sjsg 						    const struct intel_cdclk_config *old_cdclk_config,
1784f005ef32Sjsg 						    const struct intel_cdclk_config *new_cdclk_config,
1785f005ef32Sjsg 						    struct intel_cdclk_config *mid_cdclk_config)
1786f005ef32Sjsg {
1787f005ef32Sjsg 	u16 old_waveform, new_waveform, mid_waveform;
1788f005ef32Sjsg 	int size = 16;
1789f005ef32Sjsg 	int div = 2;
1790f005ef32Sjsg 
1791f005ef32Sjsg 	/* Return if PLL is in an unknown state, force a complete disable and re-enable. */
1792f005ef32Sjsg 	if (cdclk_pll_is_unknown(old_cdclk_config->vco))
1793f005ef32Sjsg 		return false;
1794f005ef32Sjsg 
1795f005ef32Sjsg 	/* Return if both Squash and Crawl are not present */
1796f005ef32Sjsg 	if (!HAS_CDCLK_CRAWL(i915) || !HAS_CDCLK_SQUASH(i915))
1797f005ef32Sjsg 		return false;
1798f005ef32Sjsg 
1799f005ef32Sjsg 	old_waveform = cdclk_squash_waveform(i915, old_cdclk_config->cdclk);
1800f005ef32Sjsg 	new_waveform = cdclk_squash_waveform(i915, new_cdclk_config->cdclk);
1801f005ef32Sjsg 
1802f005ef32Sjsg 	/* Return if Squash only or Crawl only is the desired action */
1803f005ef32Sjsg 	if (old_cdclk_config->vco == 0 || new_cdclk_config->vco == 0 ||
1804f005ef32Sjsg 	    old_cdclk_config->vco == new_cdclk_config->vco ||
1805f005ef32Sjsg 	    old_waveform == new_waveform)
1806f005ef32Sjsg 		return false;
1807f005ef32Sjsg 
1808f005ef32Sjsg 	*mid_cdclk_config = *new_cdclk_config;
1809f005ef32Sjsg 
1810f005ef32Sjsg 	/*
1811f005ef32Sjsg 	 * Populate the mid_cdclk_config accordingly.
1812f005ef32Sjsg 	 * - If moving to a higher cdclk, the desired action is squashing.
1813f005ef32Sjsg 	 * The mid cdclk config should have the new (squash) waveform.
1814f005ef32Sjsg 	 * - If moving to a lower cdclk, the desired action is crawling.
1815f005ef32Sjsg 	 * The mid cdclk config should have the new vco.
1816f005ef32Sjsg 	 */
1817f005ef32Sjsg 
1818f005ef32Sjsg 	if (cdclk_squash_divider(new_waveform) > cdclk_squash_divider(old_waveform)) {
1819f005ef32Sjsg 		mid_cdclk_config->vco = old_cdclk_config->vco;
1820f005ef32Sjsg 		mid_waveform = new_waveform;
1821f005ef32Sjsg 	} else {
1822f005ef32Sjsg 		mid_cdclk_config->vco = new_cdclk_config->vco;
1823f005ef32Sjsg 		mid_waveform = old_waveform;
1824f005ef32Sjsg 	}
1825f005ef32Sjsg 
1826f005ef32Sjsg 	mid_cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_squash_divider(mid_waveform) *
1827f005ef32Sjsg 						    mid_cdclk_config->vco, size * div);
1828f005ef32Sjsg 
1829f005ef32Sjsg 	/* make sure the mid clock came out sane */
1830f005ef32Sjsg 
1831f005ef32Sjsg 	drm_WARN_ON(&i915->drm, mid_cdclk_config->cdclk <
1832f005ef32Sjsg 		    min(old_cdclk_config->cdclk, new_cdclk_config->cdclk));
1833f005ef32Sjsg 	drm_WARN_ON(&i915->drm, mid_cdclk_config->cdclk >
1834f005ef32Sjsg 		    i915->display.cdclk.max_cdclk_freq);
1835f005ef32Sjsg 	drm_WARN_ON(&i915->drm, cdclk_squash_waveform(i915, mid_cdclk_config->cdclk) !=
1836f005ef32Sjsg 		    mid_waveform);
1837f005ef32Sjsg 
1838f005ef32Sjsg 	return true;
1839f005ef32Sjsg }
1840f005ef32Sjsg 
pll_enable_wa_needed(struct drm_i915_private * dev_priv)1841f005ef32Sjsg static bool pll_enable_wa_needed(struct drm_i915_private *dev_priv)
1842f005ef32Sjsg {
1843f005ef32Sjsg 	return ((IS_DG2(dev_priv) || IS_METEORLAKE(dev_priv)) &&
1844f005ef32Sjsg 		dev_priv->display.cdclk.hw.vco > 0 &&
1845f005ef32Sjsg 		HAS_CDCLK_SQUASH(dev_priv));
1846f005ef32Sjsg }
1847f005ef32Sjsg 
_bxt_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)1848f005ef32Sjsg static void _bxt_set_cdclk(struct drm_i915_private *dev_priv,
1849c349dbc7Sjsg 			   const struct intel_cdclk_config *cdclk_config,
1850c349dbc7Sjsg 			   enum pipe pipe)
1851c349dbc7Sjsg {
1852c349dbc7Sjsg 	int cdclk = cdclk_config->cdclk;
1853c349dbc7Sjsg 	int vco = cdclk_config->vco;
18545ca02815Sjsg 	u32 val;
18551bb76ff1Sjsg 	u16 waveform;
18561bb76ff1Sjsg 	int clock;
1857c349dbc7Sjsg 
1858f005ef32Sjsg 	if (HAS_CDCLK_CRAWL(dev_priv) && dev_priv->display.cdclk.hw.vco > 0 && vco > 0 &&
1859f005ef32Sjsg 	    !cdclk_pll_is_unknown(dev_priv->display.cdclk.hw.vco)) {
18601bb76ff1Sjsg 		if (dev_priv->display.cdclk.hw.vco != vco)
18615ca02815Sjsg 			adlp_cdclk_pll_crawl(dev_priv, vco);
18625ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) >= 11) {
1863f005ef32Sjsg 		/* wa_15010685871: dg2, mtl */
1864f005ef32Sjsg 		if (pll_enable_wa_needed(dev_priv))
1865f005ef32Sjsg 			dg2_cdclk_squash_program(dev_priv, 0);
1866c349dbc7Sjsg 
1867f005ef32Sjsg 		icl_cdclk_pll_update(dev_priv, vco);
1868f005ef32Sjsg 	} else
1869f005ef32Sjsg 		bxt_cdclk_pll_update(dev_priv, vco);
1870c349dbc7Sjsg 
18711bb76ff1Sjsg 	waveform = cdclk_squash_waveform(dev_priv, cdclk);
18721bb76ff1Sjsg 
18731bb76ff1Sjsg 	if (waveform)
18741bb76ff1Sjsg 		clock = vco / 2;
18751bb76ff1Sjsg 	else
18761bb76ff1Sjsg 		clock = cdclk;
18771bb76ff1Sjsg 
1878f005ef32Sjsg 	if (HAS_CDCLK_SQUASH(dev_priv))
1879f005ef32Sjsg 		dg2_cdclk_squash_program(dev_priv, waveform);
18801bb76ff1Sjsg 
18811bb76ff1Sjsg 	val = bxt_cdclk_cd2x_div_sel(dev_priv, clock, vco) |
18825ca02815Sjsg 		bxt_cdclk_cd2x_pipe(dev_priv, pipe) |
18835ca02815Sjsg 		skl_cdclk_decimal(cdclk);
1884c349dbc7Sjsg 
1885c349dbc7Sjsg 	/*
1886c349dbc7Sjsg 	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1887c349dbc7Sjsg 	 * enable otherwise.
1888c349dbc7Sjsg 	 */
18895ca02815Sjsg 	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
18905ca02815Sjsg 	    cdclk >= 500000)
1891c349dbc7Sjsg 		val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1892c349dbc7Sjsg 	intel_de_write(dev_priv, CDCLK_CTL, val);
1893c349dbc7Sjsg 
1894c349dbc7Sjsg 	if (pipe != INVALID_PIPE)
18951bb76ff1Sjsg 		intel_crtc_wait_for_next_vblank(intel_crtc_for_pipe(dev_priv, pipe));
1896f005ef32Sjsg }
1897c349dbc7Sjsg 
bxt_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)1898f005ef32Sjsg static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
1899f005ef32Sjsg 			  const struct intel_cdclk_config *cdclk_config,
1900f005ef32Sjsg 			  enum pipe pipe)
1901f005ef32Sjsg {
1902f005ef32Sjsg 	struct intel_cdclk_config mid_cdclk_config;
1903f005ef32Sjsg 	int cdclk = cdclk_config->cdclk;
1904f005ef32Sjsg 	int ret = 0;
1905f005ef32Sjsg 
1906f005ef32Sjsg 	/*
1907f005ef32Sjsg 	 * Inform power controller of upcoming frequency change.
1908f005ef32Sjsg 	 * Display versions 14 and beyond do not follow the PUnit
1909f005ef32Sjsg 	 * mailbox communication, skip
1910f005ef32Sjsg 	 * this step.
1911f005ef32Sjsg 	 */
1912f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) >= 14 || IS_DG2(dev_priv))
1913f005ef32Sjsg 		/* NOOP */;
1914f005ef32Sjsg 	else if (DISPLAY_VER(dev_priv) >= 11)
1915f005ef32Sjsg 		ret = skl_pcode_request(&dev_priv->uncore, SKL_PCODE_CDCLK_CONTROL,
1916f005ef32Sjsg 					SKL_CDCLK_PREPARE_FOR_CHANGE,
1917f005ef32Sjsg 					SKL_CDCLK_READY_FOR_CHANGE,
1918f005ef32Sjsg 					SKL_CDCLK_READY_FOR_CHANGE, 3);
1919f005ef32Sjsg 	else
1920f005ef32Sjsg 		/*
1921f005ef32Sjsg 		 * BSpec requires us to wait up to 150usec, but that leads to
1922f005ef32Sjsg 		 * timeouts; the 2ms used here is based on experiment.
1923f005ef32Sjsg 		 */
1924f005ef32Sjsg 		ret = snb_pcode_write_timeout(&dev_priv->uncore,
1925f005ef32Sjsg 					      HSW_PCODE_DE_WRITE_FREQ_REQ,
1926f005ef32Sjsg 					      0x80000000, 150, 2);
1927f005ef32Sjsg 
1928f005ef32Sjsg 	if (ret) {
1929f005ef32Sjsg 		drm_err(&dev_priv->drm,
1930f005ef32Sjsg 			"Failed to inform PCU about cdclk change (err %d, freq %d)\n",
1931f005ef32Sjsg 			ret, cdclk);
1932f005ef32Sjsg 		return;
1933f005ef32Sjsg 	}
1934f005ef32Sjsg 
1935f005ef32Sjsg 	if (cdclk_compute_crawl_and_squash_midpoint(dev_priv, &dev_priv->display.cdclk.hw,
1936f005ef32Sjsg 						    cdclk_config, &mid_cdclk_config)) {
1937f005ef32Sjsg 		_bxt_set_cdclk(dev_priv, &mid_cdclk_config, pipe);
1938f005ef32Sjsg 		_bxt_set_cdclk(dev_priv, cdclk_config, pipe);
1939f005ef32Sjsg 	} else {
1940f005ef32Sjsg 		_bxt_set_cdclk(dev_priv, cdclk_config, pipe);
1941f005ef32Sjsg 	}
1942f005ef32Sjsg 
1943f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) >= 14)
1944f005ef32Sjsg 		/*
1945f005ef32Sjsg 		 * NOOP - No Pcode communication needed for
1946f005ef32Sjsg 		 * Display versions 14 and beyond
1947f005ef32Sjsg 		 */;
1948f005ef32Sjsg 	else if (DISPLAY_VER(dev_priv) >= 11 && !IS_DG2(dev_priv))
19491bb76ff1Sjsg 		ret = snb_pcode_write(&dev_priv->uncore, SKL_PCODE_CDCLK_CONTROL,
1950c349dbc7Sjsg 				      cdclk_config->voltage_level);
1951f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) < 11) {
1952c349dbc7Sjsg 		/*
1953c349dbc7Sjsg 		 * The timeout isn't specified, the 2ms used here is based on
1954c349dbc7Sjsg 		 * experiment.
1955c349dbc7Sjsg 		 * FIXME: Waiting for the request completion could be delayed
1956c349dbc7Sjsg 		 * until the next PCODE request based on BSpec.
1957c349dbc7Sjsg 		 */
19581bb76ff1Sjsg 		ret = snb_pcode_write_timeout(&dev_priv->uncore,
1959c349dbc7Sjsg 					      HSW_PCODE_DE_WRITE_FREQ_REQ,
1960c349dbc7Sjsg 					      cdclk_config->voltage_level,
1961c349dbc7Sjsg 					      150, 2);
1962c349dbc7Sjsg 	}
1963c349dbc7Sjsg 	if (ret) {
1964c349dbc7Sjsg 		drm_err(&dev_priv->drm,
1965c349dbc7Sjsg 			"PCode CDCLK freq set failed, (err %d, freq %d)\n",
1966c349dbc7Sjsg 			ret, cdclk);
1967c349dbc7Sjsg 		return;
1968c349dbc7Sjsg 	}
1969c349dbc7Sjsg 
1970c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
1971c349dbc7Sjsg 
19725ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 11)
1973c349dbc7Sjsg 		/*
1974c349dbc7Sjsg 		 * Can't read out the voltage level :(
1975c349dbc7Sjsg 		 * Let's just assume everything is as expected.
1976c349dbc7Sjsg 		 */
19771bb76ff1Sjsg 		dev_priv->display.cdclk.hw.voltage_level = cdclk_config->voltage_level;
1978c349dbc7Sjsg }
1979c349dbc7Sjsg 
bxt_sanitize_cdclk(struct drm_i915_private * dev_priv)1980c349dbc7Sjsg static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
1981c349dbc7Sjsg {
1982c349dbc7Sjsg 	u32 cdctl, expected;
19831bb76ff1Sjsg 	int cdclk, clock, vco;
1984c349dbc7Sjsg 
1985c349dbc7Sjsg 	intel_update_cdclk(dev_priv);
19861bb76ff1Sjsg 	intel_cdclk_dump_config(dev_priv, &dev_priv->display.cdclk.hw, "Current CDCLK");
1987c349dbc7Sjsg 
19881bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.vco == 0 ||
19891bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.cdclk == dev_priv->display.cdclk.hw.bypass)
1990c349dbc7Sjsg 		goto sanitize;
1991c349dbc7Sjsg 
1992c349dbc7Sjsg 	/* DPLL okay; verify the cdclock
1993c349dbc7Sjsg 	 *
1994c349dbc7Sjsg 	 * Some BIOS versions leave an incorrect decimal frequency value and
1995c349dbc7Sjsg 	 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1996c349dbc7Sjsg 	 * so sanitize this register.
1997c349dbc7Sjsg 	 */
1998c349dbc7Sjsg 	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1999c349dbc7Sjsg 	/*
2000c349dbc7Sjsg 	 * Let's ignore the pipe field, since BIOS could have configured the
2001c349dbc7Sjsg 	 * dividers both synching to an active pipe, or asynchronously
2002c349dbc7Sjsg 	 * (PIPE_NONE).
2003c349dbc7Sjsg 	 */
2004c349dbc7Sjsg 	cdctl &= ~bxt_cdclk_cd2x_pipe(dev_priv, INVALID_PIPE);
2005c349dbc7Sjsg 
2006c349dbc7Sjsg 	/* Make sure this is a legal cdclk value for the platform */
20071bb76ff1Sjsg 	cdclk = bxt_calc_cdclk(dev_priv, dev_priv->display.cdclk.hw.cdclk);
20081bb76ff1Sjsg 	if (cdclk != dev_priv->display.cdclk.hw.cdclk)
2009c349dbc7Sjsg 		goto sanitize;
2010c349dbc7Sjsg 
2011c349dbc7Sjsg 	/* Make sure the VCO is correct for the cdclk */
2012c349dbc7Sjsg 	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
20131bb76ff1Sjsg 	if (vco != dev_priv->display.cdclk.hw.vco)
2014c349dbc7Sjsg 		goto sanitize;
2015c349dbc7Sjsg 
2016c349dbc7Sjsg 	expected = skl_cdclk_decimal(cdclk);
2017c349dbc7Sjsg 
2018c349dbc7Sjsg 	/* Figure out what CD2X divider we should be using for this cdclk */
2019f005ef32Sjsg 	if (HAS_CDCLK_SQUASH(dev_priv))
20201bb76ff1Sjsg 		clock = dev_priv->display.cdclk.hw.vco / 2;
20211bb76ff1Sjsg 	else
20221bb76ff1Sjsg 		clock = dev_priv->display.cdclk.hw.cdclk;
20231bb76ff1Sjsg 
20241bb76ff1Sjsg 	expected |= bxt_cdclk_cd2x_div_sel(dev_priv, clock,
20251bb76ff1Sjsg 					   dev_priv->display.cdclk.hw.vco);
2026c349dbc7Sjsg 
2027c349dbc7Sjsg 	/*
2028c349dbc7Sjsg 	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
2029c349dbc7Sjsg 	 * enable otherwise.
2030c349dbc7Sjsg 	 */
20315ca02815Sjsg 	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
20321bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.cdclk >= 500000)
2033c349dbc7Sjsg 		expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
2034c349dbc7Sjsg 
2035c349dbc7Sjsg 	if (cdctl == expected)
2036c349dbc7Sjsg 		/* All well; nothing to sanitize */
2037c349dbc7Sjsg 		return;
2038c349dbc7Sjsg 
2039c349dbc7Sjsg sanitize:
2040c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
2041c349dbc7Sjsg 
2042c349dbc7Sjsg 	/* force cdclk programming */
20431bb76ff1Sjsg 	dev_priv->display.cdclk.hw.cdclk = 0;
2044c349dbc7Sjsg 
2045c349dbc7Sjsg 	/* force full PLL disable + enable */
20461bb76ff1Sjsg 	dev_priv->display.cdclk.hw.vco = -1;
2047c349dbc7Sjsg }
2048c349dbc7Sjsg 
bxt_cdclk_init_hw(struct drm_i915_private * dev_priv)2049c349dbc7Sjsg static void bxt_cdclk_init_hw(struct drm_i915_private *dev_priv)
2050c349dbc7Sjsg {
2051c349dbc7Sjsg 	struct intel_cdclk_config cdclk_config;
2052c349dbc7Sjsg 
2053c349dbc7Sjsg 	bxt_sanitize_cdclk(dev_priv);
2054c349dbc7Sjsg 
20551bb76ff1Sjsg 	if (dev_priv->display.cdclk.hw.cdclk != 0 &&
20561bb76ff1Sjsg 	    dev_priv->display.cdclk.hw.vco != 0)
2057c349dbc7Sjsg 		return;
2058c349dbc7Sjsg 
20591bb76ff1Sjsg 	cdclk_config = dev_priv->display.cdclk.hw;
2060c349dbc7Sjsg 
2061c349dbc7Sjsg 	/*
2062c349dbc7Sjsg 	 * FIXME:
2063c349dbc7Sjsg 	 * - The initial CDCLK needs to be read from VBT.
2064c349dbc7Sjsg 	 *   Need to make this change after VBT has changes for BXT.
2065c349dbc7Sjsg 	 */
2066c349dbc7Sjsg 	cdclk_config.cdclk = bxt_calc_cdclk(dev_priv, 0);
2067c349dbc7Sjsg 	cdclk_config.vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk_config.cdclk);
2068c349dbc7Sjsg 	cdclk_config.voltage_level =
20691bb76ff1Sjsg 		intel_cdclk_calc_voltage_level(dev_priv, cdclk_config.cdclk);
2070c349dbc7Sjsg 
2071c349dbc7Sjsg 	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
2072c349dbc7Sjsg }
2073c349dbc7Sjsg 
bxt_cdclk_uninit_hw(struct drm_i915_private * dev_priv)2074c349dbc7Sjsg static void bxt_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
2075c349dbc7Sjsg {
20761bb76ff1Sjsg 	struct intel_cdclk_config cdclk_config = dev_priv->display.cdclk.hw;
2077c349dbc7Sjsg 
2078c349dbc7Sjsg 	cdclk_config.cdclk = cdclk_config.bypass;
2079c349dbc7Sjsg 	cdclk_config.vco = 0;
2080c349dbc7Sjsg 	cdclk_config.voltage_level =
20811bb76ff1Sjsg 		intel_cdclk_calc_voltage_level(dev_priv, cdclk_config.cdclk);
2082c349dbc7Sjsg 
2083c349dbc7Sjsg 	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
2084c349dbc7Sjsg }
2085c349dbc7Sjsg 
2086c349dbc7Sjsg /**
2087c349dbc7Sjsg  * intel_cdclk_init_hw - Initialize CDCLK hardware
2088c349dbc7Sjsg  * @i915: i915 device
2089c349dbc7Sjsg  *
20901bb76ff1Sjsg  * Initialize CDCLK. This consists mainly of initializing dev_priv->display.cdclk.hw and
2091c349dbc7Sjsg  * sanitizing the state of the hardware if needed. This is generally done only
2092c349dbc7Sjsg  * during the display core initialization sequence, after which the DMC will
2093c349dbc7Sjsg  * take care of turning CDCLK off/on as needed.
2094c349dbc7Sjsg  */
intel_cdclk_init_hw(struct drm_i915_private * i915)2095c349dbc7Sjsg void intel_cdclk_init_hw(struct drm_i915_private *i915)
2096c349dbc7Sjsg {
20975ca02815Sjsg 	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
2098c349dbc7Sjsg 		bxt_cdclk_init_hw(i915);
20995ca02815Sjsg 	else if (DISPLAY_VER(i915) == 9)
2100c349dbc7Sjsg 		skl_cdclk_init_hw(i915);
2101c349dbc7Sjsg }
2102c349dbc7Sjsg 
2103c349dbc7Sjsg /**
2104c349dbc7Sjsg  * intel_cdclk_uninit_hw - Uninitialize CDCLK hardware
2105c349dbc7Sjsg  * @i915: i915 device
2106c349dbc7Sjsg  *
2107c349dbc7Sjsg  * Uninitialize CDCLK. This is done only during the display core
2108c349dbc7Sjsg  * uninitialization sequence.
2109c349dbc7Sjsg  */
intel_cdclk_uninit_hw(struct drm_i915_private * i915)2110c349dbc7Sjsg void intel_cdclk_uninit_hw(struct drm_i915_private *i915)
2111c349dbc7Sjsg {
21125ca02815Sjsg 	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
2113c349dbc7Sjsg 		bxt_cdclk_uninit_hw(i915);
21145ca02815Sjsg 	else if (DISPLAY_VER(i915) == 9)
2115c349dbc7Sjsg 		skl_cdclk_uninit_hw(i915);
2116c349dbc7Sjsg }
2117c349dbc7Sjsg 
intel_cdclk_can_crawl_and_squash(struct drm_i915_private * i915,const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)2118f005ef32Sjsg static bool intel_cdclk_can_crawl_and_squash(struct drm_i915_private *i915,
2119f005ef32Sjsg 					     const struct intel_cdclk_config *a,
2120f005ef32Sjsg 					     const struct intel_cdclk_config *b)
2121f005ef32Sjsg {
2122f005ef32Sjsg 	u16 old_waveform;
2123f005ef32Sjsg 	u16 new_waveform;
2124f005ef32Sjsg 
2125f005ef32Sjsg 	drm_WARN_ON(&i915->drm, cdclk_pll_is_unknown(a->vco));
2126f005ef32Sjsg 
2127f005ef32Sjsg 	if (a->vco == 0 || b->vco == 0)
2128f005ef32Sjsg 		return false;
2129f005ef32Sjsg 
2130f005ef32Sjsg 	if (!HAS_CDCLK_CRAWL(i915) || !HAS_CDCLK_SQUASH(i915))
2131f005ef32Sjsg 		return false;
2132f005ef32Sjsg 
2133f005ef32Sjsg 	old_waveform = cdclk_squash_waveform(i915, a->cdclk);
2134f005ef32Sjsg 	new_waveform = cdclk_squash_waveform(i915, b->cdclk);
2135f005ef32Sjsg 
2136f005ef32Sjsg 	return a->vco != b->vco &&
2137f005ef32Sjsg 	       old_waveform != new_waveform;
2138f005ef32Sjsg }
2139f005ef32Sjsg 
intel_cdclk_can_crawl(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)21405ca02815Sjsg static bool intel_cdclk_can_crawl(struct drm_i915_private *dev_priv,
21415ca02815Sjsg 				  const struct intel_cdclk_config *a,
21425ca02815Sjsg 				  const struct intel_cdclk_config *b)
21435ca02815Sjsg {
21445ca02815Sjsg 	int a_div, b_div;
21455ca02815Sjsg 
21465ca02815Sjsg 	if (!HAS_CDCLK_CRAWL(dev_priv))
21475ca02815Sjsg 		return false;
21485ca02815Sjsg 
21495ca02815Sjsg 	/*
21505ca02815Sjsg 	 * The vco and cd2x divider will change independently
21515ca02815Sjsg 	 * from each, so we disallow cd2x change when crawling.
21525ca02815Sjsg 	 */
21535ca02815Sjsg 	a_div = DIV_ROUND_CLOSEST(a->vco, a->cdclk);
21545ca02815Sjsg 	b_div = DIV_ROUND_CLOSEST(b->vco, b->cdclk);
21555ca02815Sjsg 
21565ca02815Sjsg 	return a->vco != 0 && b->vco != 0 &&
21575ca02815Sjsg 		a->vco != b->vco &&
21585ca02815Sjsg 		a_div == b_div &&
21595ca02815Sjsg 		a->ref == b->ref;
21605ca02815Sjsg }
21615ca02815Sjsg 
intel_cdclk_can_squash(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)21621bb76ff1Sjsg static bool intel_cdclk_can_squash(struct drm_i915_private *dev_priv,
21631bb76ff1Sjsg 				   const struct intel_cdclk_config *a,
21641bb76ff1Sjsg 				   const struct intel_cdclk_config *b)
21651bb76ff1Sjsg {
21661bb76ff1Sjsg 	/*
21671bb76ff1Sjsg 	 * FIXME should store a bit more state in intel_cdclk_config
21681bb76ff1Sjsg 	 * to differentiate squasher vs. cd2x divider properly. For
21691bb76ff1Sjsg 	 * the moment all platforms with squasher use a fixed cd2x
21701bb76ff1Sjsg 	 * divider.
21711bb76ff1Sjsg 	 */
2172f005ef32Sjsg 	if (!HAS_CDCLK_SQUASH(dev_priv))
21731bb76ff1Sjsg 		return false;
21741bb76ff1Sjsg 
21751bb76ff1Sjsg 	return a->cdclk != b->cdclk &&
21761bb76ff1Sjsg 		a->vco != 0 &&
21771bb76ff1Sjsg 		a->vco == b->vco &&
21781bb76ff1Sjsg 		a->ref == b->ref;
21791bb76ff1Sjsg }
21801bb76ff1Sjsg 
2181c349dbc7Sjsg /**
2182c349dbc7Sjsg  * intel_cdclk_needs_modeset - Determine if changong between the CDCLK
2183c349dbc7Sjsg  *                             configurations requires a modeset on all pipes
2184c349dbc7Sjsg  * @a: first CDCLK configuration
2185c349dbc7Sjsg  * @b: second CDCLK configuration
2186c349dbc7Sjsg  *
2187c349dbc7Sjsg  * Returns:
2188c349dbc7Sjsg  * True if changing between the two CDCLK configurations
2189c349dbc7Sjsg  * requires all pipes to be off, false if not.
2190c349dbc7Sjsg  */
intel_cdclk_needs_modeset(const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)2191c349dbc7Sjsg bool intel_cdclk_needs_modeset(const struct intel_cdclk_config *a,
2192c349dbc7Sjsg 			       const struct intel_cdclk_config *b)
2193c349dbc7Sjsg {
2194c349dbc7Sjsg 	return a->cdclk != b->cdclk ||
2195c349dbc7Sjsg 		a->vco != b->vco ||
2196c349dbc7Sjsg 		a->ref != b->ref;
2197c349dbc7Sjsg }
2198c349dbc7Sjsg 
2199c349dbc7Sjsg /**
2200c349dbc7Sjsg  * intel_cdclk_can_cd2x_update - Determine if changing between the two CDCLK
2201c349dbc7Sjsg  *                               configurations requires only a cd2x divider update
2202c349dbc7Sjsg  * @dev_priv: i915 device
2203c349dbc7Sjsg  * @a: first CDCLK configuration
2204c349dbc7Sjsg  * @b: second CDCLK configuration
2205c349dbc7Sjsg  *
2206c349dbc7Sjsg  * Returns:
2207c349dbc7Sjsg  * True if changing between the two CDCLK configurations
2208c349dbc7Sjsg  * can be done with just a cd2x divider update, false if not.
2209c349dbc7Sjsg  */
intel_cdclk_can_cd2x_update(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)2210c349dbc7Sjsg static bool intel_cdclk_can_cd2x_update(struct drm_i915_private *dev_priv,
2211c349dbc7Sjsg 					const struct intel_cdclk_config *a,
2212c349dbc7Sjsg 					const struct intel_cdclk_config *b)
2213c349dbc7Sjsg {
2214c349dbc7Sjsg 	/* Older hw doesn't have the capability */
22155ca02815Sjsg 	if (DISPLAY_VER(dev_priv) < 10 && !IS_BROXTON(dev_priv))
2216c349dbc7Sjsg 		return false;
2217c349dbc7Sjsg 
22181bb76ff1Sjsg 	/*
22191bb76ff1Sjsg 	 * FIXME should store a bit more state in intel_cdclk_config
22201bb76ff1Sjsg 	 * to differentiate squasher vs. cd2x divider properly. For
22211bb76ff1Sjsg 	 * the moment all platforms with squasher use a fixed cd2x
22221bb76ff1Sjsg 	 * divider.
22231bb76ff1Sjsg 	 */
2224f005ef32Sjsg 	if (HAS_CDCLK_SQUASH(dev_priv))
22251bb76ff1Sjsg 		return false;
22261bb76ff1Sjsg 
2227c349dbc7Sjsg 	return a->cdclk != b->cdclk &&
22281bb76ff1Sjsg 		a->vco != 0 &&
2229c349dbc7Sjsg 		a->vco == b->vco &&
2230c349dbc7Sjsg 		a->ref == b->ref;
2231c349dbc7Sjsg }
2232c349dbc7Sjsg 
2233c349dbc7Sjsg /**
2234c349dbc7Sjsg  * intel_cdclk_changed - Determine if two CDCLK configurations are different
2235c349dbc7Sjsg  * @a: first CDCLK configuration
2236c349dbc7Sjsg  * @b: second CDCLK configuration
2237c349dbc7Sjsg  *
2238c349dbc7Sjsg  * Returns:
2239c349dbc7Sjsg  * True if the CDCLK configurations don't match, false if they do.
2240c349dbc7Sjsg  */
intel_cdclk_changed(const struct intel_cdclk_config * a,const struct intel_cdclk_config * b)2241c349dbc7Sjsg static bool intel_cdclk_changed(const struct intel_cdclk_config *a,
2242c349dbc7Sjsg 				const struct intel_cdclk_config *b)
2243c349dbc7Sjsg {
2244c349dbc7Sjsg 	return intel_cdclk_needs_modeset(a, b) ||
2245c349dbc7Sjsg 		a->voltage_level != b->voltage_level;
2246c349dbc7Sjsg }
2247c349dbc7Sjsg 
intel_cdclk_dump_config(struct drm_i915_private * i915,const struct intel_cdclk_config * cdclk_config,const char * context)22481bb76ff1Sjsg void intel_cdclk_dump_config(struct drm_i915_private *i915,
22491bb76ff1Sjsg 			     const struct intel_cdclk_config *cdclk_config,
2250c349dbc7Sjsg 			     const char *context)
2251c349dbc7Sjsg {
22521bb76ff1Sjsg 	drm_dbg_kms(&i915->drm, "%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
2253c349dbc7Sjsg 		    context, cdclk_config->cdclk, cdclk_config->vco,
2254c349dbc7Sjsg 		    cdclk_config->ref, cdclk_config->bypass,
2255c349dbc7Sjsg 		    cdclk_config->voltage_level);
2256c349dbc7Sjsg }
2257c349dbc7Sjsg 
intel_pcode_notify(struct drm_i915_private * i915,u8 voltage_level,u8 active_pipe_count,u16 cdclk,bool cdclk_update_valid,bool pipe_count_update_valid)2258f005ef32Sjsg static void intel_pcode_notify(struct drm_i915_private *i915,
2259f005ef32Sjsg 			       u8 voltage_level,
2260f005ef32Sjsg 			       u8 active_pipe_count,
2261f005ef32Sjsg 			       u16 cdclk,
2262f005ef32Sjsg 			       bool cdclk_update_valid,
2263f005ef32Sjsg 			       bool pipe_count_update_valid)
2264f005ef32Sjsg {
2265f005ef32Sjsg 	int ret;
2266f005ef32Sjsg 	u32 update_mask = 0;
2267f005ef32Sjsg 
2268f005ef32Sjsg 	if (!IS_DG2(i915))
2269f005ef32Sjsg 		return;
2270f005ef32Sjsg 
2271f005ef32Sjsg 	update_mask = DISPLAY_TO_PCODE_UPDATE_MASK(cdclk, active_pipe_count, voltage_level);
2272f005ef32Sjsg 
2273f005ef32Sjsg 	if (cdclk_update_valid)
2274f005ef32Sjsg 		update_mask |= DISPLAY_TO_PCODE_CDCLK_VALID;
2275f005ef32Sjsg 
2276f005ef32Sjsg 	if (pipe_count_update_valid)
2277f005ef32Sjsg 		update_mask |= DISPLAY_TO_PCODE_PIPE_COUNT_VALID;
2278f005ef32Sjsg 
2279f005ef32Sjsg 	ret = skl_pcode_request(&i915->uncore, SKL_PCODE_CDCLK_CONTROL,
2280f005ef32Sjsg 				SKL_CDCLK_PREPARE_FOR_CHANGE |
2281f005ef32Sjsg 				update_mask,
2282f005ef32Sjsg 				SKL_CDCLK_READY_FOR_CHANGE,
2283f005ef32Sjsg 				SKL_CDCLK_READY_FOR_CHANGE, 3);
2284f005ef32Sjsg 	if (ret)
2285f005ef32Sjsg 		drm_err(&i915->drm,
2286f005ef32Sjsg 			"Failed to inform PCU about display config (err %d)\n",
2287f005ef32Sjsg 			ret);
2288f005ef32Sjsg }
2289f005ef32Sjsg 
2290c349dbc7Sjsg /**
2291c349dbc7Sjsg  * intel_set_cdclk - Push the CDCLK configuration to the hardware
2292c349dbc7Sjsg  * @dev_priv: i915 device
2293c349dbc7Sjsg  * @cdclk_config: new CDCLK configuration
2294c349dbc7Sjsg  * @pipe: pipe with which to synchronize the update
2295c349dbc7Sjsg  *
2296c349dbc7Sjsg  * Program the hardware based on the passed in CDCLK state,
2297c349dbc7Sjsg  * if necessary.
2298c349dbc7Sjsg  */
intel_set_cdclk(struct drm_i915_private * dev_priv,const struct intel_cdclk_config * cdclk_config,enum pipe pipe)2299c349dbc7Sjsg static void intel_set_cdclk(struct drm_i915_private *dev_priv,
2300c349dbc7Sjsg 			    const struct intel_cdclk_config *cdclk_config,
2301c349dbc7Sjsg 			    enum pipe pipe)
2302c349dbc7Sjsg {
2303c349dbc7Sjsg 	struct intel_encoder *encoder;
2304c349dbc7Sjsg 
23051bb76ff1Sjsg 	if (!intel_cdclk_changed(&dev_priv->display.cdclk.hw, cdclk_config))
2306c349dbc7Sjsg 		return;
2307c349dbc7Sjsg 
23081bb76ff1Sjsg 	if (drm_WARN_ON_ONCE(&dev_priv->drm, !dev_priv->display.funcs.cdclk->set_cdclk))
2309c349dbc7Sjsg 		return;
2310c349dbc7Sjsg 
23111bb76ff1Sjsg 	intel_cdclk_dump_config(dev_priv, cdclk_config, "Changing CDCLK to");
2312c349dbc7Sjsg 
23135ca02815Sjsg 	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
23145ca02815Sjsg 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
23155ca02815Sjsg 
23165ca02815Sjsg 		intel_psr_pause(intel_dp);
23175ca02815Sjsg 	}
23185ca02815Sjsg 
23191bb76ff1Sjsg 	intel_audio_cdclk_change_pre(dev_priv);
23201bb76ff1Sjsg 
2321c349dbc7Sjsg 	/*
2322c349dbc7Sjsg 	 * Lock aux/gmbus while we change cdclk in case those
2323c349dbc7Sjsg 	 * functions use cdclk. Not all platforms/ports do,
2324c349dbc7Sjsg 	 * but we'll lock them all for simplicity.
2325c349dbc7Sjsg 	 */
23261bb76ff1Sjsg 	mutex_lock(&dev_priv->display.gmbus.mutex);
2327c349dbc7Sjsg 	for_each_intel_dp(&dev_priv->drm, encoder) {
2328c349dbc7Sjsg 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2329c349dbc7Sjsg 
2330c349dbc7Sjsg 		mutex_lock_nest_lock(&intel_dp->aux.hw_mutex,
23311bb76ff1Sjsg 				     &dev_priv->display.gmbus.mutex);
2332c349dbc7Sjsg 	}
2333c349dbc7Sjsg 
23341bb76ff1Sjsg 	intel_cdclk_set_cdclk(dev_priv, cdclk_config, pipe);
2335c349dbc7Sjsg 
2336c349dbc7Sjsg 	for_each_intel_dp(&dev_priv->drm, encoder) {
2337c349dbc7Sjsg 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2338c349dbc7Sjsg 
2339c349dbc7Sjsg 		mutex_unlock(&intel_dp->aux.hw_mutex);
2340c349dbc7Sjsg 	}
23411bb76ff1Sjsg 	mutex_unlock(&dev_priv->display.gmbus.mutex);
2342c349dbc7Sjsg 
23435ca02815Sjsg 	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
23445ca02815Sjsg 		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
23455ca02815Sjsg 
23465ca02815Sjsg 		intel_psr_resume(intel_dp);
23475ca02815Sjsg 	}
23485ca02815Sjsg 
23491bb76ff1Sjsg 	intel_audio_cdclk_change_post(dev_priv);
23501bb76ff1Sjsg 
2351c349dbc7Sjsg 	if (drm_WARN(&dev_priv->drm,
23521bb76ff1Sjsg 		     intel_cdclk_changed(&dev_priv->display.cdclk.hw, cdclk_config),
2353c349dbc7Sjsg 		     "cdclk state doesn't match!\n")) {
23541bb76ff1Sjsg 		intel_cdclk_dump_config(dev_priv, &dev_priv->display.cdclk.hw, "[hw state]");
23551bb76ff1Sjsg 		intel_cdclk_dump_config(dev_priv, cdclk_config, "[sw state]");
2356c349dbc7Sjsg 	}
2357c349dbc7Sjsg }
2358c349dbc7Sjsg 
intel_cdclk_pcode_pre_notify(struct intel_atomic_state * state)2359f005ef32Sjsg static void intel_cdclk_pcode_pre_notify(struct intel_atomic_state *state)
2360f005ef32Sjsg {
2361f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(state->base.dev);
2362f005ef32Sjsg 	const struct intel_cdclk_state *old_cdclk_state =
2363f005ef32Sjsg 		intel_atomic_get_old_cdclk_state(state);
2364f005ef32Sjsg 	const struct intel_cdclk_state *new_cdclk_state =
2365f005ef32Sjsg 		intel_atomic_get_new_cdclk_state(state);
2366f005ef32Sjsg 	unsigned int cdclk = 0; u8 voltage_level, num_active_pipes = 0;
2367f005ef32Sjsg 	bool change_cdclk, update_pipe_count;
2368f005ef32Sjsg 
2369f005ef32Sjsg 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2370f005ef32Sjsg 				 &new_cdclk_state->actual) &&
2371f005ef32Sjsg 				 new_cdclk_state->active_pipes ==
2372f005ef32Sjsg 				 old_cdclk_state->active_pipes)
2373f005ef32Sjsg 		return;
2374f005ef32Sjsg 
2375f005ef32Sjsg 	/* According to "Sequence Before Frequency Change", voltage level set to 0x3 */
2376f005ef32Sjsg 	voltage_level = DISPLAY_TO_PCODE_VOLTAGE_MAX;
2377f005ef32Sjsg 
2378f005ef32Sjsg 	change_cdclk = new_cdclk_state->actual.cdclk != old_cdclk_state->actual.cdclk;
2379f005ef32Sjsg 	update_pipe_count = hweight8(new_cdclk_state->active_pipes) >
2380f005ef32Sjsg 			    hweight8(old_cdclk_state->active_pipes);
2381f005ef32Sjsg 
2382f005ef32Sjsg 	/*
2383f005ef32Sjsg 	 * According to "Sequence Before Frequency Change",
2384f005ef32Sjsg 	 * if CDCLK is increasing, set bits 25:16 to upcoming CDCLK,
2385f005ef32Sjsg 	 * if CDCLK is decreasing or not changing, set bits 25:16 to current CDCLK,
2386f005ef32Sjsg 	 * which basically means we choose the maximum of old and new CDCLK, if we know both
2387f005ef32Sjsg 	 */
2388f005ef32Sjsg 	if (change_cdclk)
2389f005ef32Sjsg 		cdclk = max(new_cdclk_state->actual.cdclk, old_cdclk_state->actual.cdclk);
2390f005ef32Sjsg 
2391f005ef32Sjsg 	/*
2392f005ef32Sjsg 	 * According to "Sequence For Pipe Count Change",
2393f005ef32Sjsg 	 * if pipe count is increasing, set bits 25:16 to upcoming pipe count
2394f005ef32Sjsg 	 * (power well is enabled)
2395f005ef32Sjsg 	 * no action if it is decreasing, before the change
2396f005ef32Sjsg 	 */
2397f005ef32Sjsg 	if (update_pipe_count)
2398f005ef32Sjsg 		num_active_pipes = hweight8(new_cdclk_state->active_pipes);
2399f005ef32Sjsg 
2400f005ef32Sjsg 	intel_pcode_notify(i915, voltage_level, num_active_pipes, cdclk,
2401f005ef32Sjsg 			   change_cdclk, update_pipe_count);
2402f005ef32Sjsg }
2403f005ef32Sjsg 
intel_cdclk_pcode_post_notify(struct intel_atomic_state * state)2404f005ef32Sjsg static void intel_cdclk_pcode_post_notify(struct intel_atomic_state *state)
2405f005ef32Sjsg {
2406f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(state->base.dev);
2407f005ef32Sjsg 	const struct intel_cdclk_state *new_cdclk_state =
2408f005ef32Sjsg 		intel_atomic_get_new_cdclk_state(state);
2409f005ef32Sjsg 	const struct intel_cdclk_state *old_cdclk_state =
2410f005ef32Sjsg 		intel_atomic_get_old_cdclk_state(state);
2411f005ef32Sjsg 	unsigned int cdclk = 0; u8 voltage_level, num_active_pipes = 0;
2412f005ef32Sjsg 	bool update_cdclk, update_pipe_count;
2413f005ef32Sjsg 
2414f005ef32Sjsg 	/* According to "Sequence After Frequency Change", set voltage to used level */
2415f005ef32Sjsg 	voltage_level = new_cdclk_state->actual.voltage_level;
2416f005ef32Sjsg 
2417f005ef32Sjsg 	update_cdclk = new_cdclk_state->actual.cdclk != old_cdclk_state->actual.cdclk;
2418f005ef32Sjsg 	update_pipe_count = hweight8(new_cdclk_state->active_pipes) <
2419f005ef32Sjsg 			    hweight8(old_cdclk_state->active_pipes);
2420f005ef32Sjsg 
2421f005ef32Sjsg 	/*
2422f005ef32Sjsg 	 * According to "Sequence After Frequency Change",
2423f005ef32Sjsg 	 * set bits 25:16 to current CDCLK
2424f005ef32Sjsg 	 */
2425f005ef32Sjsg 	if (update_cdclk)
2426f005ef32Sjsg 		cdclk = new_cdclk_state->actual.cdclk;
2427f005ef32Sjsg 
2428f005ef32Sjsg 	/*
2429f005ef32Sjsg 	 * According to "Sequence For Pipe Count Change",
2430f005ef32Sjsg 	 * if pipe count is decreasing, set bits 25:16 to current pipe count,
2431f005ef32Sjsg 	 * after the change(power well is disabled)
2432f005ef32Sjsg 	 * no action if it is increasing, after the change
2433f005ef32Sjsg 	 */
2434f005ef32Sjsg 	if (update_pipe_count)
2435f005ef32Sjsg 		num_active_pipes = hweight8(new_cdclk_state->active_pipes);
2436f005ef32Sjsg 
2437f005ef32Sjsg 	intel_pcode_notify(i915, voltage_level, num_active_pipes, cdclk,
2438f005ef32Sjsg 			   update_cdclk, update_pipe_count);
2439f005ef32Sjsg }
2440f005ef32Sjsg 
2441c349dbc7Sjsg /**
2442c349dbc7Sjsg  * intel_set_cdclk_pre_plane_update - Push the CDCLK state to the hardware
2443c349dbc7Sjsg  * @state: intel atomic state
2444c349dbc7Sjsg  *
2445c349dbc7Sjsg  * Program the hardware before updating the HW plane state based on the
2446c349dbc7Sjsg  * new CDCLK state, if necessary.
2447c349dbc7Sjsg  */
2448c349dbc7Sjsg void
intel_set_cdclk_pre_plane_update(struct intel_atomic_state * state)2449c349dbc7Sjsg intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state)
2450c349dbc7Sjsg {
2451f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(state->base.dev);
2452c349dbc7Sjsg 	const struct intel_cdclk_state *old_cdclk_state =
2453c349dbc7Sjsg 		intel_atomic_get_old_cdclk_state(state);
2454c349dbc7Sjsg 	const struct intel_cdclk_state *new_cdclk_state =
2455c349dbc7Sjsg 		intel_atomic_get_new_cdclk_state(state);
2456*461b927bSjsg 	struct intel_cdclk_config cdclk_config;
2457*461b927bSjsg 	enum pipe pipe;
2458c349dbc7Sjsg 
2459c349dbc7Sjsg 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2460c349dbc7Sjsg 				 &new_cdclk_state->actual))
2461c349dbc7Sjsg 		return;
2462c349dbc7Sjsg 
2463f005ef32Sjsg 	if (IS_DG2(i915))
2464f005ef32Sjsg 		intel_cdclk_pcode_pre_notify(state);
2465f005ef32Sjsg 
2466*461b927bSjsg 	if (new_cdclk_state->disable_pipes) {
2467*461b927bSjsg 		cdclk_config = new_cdclk_state->actual;
2468*461b927bSjsg 		pipe = INVALID_PIPE;
2469*461b927bSjsg 	} else {
2470*461b927bSjsg 		if (new_cdclk_state->actual.cdclk >= old_cdclk_state->actual.cdclk) {
2471*461b927bSjsg 			cdclk_config = new_cdclk_state->actual;
2472*461b927bSjsg 			pipe = new_cdclk_state->pipe;
2473*461b927bSjsg 		} else {
2474*461b927bSjsg 			cdclk_config = old_cdclk_state->actual;
2475*461b927bSjsg 			pipe = INVALID_PIPE;
2476*461b927bSjsg 		}
2477*461b927bSjsg 
2478*461b927bSjsg 		cdclk_config.voltage_level = max(new_cdclk_state->actual.voltage_level,
2479*461b927bSjsg 						 old_cdclk_state->actual.voltage_level);
2480*461b927bSjsg 	}
2481*461b927bSjsg 
2482f005ef32Sjsg 	drm_WARN_ON(&i915->drm, !new_cdclk_state->base.changed);
2483c349dbc7Sjsg 
2484*461b927bSjsg 	intel_set_cdclk(i915, &cdclk_config, pipe);
2485c349dbc7Sjsg }
2486c349dbc7Sjsg 
2487c349dbc7Sjsg /**
2488c349dbc7Sjsg  * intel_set_cdclk_post_plane_update - Push the CDCLK state to the hardware
2489c349dbc7Sjsg  * @state: intel atomic state
2490c349dbc7Sjsg  *
2491c349dbc7Sjsg  * Program the hardware after updating the HW plane state based on the
2492c349dbc7Sjsg  * new CDCLK state, if necessary.
2493c349dbc7Sjsg  */
2494c349dbc7Sjsg void
intel_set_cdclk_post_plane_update(struct intel_atomic_state * state)2495c349dbc7Sjsg intel_set_cdclk_post_plane_update(struct intel_atomic_state *state)
2496c349dbc7Sjsg {
2497f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(state->base.dev);
2498c349dbc7Sjsg 	const struct intel_cdclk_state *old_cdclk_state =
2499c349dbc7Sjsg 		intel_atomic_get_old_cdclk_state(state);
2500c349dbc7Sjsg 	const struct intel_cdclk_state *new_cdclk_state =
2501c349dbc7Sjsg 		intel_atomic_get_new_cdclk_state(state);
2502*461b927bSjsg 	enum pipe pipe;
2503c349dbc7Sjsg 
2504c349dbc7Sjsg 	if (!intel_cdclk_changed(&old_cdclk_state->actual,
2505c349dbc7Sjsg 				 &new_cdclk_state->actual))
2506c349dbc7Sjsg 		return;
2507c349dbc7Sjsg 
2508f005ef32Sjsg 	if (IS_DG2(i915))
2509f005ef32Sjsg 		intel_cdclk_pcode_post_notify(state);
2510f005ef32Sjsg 
2511b7062884Sjsg 	if (!new_cdclk_state->disable_pipes &&
2512*461b927bSjsg 	    new_cdclk_state->actual.cdclk < old_cdclk_state->actual.cdclk)
2513*461b927bSjsg 		pipe = new_cdclk_state->pipe;
2514*461b927bSjsg 	else
2515*461b927bSjsg 		pipe = INVALID_PIPE;
2516*461b927bSjsg 
2517f005ef32Sjsg 	drm_WARN_ON(&i915->drm, !new_cdclk_state->base.changed);
2518c349dbc7Sjsg 
2519f005ef32Sjsg 	intel_set_cdclk(i915, &new_cdclk_state->actual, pipe);
2520c349dbc7Sjsg }
2521c349dbc7Sjsg 
intel_pixel_rate_to_cdclk(const struct intel_crtc_state * crtc_state)2522c349dbc7Sjsg static int intel_pixel_rate_to_cdclk(const struct intel_crtc_state *crtc_state)
2523c349dbc7Sjsg {
2524c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2525c349dbc7Sjsg 	int pixel_rate = crtc_state->pixel_rate;
2526c349dbc7Sjsg 
25275ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
2528c349dbc7Sjsg 		return DIV_ROUND_UP(pixel_rate, 2);
25295ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) == 9 ||
2530c349dbc7Sjsg 		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
2531c349dbc7Sjsg 		return pixel_rate;
2532c349dbc7Sjsg 	else if (IS_CHERRYVIEW(dev_priv))
2533c349dbc7Sjsg 		return DIV_ROUND_UP(pixel_rate * 100, 95);
2534c349dbc7Sjsg 	else if (crtc_state->double_wide)
2535c349dbc7Sjsg 		return DIV_ROUND_UP(pixel_rate * 100, 90 * 2);
2536c349dbc7Sjsg 	else
2537c349dbc7Sjsg 		return DIV_ROUND_UP(pixel_rate * 100, 90);
2538c349dbc7Sjsg }
2539c349dbc7Sjsg 
intel_planes_min_cdclk(const struct intel_crtc_state * crtc_state)2540c349dbc7Sjsg static int intel_planes_min_cdclk(const struct intel_crtc_state *crtc_state)
2541c349dbc7Sjsg {
2542c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2543c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2544c349dbc7Sjsg 	struct intel_plane *plane;
2545c349dbc7Sjsg 	int min_cdclk = 0;
2546c349dbc7Sjsg 
2547c349dbc7Sjsg 	for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
2548c349dbc7Sjsg 		min_cdclk = max(crtc_state->min_cdclk[plane->id], min_cdclk);
2549c349dbc7Sjsg 
2550c349dbc7Sjsg 	return min_cdclk;
2551c349dbc7Sjsg }
2552c349dbc7Sjsg 
intel_crtc_compute_min_cdclk(const struct intel_crtc_state * crtc_state)2553c349dbc7Sjsg int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
2554c349dbc7Sjsg {
2555c349dbc7Sjsg 	struct drm_i915_private *dev_priv =
2556c349dbc7Sjsg 		to_i915(crtc_state->uapi.crtc->dev);
2557c349dbc7Sjsg 	int min_cdclk;
2558c349dbc7Sjsg 
2559c349dbc7Sjsg 	if (!crtc_state->hw.enable)
2560c349dbc7Sjsg 		return 0;
2561c349dbc7Sjsg 
2562c349dbc7Sjsg 	min_cdclk = intel_pixel_rate_to_cdclk(crtc_state);
2563c349dbc7Sjsg 
2564c349dbc7Sjsg 	/* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
2565c349dbc7Sjsg 	if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
2566c349dbc7Sjsg 		min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
2567c349dbc7Sjsg 
2568c349dbc7Sjsg 	/* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
2569c349dbc7Sjsg 	 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
2570c349dbc7Sjsg 	 * there may be audio corruption or screen corruption." This cdclk
2571c349dbc7Sjsg 	 * restriction for GLK is 316.8 MHz.
2572c349dbc7Sjsg 	 */
2573c349dbc7Sjsg 	if (intel_crtc_has_dp_encoder(crtc_state) &&
2574c349dbc7Sjsg 	    crtc_state->has_audio &&
2575c349dbc7Sjsg 	    crtc_state->port_clock >= 540000 &&
2576c349dbc7Sjsg 	    crtc_state->lane_count == 4) {
25775ca02815Sjsg 		if (DISPLAY_VER(dev_priv) == 10) {
25785ca02815Sjsg 			/* Display WA #1145: glk */
2579c349dbc7Sjsg 			min_cdclk = max(316800, min_cdclk);
25805ca02815Sjsg 		} else if (DISPLAY_VER(dev_priv) == 9 || IS_BROADWELL(dev_priv)) {
2581c349dbc7Sjsg 			/* Display WA #1144: skl,bxt */
2582c349dbc7Sjsg 			min_cdclk = max(432000, min_cdclk);
2583c349dbc7Sjsg 		}
2584c349dbc7Sjsg 	}
2585c349dbc7Sjsg 
2586c349dbc7Sjsg 	/*
2587c349dbc7Sjsg 	 * According to BSpec, "The CD clock frequency must be at least twice
2588c349dbc7Sjsg 	 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
2589c349dbc7Sjsg 	 */
25905ca02815Sjsg 	if (crtc_state->has_audio && DISPLAY_VER(dev_priv) >= 9)
2591c349dbc7Sjsg 		min_cdclk = max(2 * 96000, min_cdclk);
2592c349dbc7Sjsg 
2593c349dbc7Sjsg 	/*
2594c349dbc7Sjsg 	 * "For DP audio configuration, cdclk frequency shall be set to
2595c349dbc7Sjsg 	 *  meet the following requirements:
2596c349dbc7Sjsg 	 *  DP Link Frequency(MHz) | Cdclk frequency(MHz)
2597c349dbc7Sjsg 	 *  270                    | 320 or higher
2598c349dbc7Sjsg 	 *  162                    | 200 or higher"
2599c349dbc7Sjsg 	 */
2600c349dbc7Sjsg 	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
2601c349dbc7Sjsg 	    intel_crtc_has_dp_encoder(crtc_state) && crtc_state->has_audio)
2602c349dbc7Sjsg 		min_cdclk = max(crtc_state->port_clock, min_cdclk);
2603c349dbc7Sjsg 
2604c349dbc7Sjsg 	/*
2605c349dbc7Sjsg 	 * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
2606c349dbc7Sjsg 	 * than 320000KHz.
2607c349dbc7Sjsg 	 */
2608c349dbc7Sjsg 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
2609c349dbc7Sjsg 	    IS_VALLEYVIEW(dev_priv))
2610c349dbc7Sjsg 		min_cdclk = max(320000, min_cdclk);
2611c349dbc7Sjsg 
2612c349dbc7Sjsg 	/*
2613c349dbc7Sjsg 	 * On Geminilake once the CDCLK gets as low as 79200
2614c349dbc7Sjsg 	 * picture gets unstable, despite that values are
2615c349dbc7Sjsg 	 * correct for DSI PLL and DE PLL.
2616c349dbc7Sjsg 	 */
2617c349dbc7Sjsg 	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
2618c349dbc7Sjsg 	    IS_GEMINILAKE(dev_priv))
2619c349dbc7Sjsg 		min_cdclk = max(158400, min_cdclk);
2620c349dbc7Sjsg 
2621c349dbc7Sjsg 	/* Account for additional needs from the planes */
2622c349dbc7Sjsg 	min_cdclk = max(intel_planes_min_cdclk(crtc_state), min_cdclk);
2623c349dbc7Sjsg 
2624c349dbc7Sjsg 	/*
26251bb76ff1Sjsg 	 * When we decide to use only one VDSC engine, since
26261bb76ff1Sjsg 	 * each VDSC operates with 1 ppc throughput, pixel clock
26271bb76ff1Sjsg 	 * cannot be higher than the VDSC clock (cdclk)
2628f005ef32Sjsg 	 * If there 2 VDSC engines, then pixel clock can't be higher than
2629f005ef32Sjsg 	 * VDSC clock(cdclk) * 2 and so on.
26301bb76ff1Sjsg 	 */
2631f005ef32Sjsg 	if (crtc_state->dsc.compression_enable) {
2632f005ef32Sjsg 		int num_vdsc_instances = intel_dsc_get_num_vdsc_instances(crtc_state);
2633f005ef32Sjsg 
2634f005ef32Sjsg 		min_cdclk = max_t(int, min_cdclk,
2635f005ef32Sjsg 				  DIV_ROUND_UP(crtc_state->pixel_rate,
2636f005ef32Sjsg 					       num_vdsc_instances));
2637f005ef32Sjsg 	}
26381bb76ff1Sjsg 
26391bb76ff1Sjsg 	/*
26401bb76ff1Sjsg 	 * HACK. Currently for TGL/DG2 platforms we calculate
2641c349dbc7Sjsg 	 * min_cdclk initially based on pixel_rate divided
2642c349dbc7Sjsg 	 * by 2, accounting for also plane requirements,
2643c349dbc7Sjsg 	 * however in some cases the lowest possible CDCLK
2644c349dbc7Sjsg 	 * doesn't work and causing the underruns.
2645c349dbc7Sjsg 	 * Explicitly stating here that this seems to be currently
2646c349dbc7Sjsg 	 * rather a Hack, than final solution.
2647c349dbc7Sjsg 	 */
26481bb76ff1Sjsg 	if (IS_TIGERLAKE(dev_priv) || IS_DG2(dev_priv)) {
2649ad8b1aafSjsg 		/*
2650ad8b1aafSjsg 		 * Clamp to max_cdclk_freq in case pixel rate is higher,
2651ad8b1aafSjsg 		 * in order not to break an 8K, but still leave W/A at place.
2652ad8b1aafSjsg 		 */
2653ad8b1aafSjsg 		min_cdclk = max_t(int, min_cdclk,
2654ad8b1aafSjsg 				  min_t(int, crtc_state->pixel_rate,
26551bb76ff1Sjsg 					dev_priv->display.cdclk.max_cdclk_freq));
2656c349dbc7Sjsg 	}
2657c349dbc7Sjsg 
2658c349dbc7Sjsg 	return min_cdclk;
2659c349dbc7Sjsg }
2660c349dbc7Sjsg 
intel_compute_min_cdclk(struct intel_cdclk_state * cdclk_state)2661c349dbc7Sjsg static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
2662c349dbc7Sjsg {
2663c349dbc7Sjsg 	struct intel_atomic_state *state = cdclk_state->base.state;
2664c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
26651bb76ff1Sjsg 	const struct intel_bw_state *bw_state;
2666c349dbc7Sjsg 	struct intel_crtc *crtc;
2667c349dbc7Sjsg 	struct intel_crtc_state *crtc_state;
2668c349dbc7Sjsg 	int min_cdclk, i;
2669c349dbc7Sjsg 	enum pipe pipe;
2670c349dbc7Sjsg 
2671c349dbc7Sjsg 	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2672c349dbc7Sjsg 		int ret;
2673c349dbc7Sjsg 
2674c349dbc7Sjsg 		min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
2675c349dbc7Sjsg 		if (min_cdclk < 0)
2676c349dbc7Sjsg 			return min_cdclk;
2677c349dbc7Sjsg 
26785ca02815Sjsg 		if (cdclk_state->min_cdclk[crtc->pipe] == min_cdclk)
2679c349dbc7Sjsg 			continue;
2680c349dbc7Sjsg 
26815ca02815Sjsg 		cdclk_state->min_cdclk[crtc->pipe] = min_cdclk;
2682c349dbc7Sjsg 
2683c349dbc7Sjsg 		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2684c349dbc7Sjsg 		if (ret)
2685c349dbc7Sjsg 			return ret;
2686c349dbc7Sjsg 	}
2687c349dbc7Sjsg 
26881bb76ff1Sjsg 	bw_state = intel_atomic_get_new_bw_state(state);
26891bb76ff1Sjsg 	if (bw_state) {
26901bb76ff1Sjsg 		min_cdclk = intel_bw_min_cdclk(dev_priv, bw_state);
26911bb76ff1Sjsg 
26921bb76ff1Sjsg 		if (cdclk_state->bw_min_cdclk != min_cdclk) {
26931bb76ff1Sjsg 			int ret;
26941bb76ff1Sjsg 
26951bb76ff1Sjsg 			cdclk_state->bw_min_cdclk = min_cdclk;
26961bb76ff1Sjsg 
26971bb76ff1Sjsg 			ret = intel_atomic_lock_global_state(&cdclk_state->base);
26981bb76ff1Sjsg 			if (ret)
26991bb76ff1Sjsg 				return ret;
27001bb76ff1Sjsg 		}
27011bb76ff1Sjsg 	}
27021bb76ff1Sjsg 
27031bb76ff1Sjsg 	min_cdclk = max(cdclk_state->force_min_cdclk,
27041bb76ff1Sjsg 			cdclk_state->bw_min_cdclk);
27051bb76ff1Sjsg 	for_each_pipe(dev_priv, pipe)
2706c349dbc7Sjsg 		min_cdclk = max(cdclk_state->min_cdclk[pipe], min_cdclk);
2707c349dbc7Sjsg 
270864f207c6Sjsg 	/*
270964f207c6Sjsg 	 * Avoid glk_force_audio_cdclk() causing excessive screen
271064f207c6Sjsg 	 * blinking when multiple pipes are active by making sure
271164f207c6Sjsg 	 * CDCLK frequency is always high enough for audio. With a
271264f207c6Sjsg 	 * single active pipe we can always change CDCLK frequency
271364f207c6Sjsg 	 * by changing the cd2x divider (see glk_cdclk_table[]) and
271464f207c6Sjsg 	 * thus a full modeset won't be needed then.
271564f207c6Sjsg 	 */
271664f207c6Sjsg 	if (IS_GEMINILAKE(dev_priv) && cdclk_state->active_pipes &&
271764f207c6Sjsg 	    !is_power_of_2(cdclk_state->active_pipes))
271864f207c6Sjsg 		min_cdclk = max(2 * 96000, min_cdclk);
271964f207c6Sjsg 
27201bb76ff1Sjsg 	if (min_cdclk > dev_priv->display.cdclk.max_cdclk_freq) {
27211bb76ff1Sjsg 		drm_dbg_kms(&dev_priv->drm,
27221bb76ff1Sjsg 			    "required cdclk (%d kHz) exceeds max (%d kHz)\n",
27231bb76ff1Sjsg 			    min_cdclk, dev_priv->display.cdclk.max_cdclk_freq);
27241bb76ff1Sjsg 		return -EINVAL;
2725ad8b1aafSjsg 	}
2726ad8b1aafSjsg 
2727c349dbc7Sjsg 	return min_cdclk;
2728c349dbc7Sjsg }
2729c349dbc7Sjsg 
2730c349dbc7Sjsg /*
2731c349dbc7Sjsg  * Account for port clock min voltage level requirements.
27325ca02815Sjsg  * This only really does something on DISPLA_VER >= 11 but can be
2733c349dbc7Sjsg  * called on earlier platforms as well.
2734c349dbc7Sjsg  *
2735c349dbc7Sjsg  * Note that this functions assumes that 0 is
2736c349dbc7Sjsg  * the lowest voltage value, and higher values
2737c349dbc7Sjsg  * correspond to increasingly higher voltages.
2738c349dbc7Sjsg  *
2739c349dbc7Sjsg  * Should that relationship no longer hold on
2740c349dbc7Sjsg  * future platforms this code will need to be
2741c349dbc7Sjsg  * adjusted.
2742c349dbc7Sjsg  */
bxt_compute_min_voltage_level(struct intel_cdclk_state * cdclk_state)2743c349dbc7Sjsg static int bxt_compute_min_voltage_level(struct intel_cdclk_state *cdclk_state)
2744c349dbc7Sjsg {
2745c349dbc7Sjsg 	struct intel_atomic_state *state = cdclk_state->base.state;
2746c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2747c349dbc7Sjsg 	struct intel_crtc *crtc;
2748c349dbc7Sjsg 	struct intel_crtc_state *crtc_state;
2749c349dbc7Sjsg 	u8 min_voltage_level;
2750c349dbc7Sjsg 	int i;
2751c349dbc7Sjsg 	enum pipe pipe;
2752c349dbc7Sjsg 
2753c349dbc7Sjsg 	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2754c349dbc7Sjsg 		int ret;
2755c349dbc7Sjsg 
2756c349dbc7Sjsg 		if (crtc_state->hw.enable)
2757c349dbc7Sjsg 			min_voltage_level = crtc_state->min_voltage_level;
2758c349dbc7Sjsg 		else
2759c349dbc7Sjsg 			min_voltage_level = 0;
2760c349dbc7Sjsg 
27615ca02815Sjsg 		if (cdclk_state->min_voltage_level[crtc->pipe] == min_voltage_level)
2762c349dbc7Sjsg 			continue;
2763c349dbc7Sjsg 
27645ca02815Sjsg 		cdclk_state->min_voltage_level[crtc->pipe] = min_voltage_level;
2765c349dbc7Sjsg 
2766c349dbc7Sjsg 		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2767c349dbc7Sjsg 		if (ret)
2768c349dbc7Sjsg 			return ret;
2769c349dbc7Sjsg 	}
2770c349dbc7Sjsg 
2771c349dbc7Sjsg 	min_voltage_level = 0;
2772c349dbc7Sjsg 	for_each_pipe(dev_priv, pipe)
2773c349dbc7Sjsg 		min_voltage_level = max(cdclk_state->min_voltage_level[pipe],
2774c349dbc7Sjsg 					min_voltage_level);
2775c349dbc7Sjsg 
2776c349dbc7Sjsg 	return min_voltage_level;
2777c349dbc7Sjsg }
2778c349dbc7Sjsg 
vlv_modeset_calc_cdclk(struct intel_cdclk_state * cdclk_state)2779c349dbc7Sjsg static int vlv_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2780c349dbc7Sjsg {
2781c349dbc7Sjsg 	struct intel_atomic_state *state = cdclk_state->base.state;
2782c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2783c349dbc7Sjsg 	int min_cdclk, cdclk;
2784c349dbc7Sjsg 
2785c349dbc7Sjsg 	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2786c349dbc7Sjsg 	if (min_cdclk < 0)
2787c349dbc7Sjsg 		return min_cdclk;
2788c349dbc7Sjsg 
2789c349dbc7Sjsg 	cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
2790c349dbc7Sjsg 
2791c349dbc7Sjsg 	cdclk_state->logical.cdclk = cdclk;
2792c349dbc7Sjsg 	cdclk_state->logical.voltage_level =
2793c349dbc7Sjsg 		vlv_calc_voltage_level(dev_priv, cdclk);
2794c349dbc7Sjsg 
2795c349dbc7Sjsg 	if (!cdclk_state->active_pipes) {
2796c349dbc7Sjsg 		cdclk = vlv_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2797c349dbc7Sjsg 
2798c349dbc7Sjsg 		cdclk_state->actual.cdclk = cdclk;
2799c349dbc7Sjsg 		cdclk_state->actual.voltage_level =
2800c349dbc7Sjsg 			vlv_calc_voltage_level(dev_priv, cdclk);
2801c349dbc7Sjsg 	} else {
2802c349dbc7Sjsg 		cdclk_state->actual = cdclk_state->logical;
2803c349dbc7Sjsg 	}
2804c349dbc7Sjsg 
2805c349dbc7Sjsg 	return 0;
2806c349dbc7Sjsg }
2807c349dbc7Sjsg 
bdw_modeset_calc_cdclk(struct intel_cdclk_state * cdclk_state)2808c349dbc7Sjsg static int bdw_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2809c349dbc7Sjsg {
2810c349dbc7Sjsg 	int min_cdclk, cdclk;
2811c349dbc7Sjsg 
2812c349dbc7Sjsg 	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2813c349dbc7Sjsg 	if (min_cdclk < 0)
2814c349dbc7Sjsg 		return min_cdclk;
2815c349dbc7Sjsg 
2816c349dbc7Sjsg 	cdclk = bdw_calc_cdclk(min_cdclk);
2817c349dbc7Sjsg 
2818c349dbc7Sjsg 	cdclk_state->logical.cdclk = cdclk;
2819c349dbc7Sjsg 	cdclk_state->logical.voltage_level =
2820c349dbc7Sjsg 		bdw_calc_voltage_level(cdclk);
2821c349dbc7Sjsg 
2822c349dbc7Sjsg 	if (!cdclk_state->active_pipes) {
2823c349dbc7Sjsg 		cdclk = bdw_calc_cdclk(cdclk_state->force_min_cdclk);
2824c349dbc7Sjsg 
2825c349dbc7Sjsg 		cdclk_state->actual.cdclk = cdclk;
2826c349dbc7Sjsg 		cdclk_state->actual.voltage_level =
2827c349dbc7Sjsg 			bdw_calc_voltage_level(cdclk);
2828c349dbc7Sjsg 	} else {
2829c349dbc7Sjsg 		cdclk_state->actual = cdclk_state->logical;
2830c349dbc7Sjsg 	}
2831c349dbc7Sjsg 
2832c349dbc7Sjsg 	return 0;
2833c349dbc7Sjsg }
2834c349dbc7Sjsg 
skl_dpll0_vco(struct intel_cdclk_state * cdclk_state)2835c349dbc7Sjsg static int skl_dpll0_vco(struct intel_cdclk_state *cdclk_state)
2836c349dbc7Sjsg {
2837c349dbc7Sjsg 	struct intel_atomic_state *state = cdclk_state->base.state;
2838c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2839c349dbc7Sjsg 	struct intel_crtc *crtc;
2840c349dbc7Sjsg 	struct intel_crtc_state *crtc_state;
2841c349dbc7Sjsg 	int vco, i;
2842c349dbc7Sjsg 
2843c349dbc7Sjsg 	vco = cdclk_state->logical.vco;
2844c349dbc7Sjsg 	if (!vco)
2845c349dbc7Sjsg 		vco = dev_priv->skl_preferred_vco_freq;
2846c349dbc7Sjsg 
2847c349dbc7Sjsg 	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2848c349dbc7Sjsg 		if (!crtc_state->hw.enable)
2849c349dbc7Sjsg 			continue;
2850c349dbc7Sjsg 
2851c349dbc7Sjsg 		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2852c349dbc7Sjsg 			continue;
2853c349dbc7Sjsg 
2854c349dbc7Sjsg 		/*
2855c349dbc7Sjsg 		 * DPLL0 VCO may need to be adjusted to get the correct
2856c349dbc7Sjsg 		 * clock for eDP. This will affect cdclk as well.
2857c349dbc7Sjsg 		 */
2858c349dbc7Sjsg 		switch (crtc_state->port_clock / 2) {
2859c349dbc7Sjsg 		case 108000:
2860c349dbc7Sjsg 		case 216000:
2861c349dbc7Sjsg 			vco = 8640000;
2862c349dbc7Sjsg 			break;
2863c349dbc7Sjsg 		default:
2864c349dbc7Sjsg 			vco = 8100000;
2865c349dbc7Sjsg 			break;
2866c349dbc7Sjsg 		}
2867c349dbc7Sjsg 	}
2868c349dbc7Sjsg 
2869c349dbc7Sjsg 	return vco;
2870c349dbc7Sjsg }
2871c349dbc7Sjsg 
skl_modeset_calc_cdclk(struct intel_cdclk_state * cdclk_state)2872c349dbc7Sjsg static int skl_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2873c349dbc7Sjsg {
2874c349dbc7Sjsg 	int min_cdclk, cdclk, vco;
2875c349dbc7Sjsg 
2876c349dbc7Sjsg 	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2877c349dbc7Sjsg 	if (min_cdclk < 0)
2878c349dbc7Sjsg 		return min_cdclk;
2879c349dbc7Sjsg 
2880c349dbc7Sjsg 	vco = skl_dpll0_vco(cdclk_state);
2881c349dbc7Sjsg 
2882c349dbc7Sjsg 	cdclk = skl_calc_cdclk(min_cdclk, vco);
2883c349dbc7Sjsg 
2884c349dbc7Sjsg 	cdclk_state->logical.vco = vco;
2885c349dbc7Sjsg 	cdclk_state->logical.cdclk = cdclk;
2886c349dbc7Sjsg 	cdclk_state->logical.voltage_level =
2887c349dbc7Sjsg 		skl_calc_voltage_level(cdclk);
2888c349dbc7Sjsg 
2889c349dbc7Sjsg 	if (!cdclk_state->active_pipes) {
2890c349dbc7Sjsg 		cdclk = skl_calc_cdclk(cdclk_state->force_min_cdclk, vco);
2891c349dbc7Sjsg 
2892c349dbc7Sjsg 		cdclk_state->actual.vco = vco;
2893c349dbc7Sjsg 		cdclk_state->actual.cdclk = cdclk;
2894c349dbc7Sjsg 		cdclk_state->actual.voltage_level =
2895c349dbc7Sjsg 			skl_calc_voltage_level(cdclk);
2896c349dbc7Sjsg 	} else {
2897c349dbc7Sjsg 		cdclk_state->actual = cdclk_state->logical;
2898c349dbc7Sjsg 	}
2899c349dbc7Sjsg 
2900c349dbc7Sjsg 	return 0;
2901c349dbc7Sjsg }
2902c349dbc7Sjsg 
bxt_modeset_calc_cdclk(struct intel_cdclk_state * cdclk_state)2903c349dbc7Sjsg static int bxt_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2904c349dbc7Sjsg {
2905c349dbc7Sjsg 	struct intel_atomic_state *state = cdclk_state->base.state;
2906c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2907c349dbc7Sjsg 	int min_cdclk, min_voltage_level, cdclk, vco;
2908c349dbc7Sjsg 
2909c349dbc7Sjsg 	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2910c349dbc7Sjsg 	if (min_cdclk < 0)
2911c349dbc7Sjsg 		return min_cdclk;
2912c349dbc7Sjsg 
2913c349dbc7Sjsg 	min_voltage_level = bxt_compute_min_voltage_level(cdclk_state);
2914c349dbc7Sjsg 	if (min_voltage_level < 0)
2915c349dbc7Sjsg 		return min_voltage_level;
2916c349dbc7Sjsg 
2917c349dbc7Sjsg 	cdclk = bxt_calc_cdclk(dev_priv, min_cdclk);
2918c349dbc7Sjsg 	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2919c349dbc7Sjsg 
2920c349dbc7Sjsg 	cdclk_state->logical.vco = vco;
2921c349dbc7Sjsg 	cdclk_state->logical.cdclk = cdclk;
2922c349dbc7Sjsg 	cdclk_state->logical.voltage_level =
2923c349dbc7Sjsg 		max_t(int, min_voltage_level,
29241bb76ff1Sjsg 		      intel_cdclk_calc_voltage_level(dev_priv, cdclk));
2925c349dbc7Sjsg 
2926c349dbc7Sjsg 	if (!cdclk_state->active_pipes) {
2927c349dbc7Sjsg 		cdclk = bxt_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2928c349dbc7Sjsg 		vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2929c349dbc7Sjsg 
2930c349dbc7Sjsg 		cdclk_state->actual.vco = vco;
2931c349dbc7Sjsg 		cdclk_state->actual.cdclk = cdclk;
2932c349dbc7Sjsg 		cdclk_state->actual.voltage_level =
29331bb76ff1Sjsg 			intel_cdclk_calc_voltage_level(dev_priv, cdclk);
2934c349dbc7Sjsg 	} else {
2935c349dbc7Sjsg 		cdclk_state->actual = cdclk_state->logical;
2936c349dbc7Sjsg 	}
2937c349dbc7Sjsg 
2938c349dbc7Sjsg 	return 0;
2939c349dbc7Sjsg }
2940c349dbc7Sjsg 
fixed_modeset_calc_cdclk(struct intel_cdclk_state * cdclk_state)2941c349dbc7Sjsg static int fixed_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2942c349dbc7Sjsg {
2943c349dbc7Sjsg 	int min_cdclk;
2944c349dbc7Sjsg 
2945c349dbc7Sjsg 	/*
2946c349dbc7Sjsg 	 * We can't change the cdclk frequency, but we still want to
2947c349dbc7Sjsg 	 * check that the required minimum frequency doesn't exceed
2948c349dbc7Sjsg 	 * the actual cdclk frequency.
2949c349dbc7Sjsg 	 */
2950c349dbc7Sjsg 	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2951c349dbc7Sjsg 	if (min_cdclk < 0)
2952c349dbc7Sjsg 		return min_cdclk;
2953c349dbc7Sjsg 
2954c349dbc7Sjsg 	return 0;
2955c349dbc7Sjsg }
2956c349dbc7Sjsg 
intel_cdclk_duplicate_state(struct intel_global_obj * obj)2957c349dbc7Sjsg static struct intel_global_state *intel_cdclk_duplicate_state(struct intel_global_obj *obj)
2958c349dbc7Sjsg {
2959c349dbc7Sjsg 	struct intel_cdclk_state *cdclk_state;
2960c349dbc7Sjsg 
2961c349dbc7Sjsg 	cdclk_state = kmemdup(obj->state, sizeof(*cdclk_state), GFP_KERNEL);
2962c349dbc7Sjsg 	if (!cdclk_state)
2963c349dbc7Sjsg 		return NULL;
2964c349dbc7Sjsg 
2965c349dbc7Sjsg 	cdclk_state->pipe = INVALID_PIPE;
2966b7062884Sjsg 	cdclk_state->disable_pipes = false;
2967c349dbc7Sjsg 
2968c349dbc7Sjsg 	return &cdclk_state->base;
2969c349dbc7Sjsg }
2970c349dbc7Sjsg 
intel_cdclk_destroy_state(struct intel_global_obj * obj,struct intel_global_state * state)2971c349dbc7Sjsg static void intel_cdclk_destroy_state(struct intel_global_obj *obj,
2972c349dbc7Sjsg 				      struct intel_global_state *state)
2973c349dbc7Sjsg {
2974c349dbc7Sjsg 	kfree(state);
2975c349dbc7Sjsg }
2976c349dbc7Sjsg 
2977c349dbc7Sjsg static const struct intel_global_state_funcs intel_cdclk_funcs = {
2978c349dbc7Sjsg 	.atomic_duplicate_state = intel_cdclk_duplicate_state,
2979c349dbc7Sjsg 	.atomic_destroy_state = intel_cdclk_destroy_state,
2980c349dbc7Sjsg };
2981c349dbc7Sjsg 
2982c349dbc7Sjsg struct intel_cdclk_state *
intel_atomic_get_cdclk_state(struct intel_atomic_state * state)2983c349dbc7Sjsg intel_atomic_get_cdclk_state(struct intel_atomic_state *state)
2984c349dbc7Sjsg {
2985c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2986c349dbc7Sjsg 	struct intel_global_state *cdclk_state;
2987c349dbc7Sjsg 
29881bb76ff1Sjsg 	cdclk_state = intel_atomic_get_global_obj_state(state, &dev_priv->display.cdclk.obj);
2989c349dbc7Sjsg 	if (IS_ERR(cdclk_state))
2990c349dbc7Sjsg 		return ERR_CAST(cdclk_state);
2991c349dbc7Sjsg 
2992c349dbc7Sjsg 	return to_intel_cdclk_state(cdclk_state);
2993c349dbc7Sjsg }
2994c349dbc7Sjsg 
intel_cdclk_atomic_check(struct intel_atomic_state * state,bool * need_cdclk_calc)29951bb76ff1Sjsg int intel_cdclk_atomic_check(struct intel_atomic_state *state,
29961bb76ff1Sjsg 			     bool *need_cdclk_calc)
29971bb76ff1Sjsg {
29981bb76ff1Sjsg 	const struct intel_cdclk_state *old_cdclk_state;
29991bb76ff1Sjsg 	const struct intel_cdclk_state *new_cdclk_state;
3000f005ef32Sjsg 	struct intel_plane_state __maybe_unused *plane_state;
30011bb76ff1Sjsg 	struct intel_plane *plane;
30021bb76ff1Sjsg 	int ret;
30031bb76ff1Sjsg 	int i;
30041bb76ff1Sjsg 
30051bb76ff1Sjsg 	/*
30061bb76ff1Sjsg 	 * active_planes bitmask has been updated, and potentially affected
30071bb76ff1Sjsg 	 * planes are part of the state. We can now compute the minimum cdclk
30081bb76ff1Sjsg 	 * for each plane.
30091bb76ff1Sjsg 	 */
30101bb76ff1Sjsg 	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
30111bb76ff1Sjsg 		ret = intel_plane_calc_min_cdclk(state, plane, need_cdclk_calc);
30121bb76ff1Sjsg 		if (ret)
30131bb76ff1Sjsg 			return ret;
30141bb76ff1Sjsg 	}
30151bb76ff1Sjsg 
30161bb76ff1Sjsg 	ret = intel_bw_calc_min_cdclk(state, need_cdclk_calc);
30171bb76ff1Sjsg 	if (ret)
30181bb76ff1Sjsg 		return ret;
30191bb76ff1Sjsg 
30201bb76ff1Sjsg 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
30211bb76ff1Sjsg 	new_cdclk_state = intel_atomic_get_new_cdclk_state(state);
30221bb76ff1Sjsg 
30231bb76ff1Sjsg 	if (new_cdclk_state &&
30241bb76ff1Sjsg 	    old_cdclk_state->force_min_cdclk != new_cdclk_state->force_min_cdclk)
30251bb76ff1Sjsg 		*need_cdclk_calc = true;
30261bb76ff1Sjsg 
30271bb76ff1Sjsg 	return 0;
30281bb76ff1Sjsg }
30291bb76ff1Sjsg 
intel_cdclk_init(struct drm_i915_private * dev_priv)3030c349dbc7Sjsg int intel_cdclk_init(struct drm_i915_private *dev_priv)
3031c349dbc7Sjsg {
3032c349dbc7Sjsg 	struct intel_cdclk_state *cdclk_state;
3033c349dbc7Sjsg 
3034c349dbc7Sjsg 	cdclk_state = kzalloc(sizeof(*cdclk_state), GFP_KERNEL);
3035c349dbc7Sjsg 	if (!cdclk_state)
3036c349dbc7Sjsg 		return -ENOMEM;
3037c349dbc7Sjsg 
30381bb76ff1Sjsg 	intel_atomic_global_obj_init(dev_priv, &dev_priv->display.cdclk.obj,
3039c349dbc7Sjsg 				     &cdclk_state->base, &intel_cdclk_funcs);
3040c349dbc7Sjsg 
3041c349dbc7Sjsg 	return 0;
3042c349dbc7Sjsg }
3043c349dbc7Sjsg 
intel_cdclk_need_serialize(struct drm_i915_private * i915,const struct intel_cdclk_state * old_cdclk_state,const struct intel_cdclk_state * new_cdclk_state)3044f005ef32Sjsg static bool intel_cdclk_need_serialize(struct drm_i915_private *i915,
3045f005ef32Sjsg 				       const struct intel_cdclk_state *old_cdclk_state,
3046f005ef32Sjsg 				       const struct intel_cdclk_state *new_cdclk_state)
3047f005ef32Sjsg {
3048f005ef32Sjsg 	bool power_well_cnt_changed = hweight8(old_cdclk_state->active_pipes) !=
3049f005ef32Sjsg 				      hweight8(new_cdclk_state->active_pipes);
3050f005ef32Sjsg 	bool cdclk_changed = intel_cdclk_changed(&old_cdclk_state->actual,
3051f005ef32Sjsg 						 &new_cdclk_state->actual);
3052f005ef32Sjsg 	/*
3053f005ef32Sjsg 	 * We need to poke hw for gen >= 12, because we notify PCode if
3054f005ef32Sjsg 	 * pipe power well count changes.
3055f005ef32Sjsg 	 */
3056f005ef32Sjsg 	return cdclk_changed || (IS_DG2(i915) && power_well_cnt_changed);
3057f005ef32Sjsg }
3058f005ef32Sjsg 
intel_modeset_calc_cdclk(struct intel_atomic_state * state)3059c349dbc7Sjsg int intel_modeset_calc_cdclk(struct intel_atomic_state *state)
3060c349dbc7Sjsg {
3061c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3062c349dbc7Sjsg 	const struct intel_cdclk_state *old_cdclk_state;
3063c349dbc7Sjsg 	struct intel_cdclk_state *new_cdclk_state;
30645ca02815Sjsg 	enum pipe pipe = INVALID_PIPE;
3065c349dbc7Sjsg 	int ret;
3066c349dbc7Sjsg 
3067c349dbc7Sjsg 	new_cdclk_state = intel_atomic_get_cdclk_state(state);
3068c349dbc7Sjsg 	if (IS_ERR(new_cdclk_state))
3069c349dbc7Sjsg 		return PTR_ERR(new_cdclk_state);
3070c349dbc7Sjsg 
3071c349dbc7Sjsg 	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
3072c349dbc7Sjsg 
3073c349dbc7Sjsg 	new_cdclk_state->active_pipes =
3074c349dbc7Sjsg 		intel_calc_active_pipes(state, old_cdclk_state->active_pipes);
3075c349dbc7Sjsg 
30761bb76ff1Sjsg 	ret = intel_cdclk_modeset_calc_cdclk(dev_priv, new_cdclk_state);
3077c349dbc7Sjsg 	if (ret)
3078c349dbc7Sjsg 		return ret;
3079c349dbc7Sjsg 
3080f005ef32Sjsg 	if (intel_cdclk_need_serialize(dev_priv, old_cdclk_state, new_cdclk_state)) {
3081c349dbc7Sjsg 		/*
3082c349dbc7Sjsg 		 * Also serialize commits across all crtcs
3083c349dbc7Sjsg 		 * if the actual hw needs to be poked.
3084c349dbc7Sjsg 		 */
3085c349dbc7Sjsg 		ret = intel_atomic_serialize_global_state(&new_cdclk_state->base);
3086c349dbc7Sjsg 		if (ret)
3087c349dbc7Sjsg 			return ret;
3088c349dbc7Sjsg 	} else if (old_cdclk_state->active_pipes != new_cdclk_state->active_pipes ||
3089ad8b1aafSjsg 		   old_cdclk_state->force_min_cdclk != new_cdclk_state->force_min_cdclk ||
3090c349dbc7Sjsg 		   intel_cdclk_changed(&old_cdclk_state->logical,
3091c349dbc7Sjsg 				       &new_cdclk_state->logical)) {
3092c349dbc7Sjsg 		ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
3093c349dbc7Sjsg 		if (ret)
3094c349dbc7Sjsg 			return ret;
3095c349dbc7Sjsg 	} else {
3096c349dbc7Sjsg 		return 0;
3097c349dbc7Sjsg 	}
3098c349dbc7Sjsg 
3099c349dbc7Sjsg 	if (is_power_of_2(new_cdclk_state->active_pipes) &&
3100c349dbc7Sjsg 	    intel_cdclk_can_cd2x_update(dev_priv,
3101c349dbc7Sjsg 					&old_cdclk_state->actual,
3102c349dbc7Sjsg 					&new_cdclk_state->actual)) {
3103c349dbc7Sjsg 		struct intel_crtc *crtc;
3104c349dbc7Sjsg 		struct intel_crtc_state *crtc_state;
3105c349dbc7Sjsg 
3106c349dbc7Sjsg 		pipe = ilog2(new_cdclk_state->active_pipes);
31071bb76ff1Sjsg 		crtc = intel_crtc_for_pipe(dev_priv, pipe);
3108c349dbc7Sjsg 
3109c349dbc7Sjsg 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
3110c349dbc7Sjsg 		if (IS_ERR(crtc_state))
3111c349dbc7Sjsg 			return PTR_ERR(crtc_state);
3112c349dbc7Sjsg 
3113f005ef32Sjsg 		if (intel_crtc_needs_modeset(crtc_state))
3114c349dbc7Sjsg 			pipe = INVALID_PIPE;
3115c349dbc7Sjsg 	}
3116c349dbc7Sjsg 
3117f005ef32Sjsg 	if (intel_cdclk_can_crawl_and_squash(dev_priv,
31181bb76ff1Sjsg 					     &old_cdclk_state->actual,
31191bb76ff1Sjsg 					     &new_cdclk_state->actual)) {
31201bb76ff1Sjsg 		drm_dbg_kms(&dev_priv->drm,
3121f005ef32Sjsg 			    "Can change cdclk via crawling and squashing\n");
3122f005ef32Sjsg 	} else if (intel_cdclk_can_squash(dev_priv,
3123f005ef32Sjsg 					&old_cdclk_state->actual,
3124f005ef32Sjsg 					&new_cdclk_state->actual)) {
3125f005ef32Sjsg 		drm_dbg_kms(&dev_priv->drm,
3126f005ef32Sjsg 			    "Can change cdclk via squashing\n");
31271bb76ff1Sjsg 	} else if (intel_cdclk_can_crawl(dev_priv,
31285ca02815Sjsg 					 &old_cdclk_state->actual,
31295ca02815Sjsg 					 &new_cdclk_state->actual)) {
31305ca02815Sjsg 		drm_dbg_kms(&dev_priv->drm,
3131f005ef32Sjsg 			    "Can change cdclk via crawling\n");
31325ca02815Sjsg 	} else if (pipe != INVALID_PIPE) {
3133c349dbc7Sjsg 		new_cdclk_state->pipe = pipe;
3134c349dbc7Sjsg 
3135c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm,
31365ca02815Sjsg 			    "Can change cdclk cd2x divider with pipe %c active\n",
3137c349dbc7Sjsg 			    pipe_name(pipe));
3138c349dbc7Sjsg 	} else if (intel_cdclk_needs_modeset(&old_cdclk_state->actual,
3139c349dbc7Sjsg 					     &new_cdclk_state->actual)) {
3140c349dbc7Sjsg 		/* All pipes must be switched off while we change the cdclk. */
3141f005ef32Sjsg 		ret = intel_modeset_all_pipes(state, "CDCLK change");
3142c349dbc7Sjsg 		if (ret)
3143c349dbc7Sjsg 			return ret;
3144c349dbc7Sjsg 
3145b7062884Sjsg 		new_cdclk_state->disable_pipes = true;
3146b7062884Sjsg 
3147c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm,
3148c349dbc7Sjsg 			    "Modeset required for cdclk change\n");
3149c349dbc7Sjsg 	}
3150c349dbc7Sjsg 
3151c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm,
3152c349dbc7Sjsg 		    "New cdclk calculated to be logical %u kHz, actual %u kHz\n",
3153c349dbc7Sjsg 		    new_cdclk_state->logical.cdclk,
3154c349dbc7Sjsg 		    new_cdclk_state->actual.cdclk);
3155c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm,
3156c349dbc7Sjsg 		    "New voltage level calculated to be logical %u, actual %u\n",
3157c349dbc7Sjsg 		    new_cdclk_state->logical.voltage_level,
3158c349dbc7Sjsg 		    new_cdclk_state->actual.voltage_level);
3159c349dbc7Sjsg 
3160c349dbc7Sjsg 	return 0;
3161c349dbc7Sjsg }
3162c349dbc7Sjsg 
intel_compute_max_dotclk(struct drm_i915_private * dev_priv)3163c349dbc7Sjsg static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
3164c349dbc7Sjsg {
31651bb76ff1Sjsg 	int max_cdclk_freq = dev_priv->display.cdclk.max_cdclk_freq;
3166c349dbc7Sjsg 
31675ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
3168c349dbc7Sjsg 		return 2 * max_cdclk_freq;
31695ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) == 9 ||
3170c349dbc7Sjsg 		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
3171c349dbc7Sjsg 		return max_cdclk_freq;
3172c349dbc7Sjsg 	else if (IS_CHERRYVIEW(dev_priv))
3173c349dbc7Sjsg 		return max_cdclk_freq*95/100;
31745ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) < 4)
3175c349dbc7Sjsg 		return 2*max_cdclk_freq*90/100;
3176c349dbc7Sjsg 	else
3177c349dbc7Sjsg 		return max_cdclk_freq*90/100;
3178c349dbc7Sjsg }
3179c349dbc7Sjsg 
3180c349dbc7Sjsg /**
3181c349dbc7Sjsg  * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
3182c349dbc7Sjsg  * @dev_priv: i915 device
3183c349dbc7Sjsg  *
3184c349dbc7Sjsg  * Determine the maximum CDCLK frequency the platform supports, and also
3185c349dbc7Sjsg  * derive the maximum dot clock frequency the maximum CDCLK frequency
3186c349dbc7Sjsg  * allows.
3187c349dbc7Sjsg  */
intel_update_max_cdclk(struct drm_i915_private * dev_priv)3188c349dbc7Sjsg void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
3189c349dbc7Sjsg {
3190f005ef32Sjsg 	if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) {
31911bb76ff1Sjsg 		if (dev_priv->display.cdclk.hw.ref == 24000)
31921bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 552000;
3193c349dbc7Sjsg 		else
31941bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 556800;
31955ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) >= 11) {
31961bb76ff1Sjsg 		if (dev_priv->display.cdclk.hw.ref == 24000)
31971bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 648000;
3198c349dbc7Sjsg 		else
31991bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 652800;
32005ca02815Sjsg 	} else if (IS_GEMINILAKE(dev_priv)) {
32011bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = 316800;
32025ca02815Sjsg 	} else if (IS_BROXTON(dev_priv)) {
32031bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = 624000;
32045ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) == 9) {
3205c349dbc7Sjsg 		u32 limit = intel_de_read(dev_priv, SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
3206c349dbc7Sjsg 		int max_cdclk, vco;
3207c349dbc7Sjsg 
3208c349dbc7Sjsg 		vco = dev_priv->skl_preferred_vco_freq;
3209c349dbc7Sjsg 		drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
3210c349dbc7Sjsg 
3211c349dbc7Sjsg 		/*
3212c349dbc7Sjsg 		 * Use the lower (vco 8640) cdclk values as a
3213c349dbc7Sjsg 		 * first guess. skl_calc_cdclk() will correct it
3214c349dbc7Sjsg 		 * if the preferred vco is 8100 instead.
3215c349dbc7Sjsg 		 */
3216c349dbc7Sjsg 		if (limit == SKL_DFSM_CDCLK_LIMIT_675)
3217c349dbc7Sjsg 			max_cdclk = 617143;
3218c349dbc7Sjsg 		else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
3219c349dbc7Sjsg 			max_cdclk = 540000;
3220c349dbc7Sjsg 		else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
3221c349dbc7Sjsg 			max_cdclk = 432000;
3222c349dbc7Sjsg 		else
3223c349dbc7Sjsg 			max_cdclk = 308571;
3224c349dbc7Sjsg 
32251bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
3226c349dbc7Sjsg 	} else if (IS_BROADWELL(dev_priv))  {
3227c349dbc7Sjsg 		/*
3228c349dbc7Sjsg 		 * FIXME with extra cooling we can allow
3229c349dbc7Sjsg 		 * 540 MHz for ULX and 675 Mhz for ULT.
3230c349dbc7Sjsg 		 * How can we know if extra cooling is
3231c349dbc7Sjsg 		 * available? PCI ID, VTB, something else?
3232c349dbc7Sjsg 		 */
3233c349dbc7Sjsg 		if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
32341bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 450000;
3235f005ef32Sjsg 		else if (IS_BROADWELL_ULX(dev_priv))
32361bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 450000;
3237f005ef32Sjsg 		else if (IS_BROADWELL_ULT(dev_priv))
32381bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 540000;
3239c349dbc7Sjsg 		else
32401bb76ff1Sjsg 			dev_priv->display.cdclk.max_cdclk_freq = 675000;
3241c349dbc7Sjsg 	} else if (IS_CHERRYVIEW(dev_priv)) {
32421bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = 320000;
3243c349dbc7Sjsg 	} else if (IS_VALLEYVIEW(dev_priv)) {
32441bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = 400000;
3245c349dbc7Sjsg 	} else {
3246c349dbc7Sjsg 		/* otherwise assume cdclk is fixed */
32471bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq = dev_priv->display.cdclk.hw.cdclk;
3248c349dbc7Sjsg 	}
3249c349dbc7Sjsg 
3250c349dbc7Sjsg 	dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
3251c349dbc7Sjsg 
3252c349dbc7Sjsg 	drm_dbg(&dev_priv->drm, "Max CD clock rate: %d kHz\n",
32531bb76ff1Sjsg 		dev_priv->display.cdclk.max_cdclk_freq);
3254c349dbc7Sjsg 
3255c349dbc7Sjsg 	drm_dbg(&dev_priv->drm, "Max dotclock rate: %d kHz\n",
3256c349dbc7Sjsg 		dev_priv->max_dotclk_freq);
3257c349dbc7Sjsg }
3258c349dbc7Sjsg 
3259c349dbc7Sjsg /**
3260c349dbc7Sjsg  * intel_update_cdclk - Determine the current CDCLK frequency
3261c349dbc7Sjsg  * @dev_priv: i915 device
3262c349dbc7Sjsg  *
3263c349dbc7Sjsg  * Determine the current CDCLK frequency.
3264c349dbc7Sjsg  */
intel_update_cdclk(struct drm_i915_private * dev_priv)3265c349dbc7Sjsg void intel_update_cdclk(struct drm_i915_private *dev_priv)
3266c349dbc7Sjsg {
32671bb76ff1Sjsg 	intel_cdclk_get_cdclk(dev_priv, &dev_priv->display.cdclk.hw);
3268c349dbc7Sjsg 
3269c349dbc7Sjsg 	/*
3270c349dbc7Sjsg 	 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
3271c349dbc7Sjsg 	 * Programmng [sic] note: bit[9:2] should be programmed to the number
3272c349dbc7Sjsg 	 * of cdclk that generates 4MHz reference clock freq which is used to
3273c349dbc7Sjsg 	 * generate GMBus clock. This will vary with the cdclk freq.
3274c349dbc7Sjsg 	 */
3275c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3276c349dbc7Sjsg 		intel_de_write(dev_priv, GMBUSFREQ_VLV,
32771bb76ff1Sjsg 			       DIV_ROUND_UP(dev_priv->display.cdclk.hw.cdclk, 1000));
3278c349dbc7Sjsg }
3279c349dbc7Sjsg 
dg1_rawclk(struct drm_i915_private * dev_priv)32805ca02815Sjsg static int dg1_rawclk(struct drm_i915_private *dev_priv)
32815ca02815Sjsg {
32825ca02815Sjsg 	/*
32835ca02815Sjsg 	 * DG1 always uses a 38.4 MHz rawclk.  The bspec tells us
32845ca02815Sjsg 	 * "Program Numerator=2, Denominator=4, Divider=37 decimal."
32855ca02815Sjsg 	 */
32865ca02815Sjsg 	intel_de_write(dev_priv, PCH_RAWCLK_FREQ,
32875ca02815Sjsg 		       CNP_RAWCLK_DEN(4) | CNP_RAWCLK_DIV(37) | ICP_RAWCLK_NUM(2));
32885ca02815Sjsg 
32895ca02815Sjsg 	return 38400;
32905ca02815Sjsg }
32915ca02815Sjsg 
cnp_rawclk(struct drm_i915_private * dev_priv)3292c349dbc7Sjsg static int cnp_rawclk(struct drm_i915_private *dev_priv)
3293c349dbc7Sjsg {
3294c349dbc7Sjsg 	u32 rawclk;
3295c349dbc7Sjsg 	int divider, fraction;
3296c349dbc7Sjsg 
3297c349dbc7Sjsg 	if (intel_de_read(dev_priv, SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
3298c349dbc7Sjsg 		/* 24 MHz */
3299c349dbc7Sjsg 		divider = 24000;
3300c349dbc7Sjsg 		fraction = 0;
3301c349dbc7Sjsg 	} else {
3302c349dbc7Sjsg 		/* 19.2 MHz */
3303c349dbc7Sjsg 		divider = 19000;
3304c349dbc7Sjsg 		fraction = 200;
3305c349dbc7Sjsg 	}
3306c349dbc7Sjsg 
3307c349dbc7Sjsg 	rawclk = CNP_RAWCLK_DIV(divider / 1000);
3308c349dbc7Sjsg 	if (fraction) {
3309c349dbc7Sjsg 		int numerator = 1;
3310c349dbc7Sjsg 
3311c349dbc7Sjsg 		rawclk |= CNP_RAWCLK_DEN(DIV_ROUND_CLOSEST(numerator * 1000,
3312c349dbc7Sjsg 							   fraction) - 1);
3313c349dbc7Sjsg 		if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3314c349dbc7Sjsg 			rawclk |= ICP_RAWCLK_NUM(numerator);
3315c349dbc7Sjsg 	}
3316c349dbc7Sjsg 
3317c349dbc7Sjsg 	intel_de_write(dev_priv, PCH_RAWCLK_FREQ, rawclk);
3318c349dbc7Sjsg 	return divider + fraction;
3319c349dbc7Sjsg }
3320c349dbc7Sjsg 
pch_rawclk(struct drm_i915_private * dev_priv)3321c349dbc7Sjsg static int pch_rawclk(struct drm_i915_private *dev_priv)
3322c349dbc7Sjsg {
3323c349dbc7Sjsg 	return (intel_de_read(dev_priv, PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
3324c349dbc7Sjsg }
3325c349dbc7Sjsg 
vlv_hrawclk(struct drm_i915_private * dev_priv)3326c349dbc7Sjsg static int vlv_hrawclk(struct drm_i915_private *dev_priv)
3327c349dbc7Sjsg {
3328c349dbc7Sjsg 	/* RAWCLK_FREQ_VLV register updated from power well code */
3329c349dbc7Sjsg 	return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
3330c349dbc7Sjsg 				      CCK_DISPLAY_REF_CLOCK_CONTROL);
3331c349dbc7Sjsg }
3332c349dbc7Sjsg 
i9xx_hrawclk(struct drm_i915_private * dev_priv)3333ad8b1aafSjsg static int i9xx_hrawclk(struct drm_i915_private *dev_priv)
3334c349dbc7Sjsg {
3335c349dbc7Sjsg 	u32 clkcfg;
3336c349dbc7Sjsg 
3337ad8b1aafSjsg 	/*
3338ad8b1aafSjsg 	 * hrawclock is 1/4 the FSB frequency
3339ad8b1aafSjsg 	 *
3340ad8b1aafSjsg 	 * Note that this only reads the state of the FSB
3341ad8b1aafSjsg 	 * straps, not the actual FSB frequency. Some BIOSen
3342ad8b1aafSjsg 	 * let you configure each independently. Ideally we'd
3343ad8b1aafSjsg 	 * read out the actual FSB frequency but sadly we
3344ad8b1aafSjsg 	 * don't know which registers have that information,
3345ad8b1aafSjsg 	 * and all the relevant docs have gone to bit heaven :(
3346ad8b1aafSjsg 	 */
3347ad8b1aafSjsg 	clkcfg = intel_de_read(dev_priv, CLKCFG) & CLKCFG_FSB_MASK;
3348ad8b1aafSjsg 
3349ad8b1aafSjsg 	if (IS_MOBILE(dev_priv)) {
3350ad8b1aafSjsg 		switch (clkcfg) {
3351c349dbc7Sjsg 		case CLKCFG_FSB_400:
3352c349dbc7Sjsg 			return 100000;
3353c349dbc7Sjsg 		case CLKCFG_FSB_533:
3354c349dbc7Sjsg 			return 133333;
3355c349dbc7Sjsg 		case CLKCFG_FSB_667:
3356c349dbc7Sjsg 			return 166667;
3357c349dbc7Sjsg 		case CLKCFG_FSB_800:
3358c349dbc7Sjsg 			return 200000;
3359c349dbc7Sjsg 		case CLKCFG_FSB_1067:
3360c349dbc7Sjsg 			return 266667;
3361c349dbc7Sjsg 		case CLKCFG_FSB_1333:
3362c349dbc7Sjsg 			return 333333;
3363c349dbc7Sjsg 		default:
3364ad8b1aafSjsg 			MISSING_CASE(clkcfg);
3365c349dbc7Sjsg 			return 133333;
3366c349dbc7Sjsg 		}
3367ad8b1aafSjsg 	} else {
3368ad8b1aafSjsg 		switch (clkcfg) {
3369ad8b1aafSjsg 		case CLKCFG_FSB_400_ALT:
3370ad8b1aafSjsg 			return 100000;
3371ad8b1aafSjsg 		case CLKCFG_FSB_533:
3372ad8b1aafSjsg 			return 133333;
3373ad8b1aafSjsg 		case CLKCFG_FSB_667:
3374ad8b1aafSjsg 			return 166667;
3375ad8b1aafSjsg 		case CLKCFG_FSB_800:
3376ad8b1aafSjsg 			return 200000;
3377ad8b1aafSjsg 		case CLKCFG_FSB_1067_ALT:
3378ad8b1aafSjsg 			return 266667;
3379ad8b1aafSjsg 		case CLKCFG_FSB_1333_ALT:
3380ad8b1aafSjsg 			return 333333;
3381ad8b1aafSjsg 		case CLKCFG_FSB_1600_ALT:
3382ad8b1aafSjsg 			return 400000;
3383ad8b1aafSjsg 		default:
3384ad8b1aafSjsg 			return 133333;
3385ad8b1aafSjsg 		}
3386ad8b1aafSjsg 	}
3387c349dbc7Sjsg }
3388c349dbc7Sjsg 
3389c349dbc7Sjsg /**
3390c349dbc7Sjsg  * intel_read_rawclk - Determine the current RAWCLK frequency
3391c349dbc7Sjsg  * @dev_priv: i915 device
3392c349dbc7Sjsg  *
3393c349dbc7Sjsg  * Determine the current RAWCLK frequency. RAWCLK is a fixed
3394c349dbc7Sjsg  * frequency clock so this needs to done only once.
3395c349dbc7Sjsg  */
intel_read_rawclk(struct drm_i915_private * dev_priv)3396c349dbc7Sjsg u32 intel_read_rawclk(struct drm_i915_private *dev_priv)
3397c349dbc7Sjsg {
3398c349dbc7Sjsg 	u32 freq;
3399c349dbc7Sjsg 
34005ca02815Sjsg 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
34015ca02815Sjsg 		freq = dg1_rawclk(dev_priv);
34021bb76ff1Sjsg 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MTP)
34031bb76ff1Sjsg 		/*
34041bb76ff1Sjsg 		 * MTL always uses a 38.4 MHz rawclk.  The bspec tells us
34051bb76ff1Sjsg 		 * "RAWCLK_FREQ defaults to the values for 38.4 and does
34061bb76ff1Sjsg 		 * not need to be programmed."
34071bb76ff1Sjsg 		 */
34081bb76ff1Sjsg 		freq = 38400;
34095ca02815Sjsg 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3410c349dbc7Sjsg 		freq = cnp_rawclk(dev_priv);
3411c349dbc7Sjsg 	else if (HAS_PCH_SPLIT(dev_priv))
3412c349dbc7Sjsg 		freq = pch_rawclk(dev_priv);
3413c349dbc7Sjsg 	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3414c349dbc7Sjsg 		freq = vlv_hrawclk(dev_priv);
34155ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) >= 3)
3416ad8b1aafSjsg 		freq = i9xx_hrawclk(dev_priv);
3417c349dbc7Sjsg 	else
3418c349dbc7Sjsg 		/* no rawclk on other platforms, or no need to know it */
3419c349dbc7Sjsg 		return 0;
3420c349dbc7Sjsg 
3421c349dbc7Sjsg 	return freq;
3422c349dbc7Sjsg }
3423c349dbc7Sjsg 
i915_cdclk_info_show(struct seq_file * m,void * unused)3424f005ef32Sjsg static int i915_cdclk_info_show(struct seq_file *m, void *unused)
3425f005ef32Sjsg {
3426f005ef32Sjsg 	struct drm_i915_private *i915 = m->private;
3427f005ef32Sjsg 
3428f005ef32Sjsg 	seq_printf(m, "Current CD clock frequency: %d kHz\n", i915->display.cdclk.hw.cdclk);
3429f005ef32Sjsg 	seq_printf(m, "Max CD clock frequency: %d kHz\n", i915->display.cdclk.max_cdclk_freq);
3430f005ef32Sjsg 	seq_printf(m, "Max pixel clock frequency: %d kHz\n", i915->max_dotclk_freq);
3431f005ef32Sjsg 
3432f005ef32Sjsg 	return 0;
3433f005ef32Sjsg }
3434f005ef32Sjsg 
3435f005ef32Sjsg DEFINE_SHOW_ATTRIBUTE(i915_cdclk_info);
3436f005ef32Sjsg 
intel_cdclk_debugfs_register(struct drm_i915_private * i915)3437f005ef32Sjsg void intel_cdclk_debugfs_register(struct drm_i915_private *i915)
3438f005ef32Sjsg {
3439f005ef32Sjsg 	struct drm_minor *minor = i915->drm.primary;
3440f005ef32Sjsg 
3441f005ef32Sjsg 	debugfs_create_file("i915_cdclk_info", 0444, minor->debugfs_root,
3442f005ef32Sjsg 			    i915, &i915_cdclk_info_fops);
3443f005ef32Sjsg }
3444f005ef32Sjsg 
3445f005ef32Sjsg static const struct intel_cdclk_funcs mtl_cdclk_funcs = {
3446f005ef32Sjsg 	.get_cdclk = bxt_get_cdclk,
3447f005ef32Sjsg 	.set_cdclk = bxt_set_cdclk,
3448f005ef32Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3449f005ef32Sjsg 	.calc_voltage_level = tgl_calc_voltage_level,
3450f005ef32Sjsg };
3451f005ef32Sjsg 
3452f005ef32Sjsg static const struct intel_cdclk_funcs rplu_cdclk_funcs = {
3453f005ef32Sjsg 	.get_cdclk = bxt_get_cdclk,
3454f005ef32Sjsg 	.set_cdclk = bxt_set_cdclk,
3455f005ef32Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
3456f005ef32Sjsg 	.calc_voltage_level = rplu_calc_voltage_level,
3457f005ef32Sjsg };
3458f005ef32Sjsg 
34591bb76ff1Sjsg static const struct intel_cdclk_funcs tgl_cdclk_funcs = {
34601bb76ff1Sjsg 	.get_cdclk = bxt_get_cdclk,
34611bb76ff1Sjsg 	.set_cdclk = bxt_set_cdclk,
34621bb76ff1Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
34631bb76ff1Sjsg 	.calc_voltage_level = tgl_calc_voltage_level,
34641bb76ff1Sjsg };
34651bb76ff1Sjsg 
34661bb76ff1Sjsg static const struct intel_cdclk_funcs ehl_cdclk_funcs = {
34671bb76ff1Sjsg 	.get_cdclk = bxt_get_cdclk,
34681bb76ff1Sjsg 	.set_cdclk = bxt_set_cdclk,
34691bb76ff1Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
34701bb76ff1Sjsg 	.calc_voltage_level = ehl_calc_voltage_level,
34711bb76ff1Sjsg };
34721bb76ff1Sjsg 
34731bb76ff1Sjsg static const struct intel_cdclk_funcs icl_cdclk_funcs = {
34741bb76ff1Sjsg 	.get_cdclk = bxt_get_cdclk,
34751bb76ff1Sjsg 	.set_cdclk = bxt_set_cdclk,
34761bb76ff1Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
34771bb76ff1Sjsg 	.calc_voltage_level = icl_calc_voltage_level,
34781bb76ff1Sjsg };
34791bb76ff1Sjsg 
34801bb76ff1Sjsg static const struct intel_cdclk_funcs bxt_cdclk_funcs = {
34811bb76ff1Sjsg 	.get_cdclk = bxt_get_cdclk,
34821bb76ff1Sjsg 	.set_cdclk = bxt_set_cdclk,
34831bb76ff1Sjsg 	.modeset_calc_cdclk = bxt_modeset_calc_cdclk,
34841bb76ff1Sjsg 	.calc_voltage_level = bxt_calc_voltage_level,
34851bb76ff1Sjsg };
34861bb76ff1Sjsg 
34871bb76ff1Sjsg static const struct intel_cdclk_funcs skl_cdclk_funcs = {
34881bb76ff1Sjsg 	.get_cdclk = skl_get_cdclk,
34891bb76ff1Sjsg 	.set_cdclk = skl_set_cdclk,
34901bb76ff1Sjsg 	.modeset_calc_cdclk = skl_modeset_calc_cdclk,
34911bb76ff1Sjsg };
34921bb76ff1Sjsg 
34931bb76ff1Sjsg static const struct intel_cdclk_funcs bdw_cdclk_funcs = {
34941bb76ff1Sjsg 	.get_cdclk = bdw_get_cdclk,
34951bb76ff1Sjsg 	.set_cdclk = bdw_set_cdclk,
34961bb76ff1Sjsg 	.modeset_calc_cdclk = bdw_modeset_calc_cdclk,
34971bb76ff1Sjsg };
34981bb76ff1Sjsg 
34991bb76ff1Sjsg static const struct intel_cdclk_funcs chv_cdclk_funcs = {
35001bb76ff1Sjsg 	.get_cdclk = vlv_get_cdclk,
35011bb76ff1Sjsg 	.set_cdclk = chv_set_cdclk,
35021bb76ff1Sjsg 	.modeset_calc_cdclk = vlv_modeset_calc_cdclk,
35031bb76ff1Sjsg };
35041bb76ff1Sjsg 
35051bb76ff1Sjsg static const struct intel_cdclk_funcs vlv_cdclk_funcs = {
35061bb76ff1Sjsg 	.get_cdclk = vlv_get_cdclk,
35071bb76ff1Sjsg 	.set_cdclk = vlv_set_cdclk,
35081bb76ff1Sjsg 	.modeset_calc_cdclk = vlv_modeset_calc_cdclk,
35091bb76ff1Sjsg };
35101bb76ff1Sjsg 
35111bb76ff1Sjsg static const struct intel_cdclk_funcs hsw_cdclk_funcs = {
35121bb76ff1Sjsg 	.get_cdclk = hsw_get_cdclk,
35131bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35141bb76ff1Sjsg };
35151bb76ff1Sjsg 
35161bb76ff1Sjsg /* SNB, IVB, 965G, 945G */
35171bb76ff1Sjsg static const struct intel_cdclk_funcs fixed_400mhz_cdclk_funcs = {
35181bb76ff1Sjsg 	.get_cdclk = fixed_400mhz_get_cdclk,
35191bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35201bb76ff1Sjsg };
35211bb76ff1Sjsg 
35221bb76ff1Sjsg static const struct intel_cdclk_funcs ilk_cdclk_funcs = {
35231bb76ff1Sjsg 	.get_cdclk = fixed_450mhz_get_cdclk,
35241bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35251bb76ff1Sjsg };
35261bb76ff1Sjsg 
35271bb76ff1Sjsg static const struct intel_cdclk_funcs gm45_cdclk_funcs = {
35281bb76ff1Sjsg 	.get_cdclk = gm45_get_cdclk,
35291bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35301bb76ff1Sjsg };
35311bb76ff1Sjsg 
35321bb76ff1Sjsg /* G45 uses G33 */
35331bb76ff1Sjsg 
35341bb76ff1Sjsg static const struct intel_cdclk_funcs i965gm_cdclk_funcs = {
35351bb76ff1Sjsg 	.get_cdclk = i965gm_get_cdclk,
35361bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35371bb76ff1Sjsg };
35381bb76ff1Sjsg 
35391bb76ff1Sjsg /* i965G uses fixed 400 */
35401bb76ff1Sjsg 
35411bb76ff1Sjsg static const struct intel_cdclk_funcs pnv_cdclk_funcs = {
35421bb76ff1Sjsg 	.get_cdclk = pnv_get_cdclk,
35431bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35441bb76ff1Sjsg };
35451bb76ff1Sjsg 
35461bb76ff1Sjsg static const struct intel_cdclk_funcs g33_cdclk_funcs = {
35471bb76ff1Sjsg 	.get_cdclk = g33_get_cdclk,
35481bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35491bb76ff1Sjsg };
35501bb76ff1Sjsg 
35511bb76ff1Sjsg static const struct intel_cdclk_funcs i945gm_cdclk_funcs = {
35521bb76ff1Sjsg 	.get_cdclk = i945gm_get_cdclk,
35531bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35541bb76ff1Sjsg };
35551bb76ff1Sjsg 
35561bb76ff1Sjsg /* i945G uses fixed 400 */
35571bb76ff1Sjsg 
35581bb76ff1Sjsg static const struct intel_cdclk_funcs i915gm_cdclk_funcs = {
35591bb76ff1Sjsg 	.get_cdclk = i915gm_get_cdclk,
35601bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35611bb76ff1Sjsg };
35621bb76ff1Sjsg 
35631bb76ff1Sjsg static const struct intel_cdclk_funcs i915g_cdclk_funcs = {
35641bb76ff1Sjsg 	.get_cdclk = fixed_333mhz_get_cdclk,
35651bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35661bb76ff1Sjsg };
35671bb76ff1Sjsg 
35681bb76ff1Sjsg static const struct intel_cdclk_funcs i865g_cdclk_funcs = {
35691bb76ff1Sjsg 	.get_cdclk = fixed_266mhz_get_cdclk,
35701bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35711bb76ff1Sjsg };
35721bb76ff1Sjsg 
35731bb76ff1Sjsg static const struct intel_cdclk_funcs i85x_cdclk_funcs = {
35741bb76ff1Sjsg 	.get_cdclk = i85x_get_cdclk,
35751bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35761bb76ff1Sjsg };
35771bb76ff1Sjsg 
35781bb76ff1Sjsg static const struct intel_cdclk_funcs i845g_cdclk_funcs = {
35791bb76ff1Sjsg 	.get_cdclk = fixed_200mhz_get_cdclk,
35801bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35811bb76ff1Sjsg };
35821bb76ff1Sjsg 
35831bb76ff1Sjsg static const struct intel_cdclk_funcs i830_cdclk_funcs = {
35841bb76ff1Sjsg 	.get_cdclk = fixed_133mhz_get_cdclk,
35851bb76ff1Sjsg 	.modeset_calc_cdclk = fixed_modeset_calc_cdclk,
35861bb76ff1Sjsg };
35871bb76ff1Sjsg 
3588c349dbc7Sjsg /**
3589c349dbc7Sjsg  * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
3590c349dbc7Sjsg  * @dev_priv: i915 device
3591c349dbc7Sjsg  */
intel_init_cdclk_hooks(struct drm_i915_private * dev_priv)3592c349dbc7Sjsg void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
3593c349dbc7Sjsg {
3594f005ef32Sjsg 	if (IS_METEORLAKE(dev_priv)) {
3595f005ef32Sjsg 		dev_priv->display.funcs.cdclk = &mtl_cdclk_funcs;
3596f005ef32Sjsg 		dev_priv->display.cdclk.table = mtl_cdclk_table;
3597f005ef32Sjsg 	} else if (IS_DG2(dev_priv)) {
35981bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &tgl_cdclk_funcs;
35991bb76ff1Sjsg 		dev_priv->display.cdclk.table = dg2_cdclk_table;
36005ca02815Sjsg 	} else if (IS_ALDERLAKE_P(dev_priv)) {
36015ca02815Sjsg 		/* Wa_22011320316:adl-p[a0] */
3602f005ef32Sjsg 		if (IS_ALDERLAKE_P(dev_priv) && IS_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0)) {
36031bb76ff1Sjsg 			dev_priv->display.cdclk.table = adlp_a_step_cdclk_table;
3604f005ef32Sjsg 			dev_priv->display.funcs.cdclk = &tgl_cdclk_funcs;
3605f005ef32Sjsg 		} else if (IS_RAPTORLAKE_U(dev_priv)) {
3606f005ef32Sjsg 			dev_priv->display.cdclk.table = rplu_cdclk_table;
3607f005ef32Sjsg 			dev_priv->display.funcs.cdclk = &rplu_cdclk_funcs;
3608f005ef32Sjsg 		} else {
36091bb76ff1Sjsg 			dev_priv->display.cdclk.table = adlp_cdclk_table;
3610f005ef32Sjsg 			dev_priv->display.funcs.cdclk = &tgl_cdclk_funcs;
3611f005ef32Sjsg 		}
36125ca02815Sjsg 	} else if (IS_ROCKETLAKE(dev_priv)) {
36131bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &tgl_cdclk_funcs;
36141bb76ff1Sjsg 		dev_priv->display.cdclk.table = rkl_cdclk_table;
36155ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) >= 12) {
36161bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &tgl_cdclk_funcs;
36171bb76ff1Sjsg 		dev_priv->display.cdclk.table = icl_cdclk_table;
3618f005ef32Sjsg 	} else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) {
36191bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &ehl_cdclk_funcs;
36201bb76ff1Sjsg 		dev_priv->display.cdclk.table = icl_cdclk_table;
36215ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) >= 11) {
36221bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &icl_cdclk_funcs;
36231bb76ff1Sjsg 		dev_priv->display.cdclk.table = icl_cdclk_table;
36245ca02815Sjsg 	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
36251bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &bxt_cdclk_funcs;
3626c349dbc7Sjsg 		if (IS_GEMINILAKE(dev_priv))
36271bb76ff1Sjsg 			dev_priv->display.cdclk.table = glk_cdclk_table;
3628c349dbc7Sjsg 		else
36291bb76ff1Sjsg 			dev_priv->display.cdclk.table = bxt_cdclk_table;
36305ca02815Sjsg 	} else if (DISPLAY_VER(dev_priv) == 9) {
36311bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &skl_cdclk_funcs;
3632c349dbc7Sjsg 	} else if (IS_BROADWELL(dev_priv)) {
36331bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &bdw_cdclk_funcs;
36341bb76ff1Sjsg 	} else if (IS_HASWELL(dev_priv)) {
36351bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &hsw_cdclk_funcs;
3636c349dbc7Sjsg 	} else if (IS_CHERRYVIEW(dev_priv)) {
36371bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &chv_cdclk_funcs;
3638c349dbc7Sjsg 	} else if (IS_VALLEYVIEW(dev_priv)) {
36391bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &vlv_cdclk_funcs;
36401bb76ff1Sjsg 	} else if (IS_SANDYBRIDGE(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
36411bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &fixed_400mhz_cdclk_funcs;
36421bb76ff1Sjsg 	} else if (IS_IRONLAKE(dev_priv)) {
36431bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &ilk_cdclk_funcs;
36441bb76ff1Sjsg 	} else if (IS_GM45(dev_priv)) {
36451bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &gm45_cdclk_funcs;
36461bb76ff1Sjsg 	} else if (IS_G45(dev_priv)) {
36471bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &g33_cdclk_funcs;
36481bb76ff1Sjsg 	} else if (IS_I965GM(dev_priv)) {
36491bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i965gm_cdclk_funcs;
36501bb76ff1Sjsg 	} else if (IS_I965G(dev_priv)) {
36511bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &fixed_400mhz_cdclk_funcs;
36521bb76ff1Sjsg 	} else if (IS_PINEVIEW(dev_priv)) {
36531bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &pnv_cdclk_funcs;
36541bb76ff1Sjsg 	} else if (IS_G33(dev_priv)) {
36551bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &g33_cdclk_funcs;
36561bb76ff1Sjsg 	} else if (IS_I945GM(dev_priv)) {
36571bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i945gm_cdclk_funcs;
36581bb76ff1Sjsg 	} else if (IS_I945G(dev_priv)) {
36591bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &fixed_400mhz_cdclk_funcs;
36601bb76ff1Sjsg 	} else if (IS_I915GM(dev_priv)) {
36611bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i915gm_cdclk_funcs;
36621bb76ff1Sjsg 	} else if (IS_I915G(dev_priv)) {
36631bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i915g_cdclk_funcs;
36641bb76ff1Sjsg 	} else if (IS_I865G(dev_priv)) {
36651bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i865g_cdclk_funcs;
36661bb76ff1Sjsg 	} else if (IS_I85X(dev_priv)) {
36671bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i85x_cdclk_funcs;
36681bb76ff1Sjsg 	} else if (IS_I845G(dev_priv)) {
36691bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i845g_cdclk_funcs;
36701bb76ff1Sjsg 	} else if (IS_I830(dev_priv)) {
36711bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i830_cdclk_funcs;
3672c349dbc7Sjsg 	}
3673c349dbc7Sjsg 
36741bb76ff1Sjsg 	if (drm_WARN(&dev_priv->drm, !dev_priv->display.funcs.cdclk,
36751bb76ff1Sjsg 		     "Unknown platform. Assuming i830\n"))
36761bb76ff1Sjsg 		dev_priv->display.funcs.cdclk = &i830_cdclk_funcs;
3677c349dbc7Sjsg }
3678