1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Rafał Miłecki <zajec5@gmail.com> 23 * Alex Deucher <alexdeucher@gmail.com> 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_drv.h" 28 #include "amdgpu_pm.h" 29 #include "amdgpu_dpm.h" 30 #include "atom.h" 31 #include <linux/pci.h> 32 #include <linux/hwmon.h> 33 #include <linux/hwmon-sysfs.h> 34 #include <linux/nospec.h> 35 #include <linux/pm_runtime.h> 36 #include <asm/processor.h> 37 38 static const struct cg_flag_name clocks[] = { 39 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 40 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 41 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 42 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 43 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 44 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 45 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 46 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 47 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 48 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 49 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 50 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 51 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 52 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 53 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 54 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 55 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 56 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 57 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 58 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 59 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 60 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 61 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 62 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 63 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 64 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 65 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 66 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 67 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 68 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 69 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 70 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 71 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 72 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 73 {0, NULL}, 74 }; 75 76 static const struct hwmon_temp_label { 77 enum PP_HWMON_TEMP channel; 78 const char *label; 79 } temp_label[] = { 80 {PP_TEMP_EDGE, "edge"}, 81 {PP_TEMP_JUNCTION, "junction"}, 82 {PP_TEMP_MEM, "mem"}, 83 }; 84 85 const char * const amdgpu_pp_profile_name[] = { 86 "BOOTUP_DEFAULT", 87 "3D_FULL_SCREEN", 88 "POWER_SAVING", 89 "VIDEO", 90 "VR", 91 "COMPUTE", 92 "CUSTOM", 93 "WINDOW_3D", 94 }; 95 96 #ifdef __linux__ 97 98 /** 99 * DOC: power_dpm_state 100 * 101 * The power_dpm_state file is a legacy interface and is only provided for 102 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 103 * certain power related parameters. The file power_dpm_state is used for this. 104 * It accepts the following arguments: 105 * 106 * - battery 107 * 108 * - balanced 109 * 110 * - performance 111 * 112 * battery 113 * 114 * On older GPUs, the vbios provided a special power state for battery 115 * operation. Selecting battery switched to this state. This is no 116 * longer provided on newer GPUs so the option does nothing in that case. 117 * 118 * balanced 119 * 120 * On older GPUs, the vbios provided a special power state for balanced 121 * operation. Selecting balanced switched to this state. This is no 122 * longer provided on newer GPUs so the option does nothing in that case. 123 * 124 * performance 125 * 126 * On older GPUs, the vbios provided a special power state for performance 127 * operation. Selecting performance switched to this state. This is no 128 * longer provided on newer GPUs so the option does nothing in that case. 129 * 130 */ 131 132 static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 133 struct device_attribute *attr, 134 char *buf) 135 { 136 struct drm_device *ddev = dev_get_drvdata(dev); 137 struct amdgpu_device *adev = drm_to_adev(ddev); 138 enum amd_pm_state_type pm; 139 int ret; 140 141 if (amdgpu_in_reset(adev)) 142 return -EPERM; 143 if (adev->in_suspend && !adev->in_runpm) 144 return -EPERM; 145 146 ret = pm_runtime_get_sync(ddev->dev); 147 if (ret < 0) { 148 pm_runtime_put_autosuspend(ddev->dev); 149 return ret; 150 } 151 152 amdgpu_dpm_get_current_power_state(adev, &pm); 153 154 pm_runtime_mark_last_busy(ddev->dev); 155 pm_runtime_put_autosuspend(ddev->dev); 156 157 return sysfs_emit(buf, "%s\n", 158 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 159 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 160 } 161 162 static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 163 struct device_attribute *attr, 164 const char *buf, 165 size_t count) 166 { 167 struct drm_device *ddev = dev_get_drvdata(dev); 168 struct amdgpu_device *adev = drm_to_adev(ddev); 169 enum amd_pm_state_type state; 170 int ret; 171 172 if (amdgpu_in_reset(adev)) 173 return -EPERM; 174 if (adev->in_suspend && !adev->in_runpm) 175 return -EPERM; 176 177 if (strncmp("battery", buf, strlen("battery")) == 0) 178 state = POWER_STATE_TYPE_BATTERY; 179 else if (strncmp("balanced", buf, strlen("balanced")) == 0) 180 state = POWER_STATE_TYPE_BALANCED; 181 else if (strncmp("performance", buf, strlen("performance")) == 0) 182 state = POWER_STATE_TYPE_PERFORMANCE; 183 else 184 return -EINVAL; 185 186 ret = pm_runtime_get_sync(ddev->dev); 187 if (ret < 0) { 188 pm_runtime_put_autosuspend(ddev->dev); 189 return ret; 190 } 191 192 amdgpu_dpm_set_power_state(adev, state); 193 194 pm_runtime_mark_last_busy(ddev->dev); 195 pm_runtime_put_autosuspend(ddev->dev); 196 197 return count; 198 } 199 200 201 /** 202 * DOC: power_dpm_force_performance_level 203 * 204 * The amdgpu driver provides a sysfs API for adjusting certain power 205 * related parameters. The file power_dpm_force_performance_level is 206 * used for this. It accepts the following arguments: 207 * 208 * - auto 209 * 210 * - low 211 * 212 * - high 213 * 214 * - manual 215 * 216 * - profile_standard 217 * 218 * - profile_min_sclk 219 * 220 * - profile_min_mclk 221 * 222 * - profile_peak 223 * 224 * auto 225 * 226 * When auto is selected, the driver will attempt to dynamically select 227 * the optimal power profile for current conditions in the driver. 228 * 229 * low 230 * 231 * When low is selected, the clocks are forced to the lowest power state. 232 * 233 * high 234 * 235 * When high is selected, the clocks are forced to the highest power state. 236 * 237 * manual 238 * 239 * When manual is selected, the user can manually adjust which power states 240 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 241 * and pp_dpm_pcie files and adjust the power state transition heuristics 242 * via the pp_power_profile_mode sysfs file. 243 * 244 * profile_standard 245 * profile_min_sclk 246 * profile_min_mclk 247 * profile_peak 248 * 249 * When the profiling modes are selected, clock and power gating are 250 * disabled and the clocks are set for different profiling cases. This 251 * mode is recommended for profiling specific work loads where you do 252 * not want clock or power gating for clock fluctuation to interfere 253 * with your results. profile_standard sets the clocks to a fixed clock 254 * level which varies from asic to asic. profile_min_sclk forces the sclk 255 * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 256 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 257 * 258 */ 259 260 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 261 struct device_attribute *attr, 262 char *buf) 263 { 264 struct drm_device *ddev = dev_get_drvdata(dev); 265 struct amdgpu_device *adev = drm_to_adev(ddev); 266 enum amd_dpm_forced_level level = 0xff; 267 int ret; 268 269 if (amdgpu_in_reset(adev)) 270 return -EPERM; 271 if (adev->in_suspend && !adev->in_runpm) 272 return -EPERM; 273 274 ret = pm_runtime_get_sync(ddev->dev); 275 if (ret < 0) { 276 pm_runtime_put_autosuspend(ddev->dev); 277 return ret; 278 } 279 280 level = amdgpu_dpm_get_performance_level(adev); 281 282 pm_runtime_mark_last_busy(ddev->dev); 283 pm_runtime_put_autosuspend(ddev->dev); 284 285 return sysfs_emit(buf, "%s\n", 286 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 287 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 288 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 289 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 290 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 291 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 292 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 293 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 294 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 295 "unknown"); 296 } 297 298 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 299 struct device_attribute *attr, 300 const char *buf, 301 size_t count) 302 { 303 struct drm_device *ddev = dev_get_drvdata(dev); 304 struct amdgpu_device *adev = drm_to_adev(ddev); 305 enum amd_dpm_forced_level level; 306 int ret = 0; 307 308 if (amdgpu_in_reset(adev)) 309 return -EPERM; 310 if (adev->in_suspend && !adev->in_runpm) 311 return -EPERM; 312 313 if (strncmp("low", buf, strlen("low")) == 0) { 314 level = AMD_DPM_FORCED_LEVEL_LOW; 315 } else if (strncmp("high", buf, strlen("high")) == 0) { 316 level = AMD_DPM_FORCED_LEVEL_HIGH; 317 } else if (strncmp("auto", buf, strlen("auto")) == 0) { 318 level = AMD_DPM_FORCED_LEVEL_AUTO; 319 } else if (strncmp("manual", buf, strlen("manual")) == 0) { 320 level = AMD_DPM_FORCED_LEVEL_MANUAL; 321 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 322 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 323 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 324 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 325 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 326 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 327 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 328 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 329 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 330 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 331 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 332 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 333 } else { 334 return -EINVAL; 335 } 336 337 ret = pm_runtime_get_sync(ddev->dev); 338 if (ret < 0) { 339 pm_runtime_put_autosuspend(ddev->dev); 340 return ret; 341 } 342 343 mutex_lock(&adev->pm.stable_pstate_ctx_lock); 344 if (amdgpu_dpm_force_performance_level(adev, level)) { 345 pm_runtime_mark_last_busy(ddev->dev); 346 pm_runtime_put_autosuspend(ddev->dev); 347 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 348 return -EINVAL; 349 } 350 /* override whatever a user ctx may have set */ 351 adev->pm.stable_pstate_ctx = NULL; 352 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 353 354 pm_runtime_mark_last_busy(ddev->dev); 355 pm_runtime_put_autosuspend(ddev->dev); 356 357 return count; 358 } 359 360 static ssize_t amdgpu_get_pp_num_states(struct device *dev, 361 struct device_attribute *attr, 362 char *buf) 363 { 364 struct drm_device *ddev = dev_get_drvdata(dev); 365 struct amdgpu_device *adev = drm_to_adev(ddev); 366 struct pp_states_info data; 367 uint32_t i; 368 int buf_len, ret; 369 370 if (amdgpu_in_reset(adev)) 371 return -EPERM; 372 if (adev->in_suspend && !adev->in_runpm) 373 return -EPERM; 374 375 ret = pm_runtime_get_sync(ddev->dev); 376 if (ret < 0) { 377 pm_runtime_put_autosuspend(ddev->dev); 378 return ret; 379 } 380 381 if (amdgpu_dpm_get_pp_num_states(adev, &data)) 382 memset(&data, 0, sizeof(data)); 383 384 pm_runtime_mark_last_busy(ddev->dev); 385 pm_runtime_put_autosuspend(ddev->dev); 386 387 buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 388 for (i = 0; i < data.nums; i++) 389 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 390 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 391 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 392 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 393 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 394 395 return buf_len; 396 } 397 398 static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 399 struct device_attribute *attr, 400 char *buf) 401 { 402 struct drm_device *ddev = dev_get_drvdata(dev); 403 struct amdgpu_device *adev = drm_to_adev(ddev); 404 struct pp_states_info data = {0}; 405 enum amd_pm_state_type pm = 0; 406 int i = 0, ret = 0; 407 408 if (amdgpu_in_reset(adev)) 409 return -EPERM; 410 if (adev->in_suspend && !adev->in_runpm) 411 return -EPERM; 412 413 ret = pm_runtime_get_sync(ddev->dev); 414 if (ret < 0) { 415 pm_runtime_put_autosuspend(ddev->dev); 416 return ret; 417 } 418 419 amdgpu_dpm_get_current_power_state(adev, &pm); 420 421 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 422 423 pm_runtime_mark_last_busy(ddev->dev); 424 pm_runtime_put_autosuspend(ddev->dev); 425 426 if (ret) 427 return ret; 428 429 for (i = 0; i < data.nums; i++) { 430 if (pm == data.states[i]) 431 break; 432 } 433 434 if (i == data.nums) 435 i = -EINVAL; 436 437 return sysfs_emit(buf, "%d\n", i); 438 } 439 440 static ssize_t amdgpu_get_pp_force_state(struct device *dev, 441 struct device_attribute *attr, 442 char *buf) 443 { 444 struct drm_device *ddev = dev_get_drvdata(dev); 445 struct amdgpu_device *adev = drm_to_adev(ddev); 446 447 if (amdgpu_in_reset(adev)) 448 return -EPERM; 449 if (adev->in_suspend && !adev->in_runpm) 450 return -EPERM; 451 452 if (adev->pm.pp_force_state_enabled) 453 return amdgpu_get_pp_cur_state(dev, attr, buf); 454 else 455 return sysfs_emit(buf, "\n"); 456 } 457 458 static ssize_t amdgpu_set_pp_force_state(struct device *dev, 459 struct device_attribute *attr, 460 const char *buf, 461 size_t count) 462 { 463 struct drm_device *ddev = dev_get_drvdata(dev); 464 struct amdgpu_device *adev = drm_to_adev(ddev); 465 enum amd_pm_state_type state = 0; 466 struct pp_states_info data; 467 unsigned long idx; 468 int ret; 469 470 if (amdgpu_in_reset(adev)) 471 return -EPERM; 472 if (adev->in_suspend && !adev->in_runpm) 473 return -EPERM; 474 475 adev->pm.pp_force_state_enabled = false; 476 477 if (strlen(buf) == 1) 478 return count; 479 480 ret = kstrtoul(buf, 0, &idx); 481 if (ret || idx >= ARRAY_SIZE(data.states)) 482 return -EINVAL; 483 484 idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 485 486 ret = pm_runtime_get_sync(ddev->dev); 487 if (ret < 0) { 488 pm_runtime_put_autosuspend(ddev->dev); 489 return ret; 490 } 491 492 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 493 if (ret) 494 goto err_out; 495 496 state = data.states[idx]; 497 498 /* only set user selected power states */ 499 if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 500 state != POWER_STATE_TYPE_DEFAULT) { 501 ret = amdgpu_dpm_dispatch_task(adev, 502 AMD_PP_TASK_ENABLE_USER_STATE, &state); 503 if (ret) 504 goto err_out; 505 506 adev->pm.pp_force_state_enabled = true; 507 } 508 509 pm_runtime_mark_last_busy(ddev->dev); 510 pm_runtime_put_autosuspend(ddev->dev); 511 512 return count; 513 514 err_out: 515 pm_runtime_mark_last_busy(ddev->dev); 516 pm_runtime_put_autosuspend(ddev->dev); 517 return ret; 518 } 519 520 /** 521 * DOC: pp_table 522 * 523 * The amdgpu driver provides a sysfs API for uploading new powerplay 524 * tables. The file pp_table is used for this. Reading the file 525 * will dump the current power play table. Writing to the file 526 * will attempt to upload a new powerplay table and re-initialize 527 * powerplay using that new table. 528 * 529 */ 530 531 static ssize_t amdgpu_get_pp_table(struct device *dev, 532 struct device_attribute *attr, 533 char *buf) 534 { 535 struct drm_device *ddev = dev_get_drvdata(dev); 536 struct amdgpu_device *adev = drm_to_adev(ddev); 537 char *table = NULL; 538 int size, ret; 539 540 if (amdgpu_in_reset(adev)) 541 return -EPERM; 542 if (adev->in_suspend && !adev->in_runpm) 543 return -EPERM; 544 545 ret = pm_runtime_get_sync(ddev->dev); 546 if (ret < 0) { 547 pm_runtime_put_autosuspend(ddev->dev); 548 return ret; 549 } 550 551 size = amdgpu_dpm_get_pp_table(adev, &table); 552 553 pm_runtime_mark_last_busy(ddev->dev); 554 pm_runtime_put_autosuspend(ddev->dev); 555 556 if (size <= 0) 557 return size; 558 559 if (size >= PAGE_SIZE) 560 size = PAGE_SIZE - 1; 561 562 memcpy(buf, table, size); 563 564 return size; 565 } 566 567 static ssize_t amdgpu_set_pp_table(struct device *dev, 568 struct device_attribute *attr, 569 const char *buf, 570 size_t count) 571 { 572 struct drm_device *ddev = dev_get_drvdata(dev); 573 struct amdgpu_device *adev = drm_to_adev(ddev); 574 int ret = 0; 575 576 if (amdgpu_in_reset(adev)) 577 return -EPERM; 578 if (adev->in_suspend && !adev->in_runpm) 579 return -EPERM; 580 581 ret = pm_runtime_get_sync(ddev->dev); 582 if (ret < 0) { 583 pm_runtime_put_autosuspend(ddev->dev); 584 return ret; 585 } 586 587 ret = amdgpu_dpm_set_pp_table(adev, buf, count); 588 589 pm_runtime_mark_last_busy(ddev->dev); 590 pm_runtime_put_autosuspend(ddev->dev); 591 592 if (ret) 593 return ret; 594 595 return count; 596 } 597 598 /** 599 * DOC: pp_od_clk_voltage 600 * 601 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 602 * in each power level within a power state. The pp_od_clk_voltage is used for 603 * this. 604 * 605 * Note that the actual memory controller clock rate are exposed, not 606 * the effective memory clock of the DRAMs. To translate it, use the 607 * following formula: 608 * 609 * Clock conversion (Mhz): 610 * 611 * HBM: effective_memory_clock = memory_controller_clock * 1 612 * 613 * G5: effective_memory_clock = memory_controller_clock * 1 614 * 615 * G6: effective_memory_clock = memory_controller_clock * 2 616 * 617 * DRAM data rate (MT/s): 618 * 619 * HBM: effective_memory_clock * 2 = data_rate 620 * 621 * G5: effective_memory_clock * 4 = data_rate 622 * 623 * G6: effective_memory_clock * 8 = data_rate 624 * 625 * Bandwidth (MB/s): 626 * 627 * data_rate * vram_bit_width / 8 = memory_bandwidth 628 * 629 * Some examples: 630 * 631 * G5 on RX460: 632 * 633 * memory_controller_clock = 1750 Mhz 634 * 635 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 636 * 637 * data rate = 1750 * 4 = 7000 MT/s 638 * 639 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 640 * 641 * G6 on RX5700: 642 * 643 * memory_controller_clock = 875 Mhz 644 * 645 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 646 * 647 * data rate = 1750 * 8 = 14000 MT/s 648 * 649 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 650 * 651 * < For Vega10 and previous ASICs > 652 * 653 * Reading the file will display: 654 * 655 * - a list of engine clock levels and voltages labeled OD_SCLK 656 * 657 * - a list of memory clock levels and voltages labeled OD_MCLK 658 * 659 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 660 * 661 * To manually adjust these settings, first select manual using 662 * power_dpm_force_performance_level. Enter a new value for each 663 * level by writing a string that contains "s/m level clock voltage" to 664 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 665 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 666 * 810 mV. When you have edited all of the states as needed, write 667 * "c" (commit) to the file to commit your changes. If you want to reset to the 668 * default power levels, write "r" (reset) to the file to reset them. 669 * 670 * 671 * < For Vega20 and newer ASICs > 672 * 673 * Reading the file will display: 674 * 675 * - minimum and maximum engine clock labeled OD_SCLK 676 * 677 * - minimum(not available for Vega20 and Navi1x) and maximum memory 678 * clock labeled OD_MCLK 679 * 680 * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 681 * They can be used to calibrate the sclk voltage curve. 682 * 683 * - voltage offset(in mV) applied on target voltage calculation. 684 * This is available for Sienna Cichlid, Navy Flounder and Dimgrey 685 * Cavefish. For these ASICs, the target voltage calculation can be 686 * illustrated by "voltage = voltage calculated from v/f curve + 687 * overdrive vddgfx offset" 688 * 689 * - a list of valid ranges for sclk, mclk, and voltage curve points 690 * labeled OD_RANGE 691 * 692 * < For APUs > 693 * 694 * Reading the file will display: 695 * 696 * - minimum and maximum engine clock labeled OD_SCLK 697 * 698 * - a list of valid ranges for sclk labeled OD_RANGE 699 * 700 * < For VanGogh > 701 * 702 * Reading the file will display: 703 * 704 * - minimum and maximum engine clock labeled OD_SCLK 705 * - minimum and maximum core clocks labeled OD_CCLK 706 * 707 * - a list of valid ranges for sclk and cclk labeled OD_RANGE 708 * 709 * To manually adjust these settings: 710 * 711 * - First select manual using power_dpm_force_performance_level 712 * 713 * - For clock frequency setting, enter a new value by writing a 714 * string that contains "s/m index clock" to the file. The index 715 * should be 0 if to set minimum clock. And 1 if to set maximum 716 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 717 * "m 1 800" will update maximum mclk to be 800Mhz. For core 718 * clocks on VanGogh, the string contains "p core index clock". 719 * E.g., "p 2 0 800" would set the minimum core clock on core 720 * 2 to 800Mhz. 721 * 722 * For sclk voltage curve, enter the new values by writing a 723 * string that contains "vc point clock voltage" to the file. The 724 * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will 725 * update point1 with clock set as 300Mhz and voltage as 726 * 600mV. "vc 2 1000 1000" will update point3 with clock set 727 * as 1000Mhz and voltage 1000mV. 728 * 729 * To update the voltage offset applied for gfxclk/voltage calculation, 730 * enter the new value by writing a string that contains "vo offset". 731 * This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish. 732 * And the offset can be a positive or negative value. 733 * 734 * - When you have edited all of the states as needed, write "c" (commit) 735 * to the file to commit your changes 736 * 737 * - If you want to reset to the default power levels, write "r" (reset) 738 * to the file to reset them 739 * 740 */ 741 742 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 743 struct device_attribute *attr, 744 const char *buf, 745 size_t count) 746 { 747 struct drm_device *ddev = dev_get_drvdata(dev); 748 struct amdgpu_device *adev = drm_to_adev(ddev); 749 int ret; 750 uint32_t parameter_size = 0; 751 long parameter[64]; 752 char buf_cpy[128]; 753 char *tmp_str; 754 char *sub_str; 755 const char delimiter[3] = {' ', '\n', '\0'}; 756 uint32_t type; 757 758 if (amdgpu_in_reset(adev)) 759 return -EPERM; 760 if (adev->in_suspend && !adev->in_runpm) 761 return -EPERM; 762 763 if (count > 127 || count == 0) 764 return -EINVAL; 765 766 if (*buf == 's') 767 type = PP_OD_EDIT_SCLK_VDDC_TABLE; 768 else if (*buf == 'p') 769 type = PP_OD_EDIT_CCLK_VDDC_TABLE; 770 else if (*buf == 'm') 771 type = PP_OD_EDIT_MCLK_VDDC_TABLE; 772 else if(*buf == 'r') 773 type = PP_OD_RESTORE_DEFAULT_TABLE; 774 else if (*buf == 'c') 775 type = PP_OD_COMMIT_DPM_TABLE; 776 else if (!strncmp(buf, "vc", 2)) 777 type = PP_OD_EDIT_VDDC_CURVE; 778 else if (!strncmp(buf, "vo", 2)) 779 type = PP_OD_EDIT_VDDGFX_OFFSET; 780 else 781 return -EINVAL; 782 783 memcpy(buf_cpy, buf, count); 784 buf_cpy[count] = 0; 785 786 tmp_str = buf_cpy; 787 788 if ((type == PP_OD_EDIT_VDDC_CURVE) || 789 (type == PP_OD_EDIT_VDDGFX_OFFSET)) 790 tmp_str++; 791 while (isspace(*++tmp_str)); 792 793 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 794 if (strlen(sub_str) == 0) 795 continue; 796 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 797 if (ret) 798 return -EINVAL; 799 parameter_size++; 800 801 if (!tmp_str) 802 break; 803 804 while (isspace(*tmp_str)) 805 tmp_str++; 806 } 807 808 ret = pm_runtime_get_sync(ddev->dev); 809 if (ret < 0) { 810 pm_runtime_put_autosuspend(ddev->dev); 811 return ret; 812 } 813 814 if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 815 type, 816 parameter, 817 parameter_size)) 818 goto err_out; 819 820 if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 821 parameter, parameter_size)) 822 goto err_out; 823 824 if (type == PP_OD_COMMIT_DPM_TABLE) { 825 if (amdgpu_dpm_dispatch_task(adev, 826 AMD_PP_TASK_READJUST_POWER_STATE, 827 NULL)) 828 goto err_out; 829 } 830 831 pm_runtime_mark_last_busy(ddev->dev); 832 pm_runtime_put_autosuspend(ddev->dev); 833 834 return count; 835 836 err_out: 837 pm_runtime_mark_last_busy(ddev->dev); 838 pm_runtime_put_autosuspend(ddev->dev); 839 return -EINVAL; 840 } 841 842 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 843 struct device_attribute *attr, 844 char *buf) 845 { 846 struct drm_device *ddev = dev_get_drvdata(dev); 847 struct amdgpu_device *adev = drm_to_adev(ddev); 848 int size = 0; 849 int ret; 850 enum pp_clock_type od_clocks[6] = { 851 OD_SCLK, 852 OD_MCLK, 853 OD_VDDC_CURVE, 854 OD_RANGE, 855 OD_VDDGFX_OFFSET, 856 OD_CCLK, 857 }; 858 uint clk_index; 859 860 if (amdgpu_in_reset(adev)) 861 return -EPERM; 862 if (adev->in_suspend && !adev->in_runpm) 863 return -EPERM; 864 865 ret = pm_runtime_get_sync(ddev->dev); 866 if (ret < 0) { 867 pm_runtime_put_autosuspend(ddev->dev); 868 return ret; 869 } 870 871 for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 872 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 873 if (ret) 874 break; 875 } 876 if (ret == -ENOENT) { 877 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 878 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 879 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 880 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 881 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 882 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 883 } 884 885 if (size == 0) 886 size = sysfs_emit(buf, "\n"); 887 888 pm_runtime_mark_last_busy(ddev->dev); 889 pm_runtime_put_autosuspend(ddev->dev); 890 891 return size; 892 } 893 894 /** 895 * DOC: pp_features 896 * 897 * The amdgpu driver provides a sysfs API for adjusting what powerplay 898 * features to be enabled. The file pp_features is used for this. And 899 * this is only available for Vega10 and later dGPUs. 900 * 901 * Reading back the file will show you the followings: 902 * - Current ppfeature masks 903 * - List of the all supported powerplay features with their naming, 904 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 905 * 906 * To manually enable or disable a specific feature, just set or clear 907 * the corresponding bit from original ppfeature masks and input the 908 * new ppfeature masks. 909 */ 910 static ssize_t amdgpu_set_pp_features(struct device *dev, 911 struct device_attribute *attr, 912 const char *buf, 913 size_t count) 914 { 915 struct drm_device *ddev = dev_get_drvdata(dev); 916 struct amdgpu_device *adev = drm_to_adev(ddev); 917 uint64_t featuremask; 918 int ret; 919 920 if (amdgpu_in_reset(adev)) 921 return -EPERM; 922 if (adev->in_suspend && !adev->in_runpm) 923 return -EPERM; 924 925 ret = kstrtou64(buf, 0, &featuremask); 926 if (ret) 927 return -EINVAL; 928 929 ret = pm_runtime_get_sync(ddev->dev); 930 if (ret < 0) { 931 pm_runtime_put_autosuspend(ddev->dev); 932 return ret; 933 } 934 935 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 936 937 pm_runtime_mark_last_busy(ddev->dev); 938 pm_runtime_put_autosuspend(ddev->dev); 939 940 if (ret) 941 return -EINVAL; 942 943 return count; 944 } 945 946 static ssize_t amdgpu_get_pp_features(struct device *dev, 947 struct device_attribute *attr, 948 char *buf) 949 { 950 struct drm_device *ddev = dev_get_drvdata(dev); 951 struct amdgpu_device *adev = drm_to_adev(ddev); 952 ssize_t size; 953 int ret; 954 955 if (amdgpu_in_reset(adev)) 956 return -EPERM; 957 if (adev->in_suspend && !adev->in_runpm) 958 return -EPERM; 959 960 ret = pm_runtime_get_sync(ddev->dev); 961 if (ret < 0) { 962 pm_runtime_put_autosuspend(ddev->dev); 963 return ret; 964 } 965 966 size = amdgpu_dpm_get_ppfeature_status(adev, buf); 967 if (size <= 0) 968 size = sysfs_emit(buf, "\n"); 969 970 pm_runtime_mark_last_busy(ddev->dev); 971 pm_runtime_put_autosuspend(ddev->dev); 972 973 return size; 974 } 975 976 /** 977 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 978 * 979 * The amdgpu driver provides a sysfs API for adjusting what power levels 980 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 981 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 982 * this. 983 * 984 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 985 * Vega10 and later ASICs. 986 * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 987 * 988 * Reading back the files will show you the available power levels within 989 * the power state and the clock information for those levels. 990 * 991 * To manually adjust these states, first select manual using 992 * power_dpm_force_performance_level. 993 * Secondly, enter a new value for each level by inputing a string that 994 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 995 * E.g., 996 * 997 * .. code-block:: bash 998 * 999 * echo "4 5 6" > pp_dpm_sclk 1000 * 1001 * will enable sclk levels 4, 5, and 6. 1002 * 1003 * NOTE: change to the dcefclk max dpm level is not supported now 1004 */ 1005 1006 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 1007 enum pp_clock_type type, 1008 char *buf) 1009 { 1010 struct drm_device *ddev = dev_get_drvdata(dev); 1011 struct amdgpu_device *adev = drm_to_adev(ddev); 1012 int size = 0; 1013 int ret = 0; 1014 1015 if (amdgpu_in_reset(adev)) 1016 return -EPERM; 1017 if (adev->in_suspend && !adev->in_runpm) 1018 return -EPERM; 1019 1020 ret = pm_runtime_get_sync(ddev->dev); 1021 if (ret < 0) { 1022 pm_runtime_put_autosuspend(ddev->dev); 1023 return ret; 1024 } 1025 1026 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1027 if (ret == -ENOENT) 1028 size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1029 1030 if (size == 0) 1031 size = sysfs_emit(buf, "\n"); 1032 1033 pm_runtime_mark_last_busy(ddev->dev); 1034 pm_runtime_put_autosuspend(ddev->dev); 1035 1036 return size; 1037 } 1038 1039 /* 1040 * Worst case: 32 bits individually specified, in octal at 12 characters 1041 * per line (+1 for \n). 1042 */ 1043 #define AMDGPU_MASK_BUF_MAX (32 * 13) 1044 1045 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1046 { 1047 int ret; 1048 unsigned long level; 1049 char *sub_str = NULL; 1050 char *tmp; 1051 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1052 const char delimiter[3] = {' ', '\n', '\0'}; 1053 size_t bytes; 1054 1055 *mask = 0; 1056 1057 bytes = min(count, sizeof(buf_cpy) - 1); 1058 memcpy(buf_cpy, buf, bytes); 1059 buf_cpy[bytes] = '\0'; 1060 tmp = buf_cpy; 1061 while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1062 if (strlen(sub_str)) { 1063 ret = kstrtoul(sub_str, 0, &level); 1064 if (ret || level > 31) 1065 return -EINVAL; 1066 *mask |= 1 << level; 1067 } else 1068 break; 1069 } 1070 1071 return 0; 1072 } 1073 1074 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 1075 enum pp_clock_type type, 1076 const char *buf, 1077 size_t count) 1078 { 1079 struct drm_device *ddev = dev_get_drvdata(dev); 1080 struct amdgpu_device *adev = drm_to_adev(ddev); 1081 int ret; 1082 uint32_t mask = 0; 1083 1084 if (amdgpu_in_reset(adev)) 1085 return -EPERM; 1086 if (adev->in_suspend && !adev->in_runpm) 1087 return -EPERM; 1088 1089 ret = amdgpu_read_mask(buf, count, &mask); 1090 if (ret) 1091 return ret; 1092 1093 ret = pm_runtime_get_sync(ddev->dev); 1094 if (ret < 0) { 1095 pm_runtime_put_autosuspend(ddev->dev); 1096 return ret; 1097 } 1098 1099 ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1100 1101 pm_runtime_mark_last_busy(ddev->dev); 1102 pm_runtime_put_autosuspend(ddev->dev); 1103 1104 if (ret) 1105 return -EINVAL; 1106 1107 return count; 1108 } 1109 1110 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 1111 struct device_attribute *attr, 1112 char *buf) 1113 { 1114 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 1115 } 1116 1117 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 1118 struct device_attribute *attr, 1119 const char *buf, 1120 size_t count) 1121 { 1122 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 1123 } 1124 1125 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1126 struct device_attribute *attr, 1127 char *buf) 1128 { 1129 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1130 } 1131 1132 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1133 struct device_attribute *attr, 1134 const char *buf, 1135 size_t count) 1136 { 1137 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1138 } 1139 1140 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1141 struct device_attribute *attr, 1142 char *buf) 1143 { 1144 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1145 } 1146 1147 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1148 struct device_attribute *attr, 1149 const char *buf, 1150 size_t count) 1151 { 1152 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1153 } 1154 1155 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1156 struct device_attribute *attr, 1157 char *buf) 1158 { 1159 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1160 } 1161 1162 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1163 struct device_attribute *attr, 1164 const char *buf, 1165 size_t count) 1166 { 1167 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1168 } 1169 1170 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 1171 struct device_attribute *attr, 1172 char *buf) 1173 { 1174 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 1175 } 1176 1177 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 1178 struct device_attribute *attr, 1179 const char *buf, 1180 size_t count) 1181 { 1182 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 1183 } 1184 1185 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 1186 struct device_attribute *attr, 1187 char *buf) 1188 { 1189 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 1190 } 1191 1192 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 1193 struct device_attribute *attr, 1194 const char *buf, 1195 size_t count) 1196 { 1197 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 1198 } 1199 1200 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1201 struct device_attribute *attr, 1202 char *buf) 1203 { 1204 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1205 } 1206 1207 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1208 struct device_attribute *attr, 1209 const char *buf, 1210 size_t count) 1211 { 1212 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1213 } 1214 1215 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1216 struct device_attribute *attr, 1217 char *buf) 1218 { 1219 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1220 } 1221 1222 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1223 struct device_attribute *attr, 1224 const char *buf, 1225 size_t count) 1226 { 1227 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1228 } 1229 1230 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1231 struct device_attribute *attr, 1232 char *buf) 1233 { 1234 struct drm_device *ddev = dev_get_drvdata(dev); 1235 struct amdgpu_device *adev = drm_to_adev(ddev); 1236 uint32_t value = 0; 1237 int ret; 1238 1239 if (amdgpu_in_reset(adev)) 1240 return -EPERM; 1241 if (adev->in_suspend && !adev->in_runpm) 1242 return -EPERM; 1243 1244 ret = pm_runtime_get_sync(ddev->dev); 1245 if (ret < 0) { 1246 pm_runtime_put_autosuspend(ddev->dev); 1247 return ret; 1248 } 1249 1250 value = amdgpu_dpm_get_sclk_od(adev); 1251 1252 pm_runtime_mark_last_busy(ddev->dev); 1253 pm_runtime_put_autosuspend(ddev->dev); 1254 1255 return sysfs_emit(buf, "%d\n", value); 1256 } 1257 1258 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1259 struct device_attribute *attr, 1260 const char *buf, 1261 size_t count) 1262 { 1263 struct drm_device *ddev = dev_get_drvdata(dev); 1264 struct amdgpu_device *adev = drm_to_adev(ddev); 1265 int ret; 1266 long int value; 1267 1268 if (amdgpu_in_reset(adev)) 1269 return -EPERM; 1270 if (adev->in_suspend && !adev->in_runpm) 1271 return -EPERM; 1272 1273 ret = kstrtol(buf, 0, &value); 1274 1275 if (ret) 1276 return -EINVAL; 1277 1278 ret = pm_runtime_get_sync(ddev->dev); 1279 if (ret < 0) { 1280 pm_runtime_put_autosuspend(ddev->dev); 1281 return ret; 1282 } 1283 1284 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1285 1286 pm_runtime_mark_last_busy(ddev->dev); 1287 pm_runtime_put_autosuspend(ddev->dev); 1288 1289 return count; 1290 } 1291 1292 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1293 struct device_attribute *attr, 1294 char *buf) 1295 { 1296 struct drm_device *ddev = dev_get_drvdata(dev); 1297 struct amdgpu_device *adev = drm_to_adev(ddev); 1298 uint32_t value = 0; 1299 int ret; 1300 1301 if (amdgpu_in_reset(adev)) 1302 return -EPERM; 1303 if (adev->in_suspend && !adev->in_runpm) 1304 return -EPERM; 1305 1306 ret = pm_runtime_get_sync(ddev->dev); 1307 if (ret < 0) { 1308 pm_runtime_put_autosuspend(ddev->dev); 1309 return ret; 1310 } 1311 1312 value = amdgpu_dpm_get_mclk_od(adev); 1313 1314 pm_runtime_mark_last_busy(ddev->dev); 1315 pm_runtime_put_autosuspend(ddev->dev); 1316 1317 return sysfs_emit(buf, "%d\n", value); 1318 } 1319 1320 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1321 struct device_attribute *attr, 1322 const char *buf, 1323 size_t count) 1324 { 1325 struct drm_device *ddev = dev_get_drvdata(dev); 1326 struct amdgpu_device *adev = drm_to_adev(ddev); 1327 int ret; 1328 long int value; 1329 1330 if (amdgpu_in_reset(adev)) 1331 return -EPERM; 1332 if (adev->in_suspend && !adev->in_runpm) 1333 return -EPERM; 1334 1335 ret = kstrtol(buf, 0, &value); 1336 1337 if (ret) 1338 return -EINVAL; 1339 1340 ret = pm_runtime_get_sync(ddev->dev); 1341 if (ret < 0) { 1342 pm_runtime_put_autosuspend(ddev->dev); 1343 return ret; 1344 } 1345 1346 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1347 1348 pm_runtime_mark_last_busy(ddev->dev); 1349 pm_runtime_put_autosuspend(ddev->dev); 1350 1351 return count; 1352 } 1353 1354 /** 1355 * DOC: pp_power_profile_mode 1356 * 1357 * The amdgpu driver provides a sysfs API for adjusting the heuristics 1358 * related to switching between power levels in a power state. The file 1359 * pp_power_profile_mode is used for this. 1360 * 1361 * Reading this file outputs a list of all of the predefined power profiles 1362 * and the relevant heuristics settings for that profile. 1363 * 1364 * To select a profile or create a custom profile, first select manual using 1365 * power_dpm_force_performance_level. Writing the number of a predefined 1366 * profile to pp_power_profile_mode will enable those heuristics. To 1367 * create a custom set of heuristics, write a string of numbers to the file 1368 * starting with the number of the custom profile along with a setting 1369 * for each heuristic parameter. Due to differences across asic families 1370 * the heuristic parameters vary from family to family. 1371 * 1372 */ 1373 1374 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1375 struct device_attribute *attr, 1376 char *buf) 1377 { 1378 struct drm_device *ddev = dev_get_drvdata(dev); 1379 struct amdgpu_device *adev = drm_to_adev(ddev); 1380 ssize_t size; 1381 int ret; 1382 1383 if (amdgpu_in_reset(adev)) 1384 return -EPERM; 1385 if (adev->in_suspend && !adev->in_runpm) 1386 return -EPERM; 1387 1388 ret = pm_runtime_get_sync(ddev->dev); 1389 if (ret < 0) { 1390 pm_runtime_put_autosuspend(ddev->dev); 1391 return ret; 1392 } 1393 1394 size = amdgpu_dpm_get_power_profile_mode(adev, buf); 1395 if (size <= 0) 1396 size = sysfs_emit(buf, "\n"); 1397 1398 pm_runtime_mark_last_busy(ddev->dev); 1399 pm_runtime_put_autosuspend(ddev->dev); 1400 1401 return size; 1402 } 1403 1404 1405 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1406 struct device_attribute *attr, 1407 const char *buf, 1408 size_t count) 1409 { 1410 int ret; 1411 struct drm_device *ddev = dev_get_drvdata(dev); 1412 struct amdgpu_device *adev = drm_to_adev(ddev); 1413 uint32_t parameter_size = 0; 1414 long parameter[64]; 1415 char *sub_str, buf_cpy[128]; 1416 char *tmp_str; 1417 uint32_t i = 0; 1418 char tmp[2]; 1419 long int profile_mode = 0; 1420 const char delimiter[3] = {' ', '\n', '\0'}; 1421 1422 if (amdgpu_in_reset(adev)) 1423 return -EPERM; 1424 if (adev->in_suspend && !adev->in_runpm) 1425 return -EPERM; 1426 1427 tmp[0] = *(buf); 1428 tmp[1] = '\0'; 1429 ret = kstrtol(tmp, 0, &profile_mode); 1430 if (ret) 1431 return -EINVAL; 1432 1433 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1434 if (count < 2 || count > 127) 1435 return -EINVAL; 1436 while (isspace(*++buf)) 1437 i++; 1438 memcpy(buf_cpy, buf, count-i); 1439 tmp_str = buf_cpy; 1440 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1441 if (strlen(sub_str) == 0) 1442 continue; 1443 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1444 if (ret) 1445 return -EINVAL; 1446 parameter_size++; 1447 while (isspace(*tmp_str)) 1448 tmp_str++; 1449 } 1450 } 1451 parameter[parameter_size] = profile_mode; 1452 1453 ret = pm_runtime_get_sync(ddev->dev); 1454 if (ret < 0) { 1455 pm_runtime_put_autosuspend(ddev->dev); 1456 return ret; 1457 } 1458 1459 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1460 1461 pm_runtime_mark_last_busy(ddev->dev); 1462 pm_runtime_put_autosuspend(ddev->dev); 1463 1464 if (!ret) 1465 return count; 1466 1467 return -EINVAL; 1468 } 1469 1470 /** 1471 * DOC: gpu_busy_percent 1472 * 1473 * The amdgpu driver provides a sysfs API for reading how busy the GPU 1474 * is as a percentage. The file gpu_busy_percent is used for this. 1475 * The SMU firmware computes a percentage of load based on the 1476 * aggregate activity level in the IP cores. 1477 */ 1478 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1479 struct device_attribute *attr, 1480 char *buf) 1481 { 1482 struct drm_device *ddev = dev_get_drvdata(dev); 1483 struct amdgpu_device *adev = drm_to_adev(ddev); 1484 int r, value, size = sizeof(value); 1485 1486 if (amdgpu_in_reset(adev)) 1487 return -EPERM; 1488 if (adev->in_suspend && !adev->in_runpm) 1489 return -EPERM; 1490 1491 r = pm_runtime_get_sync(ddev->dev); 1492 if (r < 0) { 1493 pm_runtime_put_autosuspend(ddev->dev); 1494 return r; 1495 } 1496 1497 /* read the IP busy sensor */ 1498 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, 1499 (void *)&value, &size); 1500 1501 pm_runtime_mark_last_busy(ddev->dev); 1502 pm_runtime_put_autosuspend(ddev->dev); 1503 1504 if (r) 1505 return r; 1506 1507 return sysfs_emit(buf, "%d\n", value); 1508 } 1509 1510 /** 1511 * DOC: mem_busy_percent 1512 * 1513 * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1514 * is as a percentage. The file mem_busy_percent is used for this. 1515 * The SMU firmware computes a percentage of load based on the 1516 * aggregate activity level in the IP cores. 1517 */ 1518 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1519 struct device_attribute *attr, 1520 char *buf) 1521 { 1522 struct drm_device *ddev = dev_get_drvdata(dev); 1523 struct amdgpu_device *adev = drm_to_adev(ddev); 1524 int r, value, size = sizeof(value); 1525 1526 if (amdgpu_in_reset(adev)) 1527 return -EPERM; 1528 if (adev->in_suspend && !adev->in_runpm) 1529 return -EPERM; 1530 1531 r = pm_runtime_get_sync(ddev->dev); 1532 if (r < 0) { 1533 pm_runtime_put_autosuspend(ddev->dev); 1534 return r; 1535 } 1536 1537 /* read the IP busy sensor */ 1538 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, 1539 (void *)&value, &size); 1540 1541 pm_runtime_mark_last_busy(ddev->dev); 1542 pm_runtime_put_autosuspend(ddev->dev); 1543 1544 if (r) 1545 return r; 1546 1547 return sysfs_emit(buf, "%d\n", value); 1548 } 1549 1550 /** 1551 * DOC: pcie_bw 1552 * 1553 * The amdgpu driver provides a sysfs API for estimating how much data 1554 * has been received and sent by the GPU in the last second through PCIe. 1555 * The file pcie_bw is used for this. 1556 * The Perf counters count the number of received and sent messages and return 1557 * those values, as well as the maximum payload size of a PCIe packet (mps). 1558 * Note that it is not possible to easily and quickly obtain the size of each 1559 * packet transmitted, so we output the max payload size (mps) to allow for 1560 * quick estimation of the PCIe bandwidth usage 1561 */ 1562 static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1563 struct device_attribute *attr, 1564 char *buf) 1565 { 1566 struct drm_device *ddev = dev_get_drvdata(dev); 1567 struct amdgpu_device *adev = drm_to_adev(ddev); 1568 uint64_t count0 = 0, count1 = 0; 1569 int ret; 1570 1571 if (amdgpu_in_reset(adev)) 1572 return -EPERM; 1573 if (adev->in_suspend && !adev->in_runpm) 1574 return -EPERM; 1575 1576 if (adev->flags & AMD_IS_APU) 1577 return -ENODATA; 1578 1579 if (!adev->asic_funcs->get_pcie_usage) 1580 return -ENODATA; 1581 1582 ret = pm_runtime_get_sync(ddev->dev); 1583 if (ret < 0) { 1584 pm_runtime_put_autosuspend(ddev->dev); 1585 return ret; 1586 } 1587 1588 amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1589 1590 pm_runtime_mark_last_busy(ddev->dev); 1591 pm_runtime_put_autosuspend(ddev->dev); 1592 1593 return sysfs_emit(buf, "%llu %llu %i\n", 1594 count0, count1, pcie_get_mps(adev->pdev)); 1595 } 1596 1597 /** 1598 * DOC: unique_id 1599 * 1600 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1601 * The file unique_id is used for this. 1602 * This will provide a Unique ID that will persist from machine to machine 1603 * 1604 * NOTE: This will only work for GFX9 and newer. This file will be absent 1605 * on unsupported ASICs (GFX8 and older) 1606 */ 1607 static ssize_t amdgpu_get_unique_id(struct device *dev, 1608 struct device_attribute *attr, 1609 char *buf) 1610 { 1611 struct drm_device *ddev = dev_get_drvdata(dev); 1612 struct amdgpu_device *adev = drm_to_adev(ddev); 1613 1614 if (amdgpu_in_reset(adev)) 1615 return -EPERM; 1616 if (adev->in_suspend && !adev->in_runpm) 1617 return -EPERM; 1618 1619 if (adev->unique_id) 1620 return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1621 1622 return 0; 1623 } 1624 1625 /** 1626 * DOC: thermal_throttling_logging 1627 * 1628 * Thermal throttling pulls down the clock frequency and thus the performance. 1629 * It's an useful mechanism to protect the chip from overheating. Since it 1630 * impacts performance, the user controls whether it is enabled and if so, 1631 * the log frequency. 1632 * 1633 * Reading back the file shows you the status(enabled or disabled) and 1634 * the interval(in seconds) between each thermal logging. 1635 * 1636 * Writing an integer to the file, sets a new logging interval, in seconds. 1637 * The value should be between 1 and 3600. If the value is less than 1, 1638 * thermal logging is disabled. Values greater than 3600 are ignored. 1639 */ 1640 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1641 struct device_attribute *attr, 1642 char *buf) 1643 { 1644 struct drm_device *ddev = dev_get_drvdata(dev); 1645 struct amdgpu_device *adev = drm_to_adev(ddev); 1646 1647 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 1648 adev_to_drm(adev)->unique, 1649 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1650 adev->throttling_logging_rs.interval / HZ + 1); 1651 } 1652 1653 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1654 struct device_attribute *attr, 1655 const char *buf, 1656 size_t count) 1657 { 1658 struct drm_device *ddev = dev_get_drvdata(dev); 1659 struct amdgpu_device *adev = drm_to_adev(ddev); 1660 long throttling_logging_interval; 1661 unsigned long flags; 1662 int ret = 0; 1663 1664 ret = kstrtol(buf, 0, &throttling_logging_interval); 1665 if (ret) 1666 return ret; 1667 1668 if (throttling_logging_interval > 3600) 1669 return -EINVAL; 1670 1671 if (throttling_logging_interval > 0) { 1672 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1673 /* 1674 * Reset the ratelimit timer internals. 1675 * This can effectively restart the timer. 1676 */ 1677 adev->throttling_logging_rs.interval = 1678 (throttling_logging_interval - 1) * HZ; 1679 adev->throttling_logging_rs.begin = 0; 1680 adev->throttling_logging_rs.printed = 0; 1681 adev->throttling_logging_rs.missed = 0; 1682 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1683 1684 atomic_set(&adev->throttling_logging_enabled, 1); 1685 } else { 1686 atomic_set(&adev->throttling_logging_enabled, 0); 1687 } 1688 1689 return count; 1690 } 1691 1692 /** 1693 * DOC: gpu_metrics 1694 * 1695 * The amdgpu driver provides a sysfs API for retrieving current gpu 1696 * metrics data. The file gpu_metrics is used for this. Reading the 1697 * file will dump all the current gpu metrics data. 1698 * 1699 * These data include temperature, frequency, engines utilization, 1700 * power consume, throttler status, fan speed and cpu core statistics( 1701 * available for APU only). That's it will give a snapshot of all sensors 1702 * at the same time. 1703 */ 1704 static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1705 struct device_attribute *attr, 1706 char *buf) 1707 { 1708 struct drm_device *ddev = dev_get_drvdata(dev); 1709 struct amdgpu_device *adev = drm_to_adev(ddev); 1710 void *gpu_metrics; 1711 ssize_t size = 0; 1712 int ret; 1713 1714 if (amdgpu_in_reset(adev)) 1715 return -EPERM; 1716 if (adev->in_suspend && !adev->in_runpm) 1717 return -EPERM; 1718 1719 ret = pm_runtime_get_sync(ddev->dev); 1720 if (ret < 0) { 1721 pm_runtime_put_autosuspend(ddev->dev); 1722 return ret; 1723 } 1724 1725 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1726 if (size <= 0) 1727 goto out; 1728 1729 if (size >= PAGE_SIZE) 1730 size = PAGE_SIZE - 1; 1731 1732 memcpy(buf, gpu_metrics, size); 1733 1734 out: 1735 pm_runtime_mark_last_busy(ddev->dev); 1736 pm_runtime_put_autosuspend(ddev->dev); 1737 1738 return size; 1739 } 1740 1741 static int amdgpu_device_read_powershift(struct amdgpu_device *adev, 1742 uint32_t *ss_power, bool dgpu_share) 1743 { 1744 struct drm_device *ddev = adev_to_drm(adev); 1745 uint32_t size; 1746 int r = 0; 1747 1748 if (amdgpu_in_reset(adev)) 1749 return -EPERM; 1750 if (adev->in_suspend && !adev->in_runpm) 1751 return -EPERM; 1752 1753 r = pm_runtime_get_sync(ddev->dev); 1754 if (r < 0) { 1755 pm_runtime_put_autosuspend(ddev->dev); 1756 return r; 1757 } 1758 1759 if (dgpu_share) 1760 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1761 (void *)ss_power, &size); 1762 else 1763 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1764 (void *)ss_power, &size); 1765 1766 pm_runtime_mark_last_busy(ddev->dev); 1767 pm_runtime_put_autosuspend(ddev->dev); 1768 return r; 1769 } 1770 1771 static int amdgpu_show_powershift_percent(struct device *dev, 1772 char *buf, bool dgpu_share) 1773 { 1774 struct drm_device *ddev = dev_get_drvdata(dev); 1775 struct amdgpu_device *adev = drm_to_adev(ddev); 1776 uint32_t ss_power; 1777 int r = 0, i; 1778 1779 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1780 if (r == -EOPNOTSUPP) { 1781 /* sensor not available on dGPU, try to read from APU */ 1782 adev = NULL; 1783 mutex_lock(&mgpu_info.mutex); 1784 for (i = 0; i < mgpu_info.num_gpu; i++) { 1785 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1786 adev = mgpu_info.gpu_ins[i].adev; 1787 break; 1788 } 1789 } 1790 mutex_unlock(&mgpu_info.mutex); 1791 if (adev) 1792 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1793 } 1794 1795 if (!r) 1796 r = sysfs_emit(buf, "%u%%\n", ss_power); 1797 1798 return r; 1799 } 1800 /** 1801 * DOC: smartshift_apu_power 1802 * 1803 * The amdgpu driver provides a sysfs API for reporting APU power 1804 * shift in percentage if platform supports smartshift. Value 0 means that 1805 * there is no powershift and values between [1-100] means that the power 1806 * is shifted to APU, the percentage of boost is with respect to APU power 1807 * limit on the platform. 1808 */ 1809 1810 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1811 char *buf) 1812 { 1813 return amdgpu_show_powershift_percent(dev, buf, false); 1814 } 1815 1816 /** 1817 * DOC: smartshift_dgpu_power 1818 * 1819 * The amdgpu driver provides a sysfs API for reporting dGPU power 1820 * shift in percentage if platform supports smartshift. Value 0 means that 1821 * there is no powershift and values between [1-100] means that the power is 1822 * shifted to dGPU, the percentage of boost is with respect to dGPU power 1823 * limit on the platform. 1824 */ 1825 1826 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1827 char *buf) 1828 { 1829 return amdgpu_show_powershift_percent(dev, buf, true); 1830 } 1831 1832 /** 1833 * DOC: smartshift_bias 1834 * 1835 * The amdgpu driver provides a sysfs API for reporting the 1836 * smartshift(SS2.0) bias level. The value ranges from -100 to 100 1837 * and the default is 0. -100 sets maximum preference to APU 1838 * and 100 sets max perference to dGPU. 1839 */ 1840 1841 static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 1842 struct device_attribute *attr, 1843 char *buf) 1844 { 1845 int r = 0; 1846 1847 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 1848 1849 return r; 1850 } 1851 1852 static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 1853 struct device_attribute *attr, 1854 const char *buf, size_t count) 1855 { 1856 struct drm_device *ddev = dev_get_drvdata(dev); 1857 struct amdgpu_device *adev = drm_to_adev(ddev); 1858 int r = 0; 1859 int bias = 0; 1860 1861 if (amdgpu_in_reset(adev)) 1862 return -EPERM; 1863 if (adev->in_suspend && !adev->in_runpm) 1864 return -EPERM; 1865 1866 r = pm_runtime_get_sync(ddev->dev); 1867 if (r < 0) { 1868 pm_runtime_put_autosuspend(ddev->dev); 1869 return r; 1870 } 1871 1872 r = kstrtoint(buf, 10, &bias); 1873 if (r) 1874 goto out; 1875 1876 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 1877 bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 1878 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 1879 bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 1880 1881 amdgpu_smartshift_bias = bias; 1882 r = count; 1883 1884 /* TODO: update bias level with SMU message */ 1885 1886 out: 1887 pm_runtime_mark_last_busy(ddev->dev); 1888 pm_runtime_put_autosuspend(ddev->dev); 1889 return r; 1890 } 1891 1892 1893 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1894 uint32_t mask, enum amdgpu_device_attr_states *states) 1895 { 1896 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1897 *states = ATTR_STATE_UNSUPPORTED; 1898 1899 return 0; 1900 } 1901 1902 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1903 uint32_t mask, enum amdgpu_device_attr_states *states) 1904 { 1905 uint32_t ss_power, size; 1906 1907 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1908 *states = ATTR_STATE_UNSUPPORTED; 1909 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1910 (void *)&ss_power, &size)) 1911 *states = ATTR_STATE_UNSUPPORTED; 1912 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1913 (void *)&ss_power, &size)) 1914 *states = ATTR_STATE_UNSUPPORTED; 1915 1916 return 0; 1917 } 1918 1919 static struct amdgpu_device_attr amdgpu_device_attrs[] = { 1920 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1921 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1922 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1923 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1924 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1925 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1926 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1927 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1928 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1929 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1930 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1931 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1932 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1933 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1934 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 1935 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 1936 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1937 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 1938 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1939 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1940 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 1941 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1942 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1943 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1944 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1945 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 1946 .attr_update = ss_power_attr_update), 1947 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 1948 .attr_update = ss_power_attr_update), 1949 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 1950 .attr_update = ss_bias_attr_update), 1951 }; 1952 1953 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1954 uint32_t mask, enum amdgpu_device_attr_states *states) 1955 { 1956 struct device_attribute *dev_attr = &attr->dev_attr; 1957 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 1958 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 1959 const char *attr_name = dev_attr->attr.name; 1960 1961 if (!(attr->flags & mask)) { 1962 *states = ATTR_STATE_UNSUPPORTED; 1963 return 0; 1964 } 1965 1966 #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 1967 1968 if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 1969 if (gc_ver < IP_VERSION(9, 0, 0)) 1970 *states = ATTR_STATE_UNSUPPORTED; 1971 } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 1972 if (gc_ver < IP_VERSION(9, 0, 0) || 1973 gc_ver == IP_VERSION(9, 4, 1) || 1974 gc_ver == IP_VERSION(9, 4, 2)) 1975 *states = ATTR_STATE_UNSUPPORTED; 1976 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 1977 if (mp1_ver < IP_VERSION(10, 0, 0)) 1978 *states = ATTR_STATE_UNSUPPORTED; 1979 } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 1980 *states = ATTR_STATE_UNSUPPORTED; 1981 if (amdgpu_dpm_is_overdrive_supported(adev)) 1982 *states = ATTR_STATE_SUPPORTED; 1983 } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 1984 if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1)) 1985 *states = ATTR_STATE_UNSUPPORTED; 1986 } else if (DEVICE_ATTR_IS(pcie_bw)) { 1987 /* PCIe Perf counters won't work on APU nodes */ 1988 if (adev->flags & AMD_IS_APU) 1989 *states = ATTR_STATE_UNSUPPORTED; 1990 } else if (DEVICE_ATTR_IS(unique_id)) { 1991 switch (gc_ver) { 1992 case IP_VERSION(9, 0, 1): 1993 case IP_VERSION(9, 4, 0): 1994 case IP_VERSION(9, 4, 1): 1995 case IP_VERSION(9, 4, 2): 1996 case IP_VERSION(10, 3, 0): 1997 case IP_VERSION(11, 0, 0): 1998 case IP_VERSION(11, 0, 1): 1999 case IP_VERSION(11, 0, 2): 2000 case IP_VERSION(11, 0, 3): 2001 *states = ATTR_STATE_SUPPORTED; 2002 break; 2003 default: 2004 *states = ATTR_STATE_UNSUPPORTED; 2005 } 2006 } else if (DEVICE_ATTR_IS(pp_features)) { 2007 if (adev->flags & AMD_IS_APU || gc_ver < IP_VERSION(9, 0, 0)) 2008 *states = ATTR_STATE_UNSUPPORTED; 2009 } else if (DEVICE_ATTR_IS(gpu_metrics)) { 2010 if (gc_ver < IP_VERSION(9, 1, 0)) 2011 *states = ATTR_STATE_UNSUPPORTED; 2012 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 2013 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2014 gc_ver == IP_VERSION(10, 3, 0) || 2015 gc_ver == IP_VERSION(10, 1, 2) || 2016 gc_ver == IP_VERSION(11, 0, 0) || 2017 gc_ver == IP_VERSION(11, 0, 2) || 2018 gc_ver == IP_VERSION(11, 0, 3))) 2019 *states = ATTR_STATE_UNSUPPORTED; 2020 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 2021 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2022 gc_ver == IP_VERSION(10, 3, 0) || 2023 gc_ver == IP_VERSION(10, 1, 2) || 2024 gc_ver == IP_VERSION(11, 0, 0) || 2025 gc_ver == IP_VERSION(11, 0, 2) || 2026 gc_ver == IP_VERSION(11, 0, 3))) 2027 *states = ATTR_STATE_UNSUPPORTED; 2028 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 2029 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2030 *states = ATTR_STATE_UNSUPPORTED; 2031 else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev)) 2032 *states = ATTR_STATE_UNSUPPORTED; 2033 } 2034 2035 switch (gc_ver) { 2036 case IP_VERSION(9, 4, 1): 2037 case IP_VERSION(9, 4, 2): 2038 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2039 if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2040 DEVICE_ATTR_IS(pp_dpm_socclk) || 2041 DEVICE_ATTR_IS(pp_dpm_fclk)) { 2042 dev_attr->attr.mode &= ~S_IWUGO; 2043 dev_attr->store = NULL; 2044 } 2045 break; 2046 case IP_VERSION(10, 3, 0): 2047 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 2048 amdgpu_sriov_vf(adev)) { 2049 dev_attr->attr.mode &= ~0222; 2050 dev_attr->store = NULL; 2051 } 2052 break; 2053 default: 2054 break; 2055 } 2056 2057 if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2058 /* SMU MP1 does not support dcefclk level setting */ 2059 if (gc_ver >= IP_VERSION(10, 0, 0)) { 2060 dev_attr->attr.mode &= ~S_IWUGO; 2061 dev_attr->store = NULL; 2062 } 2063 } 2064 2065 /* setting should not be allowed from VF if not in one VF mode */ 2066 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 2067 dev_attr->attr.mode &= ~S_IWUGO; 2068 dev_attr->store = NULL; 2069 } 2070 2071 #undef DEVICE_ATTR_IS 2072 2073 return 0; 2074 } 2075 2076 2077 static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2078 struct amdgpu_device_attr *attr, 2079 uint32_t mask, struct list_head *attr_list) 2080 { 2081 int ret = 0; 2082 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2083 struct amdgpu_device_attr_entry *attr_entry; 2084 struct device_attribute *dev_attr; 2085 const char *name; 2086 2087 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2088 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2089 2090 if (!attr) 2091 return -EINVAL; 2092 2093 dev_attr = &attr->dev_attr; 2094 name = dev_attr->attr.name; 2095 2096 attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2097 2098 ret = attr_update(adev, attr, mask, &attr_states); 2099 if (ret) { 2100 dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2101 name, ret); 2102 return ret; 2103 } 2104 2105 if (attr_states == ATTR_STATE_UNSUPPORTED) 2106 return 0; 2107 2108 ret = device_create_file(adev->dev, dev_attr); 2109 if (ret) { 2110 dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2111 name, ret); 2112 } 2113 2114 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2115 if (!attr_entry) 2116 return -ENOMEM; 2117 2118 attr_entry->attr = attr; 2119 INIT_LIST_HEAD(&attr_entry->entry); 2120 2121 list_add_tail(&attr_entry->entry, attr_list); 2122 2123 return ret; 2124 } 2125 2126 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2127 { 2128 struct device_attribute *dev_attr = &attr->dev_attr; 2129 2130 device_remove_file(adev->dev, dev_attr); 2131 } 2132 2133 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2134 struct list_head *attr_list); 2135 2136 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2137 struct amdgpu_device_attr *attrs, 2138 uint32_t counts, 2139 uint32_t mask, 2140 struct list_head *attr_list) 2141 { 2142 int ret = 0; 2143 uint32_t i = 0; 2144 2145 for (i = 0; i < counts; i++) { 2146 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2147 if (ret) 2148 goto failed; 2149 } 2150 2151 return 0; 2152 2153 failed: 2154 amdgpu_device_attr_remove_groups(adev, attr_list); 2155 2156 return ret; 2157 } 2158 2159 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2160 struct list_head *attr_list) 2161 { 2162 struct amdgpu_device_attr_entry *entry, *entry_tmp; 2163 2164 if (list_empty(attr_list)) 2165 return ; 2166 2167 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2168 amdgpu_device_attr_remove(adev, entry->attr); 2169 list_del(&entry->entry); 2170 kfree(entry); 2171 } 2172 } 2173 2174 static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2175 struct device_attribute *attr, 2176 char *buf) 2177 { 2178 struct amdgpu_device *adev = dev_get_drvdata(dev); 2179 int channel = to_sensor_dev_attr(attr)->index; 2180 int r, temp = 0, size = sizeof(temp); 2181 2182 if (amdgpu_in_reset(adev)) 2183 return -EPERM; 2184 if (adev->in_suspend && !adev->in_runpm) 2185 return -EPERM; 2186 2187 if (channel >= PP_TEMP_MAX) 2188 return -EINVAL; 2189 2190 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2191 if (r < 0) { 2192 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2193 return r; 2194 } 2195 2196 switch (channel) { 2197 case PP_TEMP_JUNCTION: 2198 /* get current junction temperature */ 2199 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2200 (void *)&temp, &size); 2201 break; 2202 case PP_TEMP_EDGE: 2203 /* get current edge temperature */ 2204 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2205 (void *)&temp, &size); 2206 break; 2207 case PP_TEMP_MEM: 2208 /* get current memory temperature */ 2209 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2210 (void *)&temp, &size); 2211 break; 2212 default: 2213 r = -EINVAL; 2214 break; 2215 } 2216 2217 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2218 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2219 2220 if (r) 2221 return r; 2222 2223 return sysfs_emit(buf, "%d\n", temp); 2224 } 2225 2226 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2227 struct device_attribute *attr, 2228 char *buf) 2229 { 2230 struct amdgpu_device *adev = dev_get_drvdata(dev); 2231 int hyst = to_sensor_dev_attr(attr)->index; 2232 int temp; 2233 2234 if (hyst) 2235 temp = adev->pm.dpm.thermal.min_temp; 2236 else 2237 temp = adev->pm.dpm.thermal.max_temp; 2238 2239 return sysfs_emit(buf, "%d\n", temp); 2240 } 2241 2242 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2243 struct device_attribute *attr, 2244 char *buf) 2245 { 2246 struct amdgpu_device *adev = dev_get_drvdata(dev); 2247 int hyst = to_sensor_dev_attr(attr)->index; 2248 int temp; 2249 2250 if (hyst) 2251 temp = adev->pm.dpm.thermal.min_hotspot_temp; 2252 else 2253 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2254 2255 return sysfs_emit(buf, "%d\n", temp); 2256 } 2257 2258 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2259 struct device_attribute *attr, 2260 char *buf) 2261 { 2262 struct amdgpu_device *adev = dev_get_drvdata(dev); 2263 int hyst = to_sensor_dev_attr(attr)->index; 2264 int temp; 2265 2266 if (hyst) 2267 temp = adev->pm.dpm.thermal.min_mem_temp; 2268 else 2269 temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2270 2271 return sysfs_emit(buf, "%d\n", temp); 2272 } 2273 2274 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2275 struct device_attribute *attr, 2276 char *buf) 2277 { 2278 int channel = to_sensor_dev_attr(attr)->index; 2279 2280 if (channel >= PP_TEMP_MAX) 2281 return -EINVAL; 2282 2283 return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2284 } 2285 2286 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2287 struct device_attribute *attr, 2288 char *buf) 2289 { 2290 struct amdgpu_device *adev = dev_get_drvdata(dev); 2291 int channel = to_sensor_dev_attr(attr)->index; 2292 int temp = 0; 2293 2294 if (channel >= PP_TEMP_MAX) 2295 return -EINVAL; 2296 2297 switch (channel) { 2298 case PP_TEMP_JUNCTION: 2299 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2300 break; 2301 case PP_TEMP_EDGE: 2302 temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2303 break; 2304 case PP_TEMP_MEM: 2305 temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2306 break; 2307 } 2308 2309 return sysfs_emit(buf, "%d\n", temp); 2310 } 2311 2312 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2313 struct device_attribute *attr, 2314 char *buf) 2315 { 2316 struct amdgpu_device *adev = dev_get_drvdata(dev); 2317 u32 pwm_mode = 0; 2318 int ret; 2319 2320 if (amdgpu_in_reset(adev)) 2321 return -EPERM; 2322 if (adev->in_suspend && !adev->in_runpm) 2323 return -EPERM; 2324 2325 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2326 if (ret < 0) { 2327 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2328 return ret; 2329 } 2330 2331 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2332 2333 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2334 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2335 2336 if (ret) 2337 return -EINVAL; 2338 2339 return sysfs_emit(buf, "%u\n", pwm_mode); 2340 } 2341 2342 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2343 struct device_attribute *attr, 2344 const char *buf, 2345 size_t count) 2346 { 2347 struct amdgpu_device *adev = dev_get_drvdata(dev); 2348 int err, ret; 2349 int value; 2350 2351 if (amdgpu_in_reset(adev)) 2352 return -EPERM; 2353 if (adev->in_suspend && !adev->in_runpm) 2354 return -EPERM; 2355 2356 err = kstrtoint(buf, 10, &value); 2357 if (err) 2358 return err; 2359 2360 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2361 if (ret < 0) { 2362 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2363 return ret; 2364 } 2365 2366 ret = amdgpu_dpm_set_fan_control_mode(adev, value); 2367 2368 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2369 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2370 2371 if (ret) 2372 return -EINVAL; 2373 2374 return count; 2375 } 2376 2377 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2378 struct device_attribute *attr, 2379 char *buf) 2380 { 2381 return sysfs_emit(buf, "%i\n", 0); 2382 } 2383 2384 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2385 struct device_attribute *attr, 2386 char *buf) 2387 { 2388 return sysfs_emit(buf, "%i\n", 255); 2389 } 2390 2391 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2392 struct device_attribute *attr, 2393 const char *buf, size_t count) 2394 { 2395 struct amdgpu_device *adev = dev_get_drvdata(dev); 2396 int err; 2397 u32 value; 2398 u32 pwm_mode; 2399 2400 if (amdgpu_in_reset(adev)) 2401 return -EPERM; 2402 if (adev->in_suspend && !adev->in_runpm) 2403 return -EPERM; 2404 2405 err = kstrtou32(buf, 10, &value); 2406 if (err) 2407 return err; 2408 2409 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2410 if (err < 0) { 2411 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2412 return err; 2413 } 2414 2415 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2416 if (err) 2417 goto out; 2418 2419 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2420 pr_info("manual fan speed control should be enabled first\n"); 2421 err = -EINVAL; 2422 goto out; 2423 } 2424 2425 err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 2426 2427 out: 2428 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2429 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2430 2431 if (err) 2432 return err; 2433 2434 return count; 2435 } 2436 2437 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2438 struct device_attribute *attr, 2439 char *buf) 2440 { 2441 struct amdgpu_device *adev = dev_get_drvdata(dev); 2442 int err; 2443 u32 speed = 0; 2444 2445 if (amdgpu_in_reset(adev)) 2446 return -EPERM; 2447 if (adev->in_suspend && !adev->in_runpm) 2448 return -EPERM; 2449 2450 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2451 if (err < 0) { 2452 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2453 return err; 2454 } 2455 2456 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2457 2458 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2459 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2460 2461 if (err) 2462 return err; 2463 2464 return sysfs_emit(buf, "%i\n", speed); 2465 } 2466 2467 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2468 struct device_attribute *attr, 2469 char *buf) 2470 { 2471 struct amdgpu_device *adev = dev_get_drvdata(dev); 2472 int err; 2473 u32 speed = 0; 2474 2475 if (amdgpu_in_reset(adev)) 2476 return -EPERM; 2477 if (adev->in_suspend && !adev->in_runpm) 2478 return -EPERM; 2479 2480 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2481 if (err < 0) { 2482 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2483 return err; 2484 } 2485 2486 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2487 2488 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2489 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2490 2491 if (err) 2492 return err; 2493 2494 return sysfs_emit(buf, "%i\n", speed); 2495 } 2496 2497 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2498 struct device_attribute *attr, 2499 char *buf) 2500 { 2501 struct amdgpu_device *adev = dev_get_drvdata(dev); 2502 u32 min_rpm = 0; 2503 u32 size = sizeof(min_rpm); 2504 int r; 2505 2506 if (amdgpu_in_reset(adev)) 2507 return -EPERM; 2508 if (adev->in_suspend && !adev->in_runpm) 2509 return -EPERM; 2510 2511 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2512 if (r < 0) { 2513 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2514 return r; 2515 } 2516 2517 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2518 (void *)&min_rpm, &size); 2519 2520 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2521 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2522 2523 if (r) 2524 return r; 2525 2526 return sysfs_emit(buf, "%d\n", min_rpm); 2527 } 2528 2529 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2530 struct device_attribute *attr, 2531 char *buf) 2532 { 2533 struct amdgpu_device *adev = dev_get_drvdata(dev); 2534 u32 max_rpm = 0; 2535 u32 size = sizeof(max_rpm); 2536 int r; 2537 2538 if (amdgpu_in_reset(adev)) 2539 return -EPERM; 2540 if (adev->in_suspend && !adev->in_runpm) 2541 return -EPERM; 2542 2543 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2544 if (r < 0) { 2545 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2546 return r; 2547 } 2548 2549 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2550 (void *)&max_rpm, &size); 2551 2552 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2553 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2554 2555 if (r) 2556 return r; 2557 2558 return sysfs_emit(buf, "%d\n", max_rpm); 2559 } 2560 2561 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2562 struct device_attribute *attr, 2563 char *buf) 2564 { 2565 struct amdgpu_device *adev = dev_get_drvdata(dev); 2566 int err; 2567 u32 rpm = 0; 2568 2569 if (amdgpu_in_reset(adev)) 2570 return -EPERM; 2571 if (adev->in_suspend && !adev->in_runpm) 2572 return -EPERM; 2573 2574 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2575 if (err < 0) { 2576 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2577 return err; 2578 } 2579 2580 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2581 2582 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2583 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2584 2585 if (err) 2586 return err; 2587 2588 return sysfs_emit(buf, "%i\n", rpm); 2589 } 2590 2591 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2592 struct device_attribute *attr, 2593 const char *buf, size_t count) 2594 { 2595 struct amdgpu_device *adev = dev_get_drvdata(dev); 2596 int err; 2597 u32 value; 2598 u32 pwm_mode; 2599 2600 if (amdgpu_in_reset(adev)) 2601 return -EPERM; 2602 if (adev->in_suspend && !adev->in_runpm) 2603 return -EPERM; 2604 2605 err = kstrtou32(buf, 10, &value); 2606 if (err) 2607 return err; 2608 2609 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2610 if (err < 0) { 2611 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2612 return err; 2613 } 2614 2615 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2616 if (err) 2617 goto out; 2618 2619 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2620 err = -ENODATA; 2621 goto out; 2622 } 2623 2624 err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2625 2626 out: 2627 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2628 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2629 2630 if (err) 2631 return err; 2632 2633 return count; 2634 } 2635 2636 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2637 struct device_attribute *attr, 2638 char *buf) 2639 { 2640 struct amdgpu_device *adev = dev_get_drvdata(dev); 2641 u32 pwm_mode = 0; 2642 int ret; 2643 2644 if (amdgpu_in_reset(adev)) 2645 return -EPERM; 2646 if (adev->in_suspend && !adev->in_runpm) 2647 return -EPERM; 2648 2649 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2650 if (ret < 0) { 2651 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2652 return ret; 2653 } 2654 2655 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2656 2657 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2658 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2659 2660 if (ret) 2661 return -EINVAL; 2662 2663 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2664 } 2665 2666 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2667 struct device_attribute *attr, 2668 const char *buf, 2669 size_t count) 2670 { 2671 struct amdgpu_device *adev = dev_get_drvdata(dev); 2672 int err; 2673 int value; 2674 u32 pwm_mode; 2675 2676 if (amdgpu_in_reset(adev)) 2677 return -EPERM; 2678 if (adev->in_suspend && !adev->in_runpm) 2679 return -EPERM; 2680 2681 err = kstrtoint(buf, 10, &value); 2682 if (err) 2683 return err; 2684 2685 if (value == 0) 2686 pwm_mode = AMD_FAN_CTRL_AUTO; 2687 else if (value == 1) 2688 pwm_mode = AMD_FAN_CTRL_MANUAL; 2689 else 2690 return -EINVAL; 2691 2692 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2693 if (err < 0) { 2694 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2695 return err; 2696 } 2697 2698 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2699 2700 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2701 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2702 2703 if (err) 2704 return -EINVAL; 2705 2706 return count; 2707 } 2708 2709 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2710 struct device_attribute *attr, 2711 char *buf) 2712 { 2713 struct amdgpu_device *adev = dev_get_drvdata(dev); 2714 u32 vddgfx; 2715 int r, size = sizeof(vddgfx); 2716 2717 if (amdgpu_in_reset(adev)) 2718 return -EPERM; 2719 if (adev->in_suspend && !adev->in_runpm) 2720 return -EPERM; 2721 2722 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2723 if (r < 0) { 2724 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2725 return r; 2726 } 2727 2728 /* get the voltage */ 2729 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, 2730 (void *)&vddgfx, &size); 2731 2732 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2733 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2734 2735 if (r) 2736 return r; 2737 2738 return sysfs_emit(buf, "%d\n", vddgfx); 2739 } 2740 2741 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2742 struct device_attribute *attr, 2743 char *buf) 2744 { 2745 return sysfs_emit(buf, "vddgfx\n"); 2746 } 2747 2748 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2749 struct device_attribute *attr, 2750 char *buf) 2751 { 2752 struct amdgpu_device *adev = dev_get_drvdata(dev); 2753 u32 vddnb; 2754 int r, size = sizeof(vddnb); 2755 2756 if (amdgpu_in_reset(adev)) 2757 return -EPERM; 2758 if (adev->in_suspend && !adev->in_runpm) 2759 return -EPERM; 2760 2761 /* only APUs have vddnb */ 2762 if (!(adev->flags & AMD_IS_APU)) 2763 return -EINVAL; 2764 2765 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2766 if (r < 0) { 2767 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2768 return r; 2769 } 2770 2771 /* get the voltage */ 2772 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, 2773 (void *)&vddnb, &size); 2774 2775 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2776 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2777 2778 if (r) 2779 return r; 2780 2781 return sysfs_emit(buf, "%d\n", vddnb); 2782 } 2783 2784 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2785 struct device_attribute *attr, 2786 char *buf) 2787 { 2788 return sysfs_emit(buf, "vddnb\n"); 2789 } 2790 2791 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2792 struct device_attribute *attr, 2793 char *buf) 2794 { 2795 struct amdgpu_device *adev = dev_get_drvdata(dev); 2796 u32 query = 0; 2797 int r, size = sizeof(u32); 2798 unsigned uw; 2799 2800 if (amdgpu_in_reset(adev)) 2801 return -EPERM; 2802 if (adev->in_suspend && !adev->in_runpm) 2803 return -EPERM; 2804 2805 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2806 if (r < 0) { 2807 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2808 return r; 2809 } 2810 2811 /* get the voltage */ 2812 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, 2813 (void *)&query, &size); 2814 2815 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2816 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2817 2818 if (r) 2819 return r; 2820 2821 /* convert to microwatts */ 2822 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2823 2824 return sysfs_emit(buf, "%u\n", uw); 2825 } 2826 2827 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 2828 struct device_attribute *attr, 2829 char *buf) 2830 { 2831 return sysfs_emit(buf, "%i\n", 0); 2832 } 2833 2834 2835 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2836 struct device_attribute *attr, 2837 char *buf, 2838 enum pp_power_limit_level pp_limit_level) 2839 { 2840 struct amdgpu_device *adev = dev_get_drvdata(dev); 2841 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2842 uint32_t limit; 2843 ssize_t size; 2844 int r; 2845 2846 if (amdgpu_in_reset(adev)) 2847 return -EPERM; 2848 if (adev->in_suspend && !adev->in_runpm) 2849 return -EPERM; 2850 2851 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2852 if (r < 0) { 2853 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2854 return r; 2855 } 2856 2857 r = amdgpu_dpm_get_power_limit(adev, &limit, 2858 pp_limit_level, power_type); 2859 2860 if (!r) 2861 size = sysfs_emit(buf, "%u\n", limit * 1000000); 2862 else 2863 size = sysfs_emit(buf, "\n"); 2864 2865 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2866 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2867 2868 return size; 2869 } 2870 2871 2872 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 2873 struct device_attribute *attr, 2874 char *buf) 2875 { 2876 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 2877 2878 } 2879 2880 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 2881 struct device_attribute *attr, 2882 char *buf) 2883 { 2884 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 2885 2886 } 2887 2888 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 2889 struct device_attribute *attr, 2890 char *buf) 2891 { 2892 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 2893 2894 } 2895 2896 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 2897 struct device_attribute *attr, 2898 char *buf) 2899 { 2900 struct amdgpu_device *adev = dev_get_drvdata(dev); 2901 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2902 2903 if (gc_ver == IP_VERSION(10, 3, 1)) 2904 return sysfs_emit(buf, "%s\n", 2905 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 2906 "fastPPT" : "slowPPT"); 2907 else 2908 return sysfs_emit(buf, "PPT\n"); 2909 } 2910 2911 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 2912 struct device_attribute *attr, 2913 const char *buf, 2914 size_t count) 2915 { 2916 struct amdgpu_device *adev = dev_get_drvdata(dev); 2917 int limit_type = to_sensor_dev_attr(attr)->index; 2918 int err; 2919 u32 value; 2920 2921 if (amdgpu_in_reset(adev)) 2922 return -EPERM; 2923 if (adev->in_suspend && !adev->in_runpm) 2924 return -EPERM; 2925 2926 if (amdgpu_sriov_vf(adev)) 2927 return -EINVAL; 2928 2929 err = kstrtou32(buf, 10, &value); 2930 if (err) 2931 return err; 2932 2933 value = value / 1000000; /* convert to Watt */ 2934 value |= limit_type << 24; 2935 2936 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2937 if (err < 0) { 2938 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2939 return err; 2940 } 2941 2942 err = amdgpu_dpm_set_power_limit(adev, value); 2943 2944 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2945 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2946 2947 if (err) 2948 return err; 2949 2950 return count; 2951 } 2952 2953 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 2954 struct device_attribute *attr, 2955 char *buf) 2956 { 2957 struct amdgpu_device *adev = dev_get_drvdata(dev); 2958 uint32_t sclk; 2959 int r, size = sizeof(sclk); 2960 2961 if (amdgpu_in_reset(adev)) 2962 return -EPERM; 2963 if (adev->in_suspend && !adev->in_runpm) 2964 return -EPERM; 2965 2966 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2967 if (r < 0) { 2968 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2969 return r; 2970 } 2971 2972 /* get the sclk */ 2973 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 2974 (void *)&sclk, &size); 2975 2976 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2977 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2978 2979 if (r) 2980 return r; 2981 2982 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 2983 } 2984 2985 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 2986 struct device_attribute *attr, 2987 char *buf) 2988 { 2989 return sysfs_emit(buf, "sclk\n"); 2990 } 2991 2992 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 2993 struct device_attribute *attr, 2994 char *buf) 2995 { 2996 struct amdgpu_device *adev = dev_get_drvdata(dev); 2997 uint32_t mclk; 2998 int r, size = sizeof(mclk); 2999 3000 if (amdgpu_in_reset(adev)) 3001 return -EPERM; 3002 if (adev->in_suspend && !adev->in_runpm) 3003 return -EPERM; 3004 3005 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3006 if (r < 0) { 3007 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3008 return r; 3009 } 3010 3011 /* get the sclk */ 3012 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3013 (void *)&mclk, &size); 3014 3015 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3016 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3017 3018 if (r) 3019 return r; 3020 3021 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3022 } 3023 3024 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3025 struct device_attribute *attr, 3026 char *buf) 3027 { 3028 return sysfs_emit(buf, "mclk\n"); 3029 } 3030 3031 /** 3032 * DOC: hwmon 3033 * 3034 * The amdgpu driver exposes the following sensor interfaces: 3035 * 3036 * - GPU temperature (via the on-die sensor) 3037 * 3038 * - GPU voltage 3039 * 3040 * - Northbridge voltage (APUs only) 3041 * 3042 * - GPU power 3043 * 3044 * - GPU fan 3045 * 3046 * - GPU gfx/compute engine clock 3047 * 3048 * - GPU memory clock (dGPU only) 3049 * 3050 * hwmon interfaces for GPU temperature: 3051 * 3052 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3053 * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3054 * 3055 * - temp[1-3]_label: temperature channel label 3056 * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3057 * 3058 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3059 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3060 * 3061 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3062 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3063 * 3064 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3065 * - these are supported on SOC15 dGPUs only 3066 * 3067 * hwmon interfaces for GPU voltage: 3068 * 3069 * - in0_input: the voltage on the GPU in millivolts 3070 * 3071 * - in1_input: the voltage on the Northbridge in millivolts 3072 * 3073 * hwmon interfaces for GPU power: 3074 * 3075 * - power1_average: average power used by the GPU in microWatts 3076 * 3077 * - power1_cap_min: minimum cap supported in microWatts 3078 * 3079 * - power1_cap_max: maximum cap supported in microWatts 3080 * 3081 * - power1_cap: selected power cap in microWatts 3082 * 3083 * hwmon interfaces for GPU fan: 3084 * 3085 * - pwm1: pulse width modulation fan level (0-255) 3086 * 3087 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3088 * 3089 * - pwm1_min: pulse width modulation fan control minimum level (0) 3090 * 3091 * - pwm1_max: pulse width modulation fan control maximum level (255) 3092 * 3093 * - fan1_min: a minimum value Unit: revolution/min (RPM) 3094 * 3095 * - fan1_max: a maximum value Unit: revolution/max (RPM) 3096 * 3097 * - fan1_input: fan speed in RPM 3098 * 3099 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3100 * 3101 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3102 * 3103 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 3104 * That will get the former one overridden. 3105 * 3106 * hwmon interfaces for GPU clocks: 3107 * 3108 * - freq1_input: the gfx/compute clock in hertz 3109 * 3110 * - freq2_input: the memory clock in hertz 3111 * 3112 * You can use hwmon tools like sensors to view this information on your system. 3113 * 3114 */ 3115 3116 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3117 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3118 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3119 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3120 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3121 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3122 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3123 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3124 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3125 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3126 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3127 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3128 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3129 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3130 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3131 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3132 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3133 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3134 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3135 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3136 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3137 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3138 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3139 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3140 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3141 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3142 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3143 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3144 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3145 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3146 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3147 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 3148 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3149 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3150 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3151 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3152 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3153 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 3154 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3155 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3156 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3157 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3158 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3159 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3160 3161 static struct attribute *hwmon_attributes[] = { 3162 &sensor_dev_attr_temp1_input.dev_attr.attr, 3163 &sensor_dev_attr_temp1_crit.dev_attr.attr, 3164 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3165 &sensor_dev_attr_temp2_input.dev_attr.attr, 3166 &sensor_dev_attr_temp2_crit.dev_attr.attr, 3167 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3168 &sensor_dev_attr_temp3_input.dev_attr.attr, 3169 &sensor_dev_attr_temp3_crit.dev_attr.attr, 3170 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3171 &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3172 &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3173 &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3174 &sensor_dev_attr_temp1_label.dev_attr.attr, 3175 &sensor_dev_attr_temp2_label.dev_attr.attr, 3176 &sensor_dev_attr_temp3_label.dev_attr.attr, 3177 &sensor_dev_attr_pwm1.dev_attr.attr, 3178 &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3179 &sensor_dev_attr_pwm1_min.dev_attr.attr, 3180 &sensor_dev_attr_pwm1_max.dev_attr.attr, 3181 &sensor_dev_attr_fan1_input.dev_attr.attr, 3182 &sensor_dev_attr_fan1_min.dev_attr.attr, 3183 &sensor_dev_attr_fan1_max.dev_attr.attr, 3184 &sensor_dev_attr_fan1_target.dev_attr.attr, 3185 &sensor_dev_attr_fan1_enable.dev_attr.attr, 3186 &sensor_dev_attr_in0_input.dev_attr.attr, 3187 &sensor_dev_attr_in0_label.dev_attr.attr, 3188 &sensor_dev_attr_in1_input.dev_attr.attr, 3189 &sensor_dev_attr_in1_label.dev_attr.attr, 3190 &sensor_dev_attr_power1_average.dev_attr.attr, 3191 &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3192 &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3193 &sensor_dev_attr_power1_cap.dev_attr.attr, 3194 &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3195 &sensor_dev_attr_power1_label.dev_attr.attr, 3196 &sensor_dev_attr_power2_average.dev_attr.attr, 3197 &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3198 &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3199 &sensor_dev_attr_power2_cap.dev_attr.attr, 3200 &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3201 &sensor_dev_attr_power2_label.dev_attr.attr, 3202 &sensor_dev_attr_freq1_input.dev_attr.attr, 3203 &sensor_dev_attr_freq1_label.dev_attr.attr, 3204 &sensor_dev_attr_freq2_input.dev_attr.attr, 3205 &sensor_dev_attr_freq2_label.dev_attr.attr, 3206 NULL 3207 }; 3208 3209 static umode_t hwmon_attributes_visible(struct kobject *kobj, 3210 struct attribute *attr, int index) 3211 { 3212 struct device *dev = kobj_to_dev(kobj); 3213 struct amdgpu_device *adev = dev_get_drvdata(dev); 3214 umode_t effective_mode = attr->mode; 3215 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3216 3217 /* under multi-vf mode, the hwmon attributes are all not supported */ 3218 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) 3219 return 0; 3220 3221 /* under pp one vf mode manage of hwmon attributes is not supported */ 3222 if (amdgpu_sriov_is_pp_one_vf(adev)) 3223 effective_mode &= ~S_IWUSR; 3224 3225 /* Skip fan attributes if fan is not present */ 3226 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3227 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3228 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3229 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3230 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3231 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3232 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3233 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3234 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3235 return 0; 3236 3237 /* Skip fan attributes on APU */ 3238 if ((adev->flags & AMD_IS_APU) && 3239 (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3240 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3241 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3242 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3243 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3244 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3245 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3246 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3247 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3248 return 0; 3249 3250 /* Skip crit temp on APU */ 3251 if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) && 3252 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3253 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3254 return 0; 3255 3256 /* Skip limit attributes if DPM is not enabled */ 3257 if (!adev->pm.dpm_enabled && 3258 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3259 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3260 attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3261 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3262 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3263 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3264 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3265 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3266 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3267 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3268 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3269 return 0; 3270 3271 /* mask fan attributes if we have no bindings for this asic to expose */ 3272 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3273 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3274 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3275 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3276 effective_mode &= ~S_IRUGO; 3277 3278 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3279 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3280 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3281 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3282 effective_mode &= ~S_IWUSR; 3283 3284 /* not implemented yet for GC 10.3.1 APUs */ 3285 if (((adev->family == AMDGPU_FAMILY_SI) || 3286 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)))) && 3287 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3288 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 3289 attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 3290 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3291 return 0; 3292 3293 /* not implemented yet for APUs having <= GC 9.3.0 */ 3294 if (((adev->family == AMDGPU_FAMILY_SI) || 3295 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3296 (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3297 return 0; 3298 3299 /* hide max/min values if we can't both query and manage the fan */ 3300 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3301 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3302 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3303 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3304 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3305 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3306 return 0; 3307 3308 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3309 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3310 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3311 attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3312 return 0; 3313 3314 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3315 adev->family == AMDGPU_FAMILY_KV) && /* not implemented yet */ 3316 (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3317 attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3318 return 0; 3319 3320 /* only APUs have vddnb */ 3321 if (!(adev->flags & AMD_IS_APU) && 3322 (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3323 attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3324 return 0; 3325 3326 /* no mclk on APUs */ 3327 if ((adev->flags & AMD_IS_APU) && 3328 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3329 attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3330 return 0; 3331 3332 /* only SOC15 dGPUs support hotspot and mem temperatures */ 3333 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3334 (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3335 attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3336 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr || 3337 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3338 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3339 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3340 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr || 3341 attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3342 attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3343 attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3344 attr == &sensor_dev_attr_temp3_label.dev_attr.attr)) 3345 return 0; 3346 3347 /* only Vangogh has fast PPT limit and power labels */ 3348 if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3349 (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3350 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3351 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3352 attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 3353 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3354 attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3355 return 0; 3356 3357 return effective_mode; 3358 } 3359 3360 static const struct attribute_group hwmon_attrgroup = { 3361 .attrs = hwmon_attributes, 3362 .is_visible = hwmon_attributes_visible, 3363 }; 3364 3365 static const struct attribute_group *hwmon_groups[] = { 3366 &hwmon_attrgroup, 3367 NULL 3368 }; 3369 3370 #endif /* __linux__ */ 3371 3372 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 3373 { 3374 return 0; 3375 #ifdef __linux__ 3376 int ret; 3377 uint32_t mask = 0; 3378 3379 if (adev->pm.sysfs_initialized) 3380 return 0; 3381 3382 INIT_LIST_HEAD(&adev->pm.pm_attr_list); 3383 3384 if (adev->pm.dpm_enabled == 0) 3385 return 0; 3386 3387 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 3388 DRIVER_NAME, adev, 3389 hwmon_groups); 3390 if (IS_ERR(adev->pm.int_hwmon_dev)) { 3391 ret = PTR_ERR(adev->pm.int_hwmon_dev); 3392 dev_err(adev->dev, 3393 "Unable to register hwmon device: %d\n", ret); 3394 return ret; 3395 } 3396 3397 switch (amdgpu_virt_get_sriov_vf_mode(adev)) { 3398 case SRIOV_VF_MODE_ONE_VF: 3399 mask = ATTR_FLAG_ONEVF; 3400 break; 3401 case SRIOV_VF_MODE_MULTI_VF: 3402 mask = 0; 3403 break; 3404 case SRIOV_VF_MODE_BARE_METAL: 3405 default: 3406 mask = ATTR_FLAG_MASK_ALL; 3407 break; 3408 } 3409 3410 ret = amdgpu_device_attr_create_groups(adev, 3411 amdgpu_device_attrs, 3412 ARRAY_SIZE(amdgpu_device_attrs), 3413 mask, 3414 &adev->pm.pm_attr_list); 3415 if (ret) 3416 return ret; 3417 3418 adev->pm.sysfs_initialized = true; 3419 3420 return 0; 3421 #endif 3422 } 3423 3424 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 3425 { 3426 #ifdef __linux__ 3427 if (adev->pm.int_hwmon_dev) 3428 hwmon_device_unregister(adev->pm.int_hwmon_dev); 3429 3430 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 3431 #endif 3432 } 3433 3434 /* 3435 * Debugfs info 3436 */ 3437 #if defined(CONFIG_DEBUG_FS) 3438 3439 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 3440 struct amdgpu_device *adev) { 3441 uint16_t *p_val; 3442 uint32_t size; 3443 int i; 3444 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 3445 3446 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 3447 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 3448 GFP_KERNEL); 3449 3450 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 3451 (void *)p_val, &size)) { 3452 for (i = 0; i < num_cpu_cores; i++) 3453 seq_printf(m, "\t%u MHz (CPU%d)\n", 3454 *(p_val + i), i); 3455 } 3456 3457 kfree(p_val); 3458 } 3459 } 3460 3461 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 3462 { 3463 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 3464 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3465 uint32_t value; 3466 uint64_t value64 = 0; 3467 uint32_t query = 0; 3468 int size; 3469 3470 /* GPU Clocks */ 3471 size = sizeof(value); 3472 seq_printf(m, "GFX Clocks and Power:\n"); 3473 3474 amdgpu_debugfs_prints_cpu_info(m, adev); 3475 3476 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 3477 seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 3478 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 3479 seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 3480 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 3481 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 3482 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 3483 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 3484 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 3485 seq_printf(m, "\t%u mV (VDDGFX)\n", value); 3486 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 3487 seq_printf(m, "\t%u mV (VDDNB)\n", value); 3488 size = sizeof(uint32_t); 3489 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) 3490 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff); 3491 size = sizeof(value); 3492 seq_printf(m, "\n"); 3493 3494 /* GPU Temp */ 3495 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 3496 seq_printf(m, "GPU Temperature: %u C\n", value/1000); 3497 3498 /* GPU Load */ 3499 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 3500 seq_printf(m, "GPU Load: %u %%\n", value); 3501 /* MEM Load */ 3502 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 3503 seq_printf(m, "MEM Load: %u %%\n", value); 3504 3505 seq_printf(m, "\n"); 3506 3507 /* SMC feature mask */ 3508 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 3509 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 3510 3511 /* ASICs greater than CHIP_VEGA20 supports these sensors */ 3512 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 3513 /* VCN clocks */ 3514 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 3515 if (!value) { 3516 seq_printf(m, "VCN: Disabled\n"); 3517 } else { 3518 seq_printf(m, "VCN: Enabled\n"); 3519 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3520 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3521 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3522 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3523 } 3524 } 3525 seq_printf(m, "\n"); 3526 } else { 3527 /* UVD clocks */ 3528 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 3529 if (!value) { 3530 seq_printf(m, "UVD: Disabled\n"); 3531 } else { 3532 seq_printf(m, "UVD: Enabled\n"); 3533 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3534 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3535 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3536 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3537 } 3538 } 3539 seq_printf(m, "\n"); 3540 3541 /* VCE clocks */ 3542 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 3543 if (!value) { 3544 seq_printf(m, "VCE: Disabled\n"); 3545 } else { 3546 seq_printf(m, "VCE: Enabled\n"); 3547 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 3548 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 3549 } 3550 } 3551 } 3552 3553 return 0; 3554 } 3555 3556 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 3557 { 3558 int i; 3559 3560 for (i = 0; clocks[i].flag; i++) 3561 seq_printf(m, "\t%s: %s\n", clocks[i].name, 3562 (flags & clocks[i].flag) ? "On" : "Off"); 3563 } 3564 3565 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 3566 { 3567 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 3568 struct drm_device *dev = adev_to_drm(adev); 3569 u64 flags = 0; 3570 int r; 3571 3572 if (amdgpu_in_reset(adev)) 3573 return -EPERM; 3574 if (adev->in_suspend && !adev->in_runpm) 3575 return -EPERM; 3576 3577 r = pm_runtime_get_sync(dev->dev); 3578 if (r < 0) { 3579 pm_runtime_put_autosuspend(dev->dev); 3580 return r; 3581 } 3582 3583 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 3584 r = amdgpu_debugfs_pm_info_pp(m, adev); 3585 if (r) 3586 goto out; 3587 } 3588 3589 amdgpu_device_ip_get_clockgating_state(adev, &flags); 3590 3591 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 3592 amdgpu_parse_cg_state(m, flags); 3593 seq_printf(m, "\n"); 3594 3595 out: 3596 pm_runtime_mark_last_busy(dev->dev); 3597 pm_runtime_put_autosuspend(dev->dev); 3598 3599 return r; 3600 } 3601 3602 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 3603 3604 /* 3605 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 3606 * 3607 * Reads debug memory region allocated to PMFW 3608 */ 3609 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 3610 size_t size, loff_t *pos) 3611 { 3612 struct amdgpu_device *adev = file_inode(f)->i_private; 3613 size_t smu_prv_buf_size; 3614 void *smu_prv_buf; 3615 int ret = 0; 3616 3617 if (amdgpu_in_reset(adev)) 3618 return -EPERM; 3619 if (adev->in_suspend && !adev->in_runpm) 3620 return -EPERM; 3621 3622 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 3623 if (ret) 3624 return ret; 3625 3626 if (!smu_prv_buf || !smu_prv_buf_size) 3627 return -EINVAL; 3628 3629 return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 3630 smu_prv_buf_size); 3631 } 3632 3633 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 3634 .owner = THIS_MODULE, 3635 .open = simple_open, 3636 .read = amdgpu_pm_prv_buffer_read, 3637 .llseek = default_llseek, 3638 }; 3639 3640 #endif 3641 3642 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 3643 { 3644 #if defined(CONFIG_DEBUG_FS) 3645 struct drm_minor *minor = adev_to_drm(adev)->primary; 3646 struct dentry *root = minor->debugfs_root; 3647 3648 if (!adev->pm.dpm_enabled) 3649 return; 3650 3651 debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 3652 &amdgpu_debugfs_pm_info_fops); 3653 3654 if (adev->pm.smu_prv_buffer_size > 0) 3655 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 3656 adev, 3657 &amdgpu_debugfs_pm_prv_buffer_fops, 3658 adev->pm.smu_prv_buffer_size); 3659 3660 amdgpu_dpm_stb_debug_fs_init(adev); 3661 #endif 3662 } 3663