xref: /openbsd-src/sys/dev/pci/drm/amd/include/amd_shared.h (revision 064f52549587b5159ab04d1afa83bf296a3cbe81)
1fb4d8502Sjsg /*
2fb4d8502Sjsg  * Copyright 2015 Advanced Micro Devices, Inc.
3fb4d8502Sjsg  *
4fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg  *
11fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg  * all copies or substantial portions of the Software.
13fb4d8502Sjsg  *
14fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg  */
22fb4d8502Sjsg 
23fb4d8502Sjsg #ifndef __AMD_SHARED_H__
24fb4d8502Sjsg #define __AMD_SHARED_H__
25fb4d8502Sjsg 
26fb4d8502Sjsg #include <drm/amd_asic_type.h>
27fb4d8502Sjsg 
28fb4d8502Sjsg 
29c349dbc7Sjsg #define AMD_MAX_USEC_TIMEOUT		1000000  /* 1000 ms */
30fb4d8502Sjsg 
31fb4d8502Sjsg /*
32fb4d8502Sjsg  * Chip flags
33fb4d8502Sjsg  */
34fb4d8502Sjsg enum amd_chip_flags {
35fb4d8502Sjsg 	AMD_ASIC_MASK = 0x0000ffffUL,
36fb4d8502Sjsg 	AMD_FLAGS_MASK  = 0xffff0000UL,
37fb4d8502Sjsg 	AMD_IS_MOBILITY = 0x00010000UL,
38fb4d8502Sjsg 	AMD_IS_APU      = 0x00020000UL,
39fb4d8502Sjsg 	AMD_IS_PX       = 0x00040000UL,
40fb4d8502Sjsg 	AMD_EXP_HW_SUPPORT = 0x00080000UL,
41fb4d8502Sjsg };
42fb4d8502Sjsg 
43ad8b1aafSjsg enum amd_apu_flags {
44ad8b1aafSjsg 	AMD_APU_IS_RAVEN = 0x00000001UL,
45ad8b1aafSjsg 	AMD_APU_IS_RAVEN2 = 0x00000002UL,
46ad8b1aafSjsg 	AMD_APU_IS_PICASSO = 0x00000004UL,
47ad8b1aafSjsg 	AMD_APU_IS_RENOIR = 0x00000008UL,
48ad8b1aafSjsg 	AMD_APU_IS_GREEN_SARDINE = 0x00000010UL,
495ca02815Sjsg 	AMD_APU_IS_VANGOGH = 0x00000020UL,
505ca02815Sjsg 	AMD_APU_IS_CYAN_SKILLFISH2 = 0x00000040UL,
51ad8b1aafSjsg };
52ad8b1aafSjsg 
53ad8b1aafSjsg /**
54ad8b1aafSjsg * DOC: IP Blocks
55ad8b1aafSjsg *
56ad8b1aafSjsg * GPUs are composed of IP (intellectual property) blocks. These
57ad8b1aafSjsg * IP blocks provide various functionalities: display, graphics,
58ad8b1aafSjsg * video decode, etc. The IP blocks that comprise a particular GPU
59ad8b1aafSjsg * are listed in the GPU's respective SoC file. amdgpu_device.c
60ad8b1aafSjsg * acquires the list of IP blocks for the GPU in use on initialization.
61ad8b1aafSjsg * It can then operate on this list to perform standard driver operations
62ad8b1aafSjsg * such as: init, fini, suspend, resume, etc.
63ad8b1aafSjsg *
64ad8b1aafSjsg *
65ad8b1aafSjsg * IP block implementations are named using the following convention:
66ad8b1aafSjsg * <functionality>_v<version> (E.g.: gfx_v6_0).
67ad8b1aafSjsg */
68ad8b1aafSjsg 
69ad8b1aafSjsg /**
70ad8b1aafSjsg * enum amd_ip_block_type - Used to classify IP blocks by functionality.
71ad8b1aafSjsg *
72ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_COMMON: GPU Family
73ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_GMC: Graphics Memory Controller
74ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_IH: Interrupt Handler
75ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_SMC: System Management Controller
76ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_PSP: Platform Security Processor
77ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_DCE: Display and Compositing Engine
78ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_GFX: Graphics and Compute Engine
79ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_SDMA: System DMA Engine
80ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_UVD: Unified Video Decoder
81ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_VCE: Video Compression Engine
82ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_ACP: Audio Co-Processor
83ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_VCN: Video Core/Codec Next
84ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_MES: Micro-Engine Scheduler
85ad8b1aafSjsg * @AMD_IP_BLOCK_TYPE_JPEG: JPEG Engine
861bb76ff1Sjsg * @AMD_IP_BLOCK_TYPE_NUM: Total number of IP block types
87ad8b1aafSjsg */
88fb4d8502Sjsg enum amd_ip_block_type {
89fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_COMMON,
90fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_GMC,
91fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_IH,
92fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_SMC,
93fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_PSP,
94fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_DCE,
95fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_GFX,
96fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_SDMA,
97fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_UVD,
98fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_VCE,
99fb4d8502Sjsg 	AMD_IP_BLOCK_TYPE_ACP,
100c349dbc7Sjsg 	AMD_IP_BLOCK_TYPE_VCN,
101c349dbc7Sjsg 	AMD_IP_BLOCK_TYPE_MES,
1025ca02815Sjsg 	AMD_IP_BLOCK_TYPE_JPEG,
1035ca02815Sjsg 	AMD_IP_BLOCK_TYPE_NUM,
104fb4d8502Sjsg };
105fb4d8502Sjsg 
106fb4d8502Sjsg enum amd_clockgating_state {
107fb4d8502Sjsg 	AMD_CG_STATE_GATE = 0,
108fb4d8502Sjsg 	AMD_CG_STATE_UNGATE,
109fb4d8502Sjsg };
110fb4d8502Sjsg 
111fb4d8502Sjsg 
112fb4d8502Sjsg enum amd_powergating_state {
113fb4d8502Sjsg 	AMD_PG_STATE_GATE = 0,
114fb4d8502Sjsg 	AMD_PG_STATE_UNGATE,
115fb4d8502Sjsg };
116fb4d8502Sjsg 
117fb4d8502Sjsg 
118fb4d8502Sjsg /* CG flags */
1191bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_MGCG			(1ULL << 0)
1201bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_MGLS			(1ULL << 1)
1211bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_CGCG			(1ULL << 2)
1221bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_CGLS			(1ULL << 3)
1231bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_CGTS			(1ULL << 4)
1241bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_CGTS_LS		(1ULL << 5)
1251bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_CP_LS		(1ULL << 6)
1261bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_RLC_LS		(1ULL << 7)
1271bb76ff1Sjsg #define AMD_CG_SUPPORT_MC_LS			(1ULL << 8)
1281bb76ff1Sjsg #define AMD_CG_SUPPORT_MC_MGCG			(1ULL << 9)
1291bb76ff1Sjsg #define AMD_CG_SUPPORT_SDMA_LS			(1ULL << 10)
1301bb76ff1Sjsg #define AMD_CG_SUPPORT_SDMA_MGCG		(1ULL << 11)
1311bb76ff1Sjsg #define AMD_CG_SUPPORT_BIF_LS			(1ULL << 12)
1321bb76ff1Sjsg #define AMD_CG_SUPPORT_UVD_MGCG			(1ULL << 13)
1331bb76ff1Sjsg #define AMD_CG_SUPPORT_VCE_MGCG			(1ULL << 14)
1341bb76ff1Sjsg #define AMD_CG_SUPPORT_HDP_LS			(1ULL << 15)
1351bb76ff1Sjsg #define AMD_CG_SUPPORT_HDP_MGCG			(1ULL << 16)
1361bb76ff1Sjsg #define AMD_CG_SUPPORT_ROM_MGCG			(1ULL << 17)
1371bb76ff1Sjsg #define AMD_CG_SUPPORT_DRM_LS			(1ULL << 18)
1381bb76ff1Sjsg #define AMD_CG_SUPPORT_BIF_MGCG			(1ULL << 19)
1391bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_3D_CGCG		(1ULL << 20)
1401bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_3D_CGLS		(1ULL << 21)
1411bb76ff1Sjsg #define AMD_CG_SUPPORT_DRM_MGCG			(1ULL << 22)
1421bb76ff1Sjsg #define AMD_CG_SUPPORT_DF_MGCG			(1ULL << 23)
1431bb76ff1Sjsg #define AMD_CG_SUPPORT_VCN_MGCG			(1ULL << 24)
1441bb76ff1Sjsg #define AMD_CG_SUPPORT_HDP_DS			(1ULL << 25)
1451bb76ff1Sjsg #define AMD_CG_SUPPORT_HDP_SD			(1ULL << 26)
1461bb76ff1Sjsg #define AMD_CG_SUPPORT_IH_CG			(1ULL << 27)
1471bb76ff1Sjsg #define AMD_CG_SUPPORT_ATHUB_LS			(1ULL << 28)
1481bb76ff1Sjsg #define AMD_CG_SUPPORT_ATHUB_MGCG		(1ULL << 29)
1491bb76ff1Sjsg #define AMD_CG_SUPPORT_JPEG_MGCG		(1ULL << 30)
1501bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_FGCG			(1ULL << 31)
1511bb76ff1Sjsg #define AMD_CG_SUPPORT_REPEATER_FGCG		(1ULL << 32)
1521bb76ff1Sjsg #define AMD_CG_SUPPORT_GFX_PERF_CLK		(1ULL << 33)
153fb4d8502Sjsg /* PG flags */
154fb4d8502Sjsg #define AMD_PG_SUPPORT_GFX_PG			(1 << 0)
155fb4d8502Sjsg #define AMD_PG_SUPPORT_GFX_SMG			(1 << 1)
156fb4d8502Sjsg #define AMD_PG_SUPPORT_GFX_DMG			(1 << 2)
157fb4d8502Sjsg #define AMD_PG_SUPPORT_UVD			(1 << 3)
158fb4d8502Sjsg #define AMD_PG_SUPPORT_VCE			(1 << 4)
159fb4d8502Sjsg #define AMD_PG_SUPPORT_CP			(1 << 5)
160fb4d8502Sjsg #define AMD_PG_SUPPORT_GDS			(1 << 6)
161fb4d8502Sjsg #define AMD_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
162fb4d8502Sjsg #define AMD_PG_SUPPORT_SDMA			(1 << 8)
163fb4d8502Sjsg #define AMD_PG_SUPPORT_ACP			(1 << 9)
164fb4d8502Sjsg #define AMD_PG_SUPPORT_SAMU			(1 << 10)
165fb4d8502Sjsg #define AMD_PG_SUPPORT_GFX_QUICK_MG		(1 << 11)
166fb4d8502Sjsg #define AMD_PG_SUPPORT_GFX_PIPELINE		(1 << 12)
167fb4d8502Sjsg #define AMD_PG_SUPPORT_MMHUB			(1 << 13)
168fb4d8502Sjsg #define AMD_PG_SUPPORT_VCN			(1 << 14)
169c349dbc7Sjsg #define AMD_PG_SUPPORT_VCN_DPG			(1 << 15)
170c349dbc7Sjsg #define AMD_PG_SUPPORT_ATHUB			(1 << 16)
171c349dbc7Sjsg #define AMD_PG_SUPPORT_JPEG			(1 << 17)
1721bb76ff1Sjsg #define AMD_PG_SUPPORT_IH_SRAM_PG		(1 << 18)
173fb4d8502Sjsg 
174ad8b1aafSjsg /**
175ad8b1aafSjsg  * enum PP_FEATURE_MASK - Used to mask power play features.
176ad8b1aafSjsg  *
177ad8b1aafSjsg  * @PP_SCLK_DPM_MASK: Dynamic adjustment of the system (graphics) clock.
178ad8b1aafSjsg  * @PP_MCLK_DPM_MASK: Dynamic adjustment of the memory clock.
179ad8b1aafSjsg  * @PP_PCIE_DPM_MASK: Dynamic adjustment of PCIE clocks and lanes.
180ad8b1aafSjsg  * @PP_SCLK_DEEP_SLEEP_MASK: System (graphics) clock deep sleep.
181ad8b1aafSjsg  * @PP_POWER_CONTAINMENT_MASK: Power containment.
182ad8b1aafSjsg  * @PP_UVD_HANDSHAKE_MASK: Unified video decoder handshake.
183ad8b1aafSjsg  * @PP_SMC_VOLTAGE_CONTROL_MASK: Dynamic voltage control.
184ad8b1aafSjsg  * @PP_VBI_TIME_SUPPORT_MASK: Vertical blank interval support.
185ad8b1aafSjsg  * @PP_ULV_MASK: Ultra low voltage.
186ad8b1aafSjsg  * @PP_ENABLE_GFX_CG_THRU_SMU: SMU control of GFX engine clockgating.
187ad8b1aafSjsg  * @PP_CLOCK_STRETCH_MASK: Clock stretching.
188ad8b1aafSjsg  * @PP_OD_FUZZY_FAN_CONTROL_MASK: Overdrive fuzzy fan control.
189ad8b1aafSjsg  * @PP_SOCCLK_DPM_MASK: Dynamic adjustment of the SoC clock.
190ad8b1aafSjsg  * @PP_DCEFCLK_DPM_MASK: Dynamic adjustment of the Display Controller Engine Fabric clock.
191ad8b1aafSjsg  * @PP_OVERDRIVE_MASK: Over- and under-clocking support.
192ad8b1aafSjsg  * @PP_GFXOFF_MASK: Dynamic graphics engine power control.
193ad8b1aafSjsg  * @PP_ACG_MASK: Adaptive clock generator.
194ad8b1aafSjsg  * @PP_STUTTER_MODE: Stutter mode.
195ad8b1aafSjsg  * @PP_AVFS_MASK: Adaptive voltage and frequency scaling.
1961bb76ff1Sjsg  * @PP_GFX_DCS_MASK: GFX Async DCS.
197ad8b1aafSjsg  *
198ad8b1aafSjsg  * To override these settings on boot, append amdgpu.ppfeaturemask=<mask> to
199ad8b1aafSjsg  * the kernel's command line parameters. This is usually done through a system's
200ad8b1aafSjsg  * boot loader (E.g. GRUB). If manually loading the driver, pass
201ad8b1aafSjsg  * ppfeaturemask=<mask> as a modprobe parameter.
202ad8b1aafSjsg  */
203fb4d8502Sjsg enum PP_FEATURE_MASK {
204fb4d8502Sjsg 	PP_SCLK_DPM_MASK = 0x1,
205fb4d8502Sjsg 	PP_MCLK_DPM_MASK = 0x2,
206fb4d8502Sjsg 	PP_PCIE_DPM_MASK = 0x4,
207fb4d8502Sjsg 	PP_SCLK_DEEP_SLEEP_MASK = 0x8,
208fb4d8502Sjsg 	PP_POWER_CONTAINMENT_MASK = 0x10,
209fb4d8502Sjsg 	PP_UVD_HANDSHAKE_MASK = 0x20,
210fb4d8502Sjsg 	PP_SMC_VOLTAGE_CONTROL_MASK = 0x40,
211fb4d8502Sjsg 	PP_VBI_TIME_SUPPORT_MASK = 0x80,
212fb4d8502Sjsg 	PP_ULV_MASK = 0x100,
213fb4d8502Sjsg 	PP_ENABLE_GFX_CG_THRU_SMU = 0x200,
214fb4d8502Sjsg 	PP_CLOCK_STRETCH_MASK = 0x400,
215fb4d8502Sjsg 	PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800,
216fb4d8502Sjsg 	PP_SOCCLK_DPM_MASK = 0x1000,
217fb4d8502Sjsg 	PP_DCEFCLK_DPM_MASK = 0x2000,
218fb4d8502Sjsg 	PP_OVERDRIVE_MASK = 0x4000,
219fb4d8502Sjsg 	PP_GFXOFF_MASK = 0x8000,
220fb4d8502Sjsg 	PP_ACG_MASK = 0x10000,
221fb4d8502Sjsg 	PP_STUTTER_MODE = 0x20000,
222c349dbc7Sjsg 	PP_AVFS_MASK = 0x40000,
2235ca02815Sjsg 	PP_GFX_DCS_MASK = 0x80000,
2245ca02815Sjsg };
2255ca02815Sjsg 
2265ca02815Sjsg enum amd_harvest_ip_mask {
2275ca02815Sjsg     AMD_HARVEST_IP_VCN_MASK = 0x1,
2285ca02815Sjsg     AMD_HARVEST_IP_JPEG_MASK = 0x2,
2295ca02815Sjsg     AMD_HARVEST_IP_DMU_MASK = 0x4,
230fb4d8502Sjsg };
231fb4d8502Sjsg 
232c349dbc7Sjsg enum DC_FEATURE_MASK {
2335ca02815Sjsg 	//Default value can be found at "uint amdgpu_dc_feature_mask"
2345ca02815Sjsg 	DC_FBC_MASK = (1 << 0), //0x1, disabled by default
2355ca02815Sjsg 	DC_MULTI_MON_PP_MCLK_SWITCH_MASK = (1 << 1), //0x2, enabled by default
2365ca02815Sjsg 	DC_DISABLE_FRACTIONAL_PWM_MASK = (1 << 2), //0x4, disabled by default
2371bb76ff1Sjsg 	DC_PSR_MASK = (1 << 3), //0x8, disabled by default for dcn < 3.1
2385ca02815Sjsg 	DC_EDP_NO_POWER_SEQUENCING = (1 << 4), //0x10, disabled by default
2391bb76ff1Sjsg 	DC_DISABLE_LTTPR_DP1_4A = (1 << 5), //0x20, disabled by default
2401bb76ff1Sjsg 	DC_DISABLE_LTTPR_DP2_0 = (1 << 6), //0x40, disabled by default
2411bb76ff1Sjsg 	DC_PSR_ALLOW_SMU_OPT = (1 << 7), //0x80, disabled by default
2421bb76ff1Sjsg 	DC_PSR_ALLOW_MULTI_DISP_OPT = (1 << 8), //0x100, disabled by default
243c349dbc7Sjsg };
244c349dbc7Sjsg 
245ad8b1aafSjsg enum DC_DEBUG_MASK {
246ad8b1aafSjsg 	DC_DISABLE_PIPE_SPLIT = 0x1,
247ad8b1aafSjsg 	DC_DISABLE_STUTTER = 0x2,
248ad8b1aafSjsg 	DC_DISABLE_DSC = 0x4,
2491bb76ff1Sjsg 	DC_DISABLE_CLOCK_GATING = 0x8,
2501bb76ff1Sjsg 	DC_DISABLE_PSR = 0x10,
2511bb76ff1Sjsg 	DC_FORCE_SUBVP_MCLK_SWITCH = 0x20,
2521bb76ff1Sjsg 	DC_DISABLE_MPO = 0x40,
253f005ef32Sjsg 	DC_ENABLE_DPIA_TRACE = 0x80,
254ad8b1aafSjsg };
255ad8b1aafSjsg 
256c349dbc7Sjsg enum amd_dpm_forced_level;
257ad8b1aafSjsg 
258fb4d8502Sjsg /**
259fb4d8502Sjsg  * struct amd_ip_funcs - general hooks for managing amdgpu IP Blocks
260ad8b1aafSjsg  * @name: Name of IP block
261ad8b1aafSjsg  * @early_init: sets up early driver state (pre sw_init),
262ad8b1aafSjsg  *              does not configure hw - Optional
263ad8b1aafSjsg  * @late_init: sets up late driver/hw state (post hw_init) - Optional
264ad8b1aafSjsg  * @sw_init: sets up driver state, does not configure hw
265ad8b1aafSjsg  * @sw_fini: tears down driver state, does not configure hw
2665ca02815Sjsg  * @early_fini: tears down stuff before dev detached from driver
267ad8b1aafSjsg  * @hw_init: sets up the hw state
268ad8b1aafSjsg  * @hw_fini: tears down the hw state
269ad8b1aafSjsg  * @late_fini: final cleanup
270ad8b1aafSjsg  * @suspend: handles IP specific hw/sw changes for suspend
271ad8b1aafSjsg  * @resume: handles IP specific hw/sw changes for resume
272ad8b1aafSjsg  * @is_idle: returns current IP block idle status
273ad8b1aafSjsg  * @wait_for_idle: poll for idle
274ad8b1aafSjsg  * @check_soft_reset: check soft reset the IP block
275ad8b1aafSjsg  * @pre_soft_reset: pre soft reset the IP block
276ad8b1aafSjsg  * @soft_reset: soft reset the IP block
277ad8b1aafSjsg  * @post_soft_reset: post soft reset the IP block
278ad8b1aafSjsg  * @set_clockgating_state: enable/disable cg for the IP block
279ad8b1aafSjsg  * @set_powergating_state: enable/disable pg for the IP block
280ad8b1aafSjsg  * @get_clockgating_state: get current clockgating status
281ad8b1aafSjsg  *
282ad8b1aafSjsg  * These hooks provide an interface for controlling the operational state
283ad8b1aafSjsg  * of IP blocks. After acquiring a list of IP blocks for the GPU in use,
284ad8b1aafSjsg  * the driver can make chip-wide state changes by walking this list and
285ad8b1aafSjsg  * making calls to hooks from each IP block. This list is ordered to ensure
286ad8b1aafSjsg  * that the driver initializes the IP blocks in a safe sequence.
287fb4d8502Sjsg  */
288fb4d8502Sjsg struct amd_ip_funcs {
289fb4d8502Sjsg 	char *name;
290fb4d8502Sjsg 	int (*early_init)(void *handle);
291fb4d8502Sjsg 	int (*late_init)(void *handle);
292fb4d8502Sjsg 	int (*sw_init)(void *handle);
293fb4d8502Sjsg 	int (*sw_fini)(void *handle);
2945ca02815Sjsg 	int (*early_fini)(void *handle);
295fb4d8502Sjsg 	int (*hw_init)(void *handle);
296fb4d8502Sjsg 	int (*hw_fini)(void *handle);
297fb4d8502Sjsg 	void (*late_fini)(void *handle);
298*064f5254Sjsg 	int (*prepare_suspend)(void *handle);
299fb4d8502Sjsg 	int (*suspend)(void *handle);
300fb4d8502Sjsg 	int (*resume)(void *handle);
301fb4d8502Sjsg 	bool (*is_idle)(void *handle);
302fb4d8502Sjsg 	int (*wait_for_idle)(void *handle);
303fb4d8502Sjsg 	bool (*check_soft_reset)(void *handle);
304fb4d8502Sjsg 	int (*pre_soft_reset)(void *handle);
305fb4d8502Sjsg 	int (*soft_reset)(void *handle);
306fb4d8502Sjsg 	int (*post_soft_reset)(void *handle);
307fb4d8502Sjsg 	int (*set_clockgating_state)(void *handle,
308fb4d8502Sjsg 				     enum amd_clockgating_state state);
309fb4d8502Sjsg 	int (*set_powergating_state)(void *handle,
310fb4d8502Sjsg 				     enum amd_powergating_state state);
3111bb76ff1Sjsg 	void (*get_clockgating_state)(void *handle, u64 *flags);
312fb4d8502Sjsg };
313fb4d8502Sjsg 
314fb4d8502Sjsg 
315fb4d8502Sjsg #endif /* __AMD_SHARED_H__ */
316