xref: /openbsd-src/sys/dev/pci/drm/amd/include/amd_pcie_helpers.h (revision fb4d85023675bc7da402da96b2bb84fd12905dbf)
1*fb4d8502Sjsg /*
2*fb4d8502Sjsg  * Copyright 2015 Advanced Micro Devices, Inc.
3*fb4d8502Sjsg  *
4*fb4d8502Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5*fb4d8502Sjsg  * copy of this software and associated documentation files (the "Software"),
6*fb4d8502Sjsg  * to deal in the Software without restriction, including without limitation
7*fb4d8502Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*fb4d8502Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9*fb4d8502Sjsg  * Software is furnished to do so, subject to the following conditions:
10*fb4d8502Sjsg  *
11*fb4d8502Sjsg  * The above copyright notice and this permission notice shall be included in
12*fb4d8502Sjsg  * all copies or substantial portions of the Software.
13*fb4d8502Sjsg  *
14*fb4d8502Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*fb4d8502Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*fb4d8502Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*fb4d8502Sjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*fb4d8502Sjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*fb4d8502Sjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*fb4d8502Sjsg  * OTHER DEALINGS IN THE SOFTWARE.
21*fb4d8502Sjsg  */
22*fb4d8502Sjsg 
23*fb4d8502Sjsg #ifndef __AMD_PCIE_HELPERS_H__
24*fb4d8502Sjsg #define __AMD_PCIE_HELPERS_H__
25*fb4d8502Sjsg 
26*fb4d8502Sjsg #include "amd_pcie.h"
27*fb4d8502Sjsg 
is_pcie_gen3_supported(uint32_t pcie_link_speed_cap)28*fb4d8502Sjsg static inline bool is_pcie_gen3_supported(uint32_t pcie_link_speed_cap)
29*fb4d8502Sjsg {
30*fb4d8502Sjsg 	if (pcie_link_speed_cap & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
31*fb4d8502Sjsg 		return true;
32*fb4d8502Sjsg 
33*fb4d8502Sjsg 	return false;
34*fb4d8502Sjsg }
35*fb4d8502Sjsg 
is_pcie_gen2_supported(uint32_t pcie_link_speed_cap)36*fb4d8502Sjsg static inline bool is_pcie_gen2_supported(uint32_t pcie_link_speed_cap)
37*fb4d8502Sjsg {
38*fb4d8502Sjsg 	if (pcie_link_speed_cap & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
39*fb4d8502Sjsg 		return true;
40*fb4d8502Sjsg 
41*fb4d8502Sjsg 	return false;
42*fb4d8502Sjsg }
43*fb4d8502Sjsg 
44*fb4d8502Sjsg /* Get the new PCIE speed given the ASIC PCIE Cap and the NewState's requested PCIE speed*/
get_pcie_gen_support(uint32_t pcie_link_speed_cap,uint16_t ns_pcie_gen)45*fb4d8502Sjsg static inline uint16_t get_pcie_gen_support(uint32_t pcie_link_speed_cap,
46*fb4d8502Sjsg 					    uint16_t ns_pcie_gen)
47*fb4d8502Sjsg {
48*fb4d8502Sjsg 	uint32_t asic_pcie_link_speed_cap = (pcie_link_speed_cap &
49*fb4d8502Sjsg 		CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_MASK);
50*fb4d8502Sjsg 	uint32_t sys_pcie_link_speed_cap  = (pcie_link_speed_cap &
51*fb4d8502Sjsg 		CAIL_PCIE_LINK_SPEED_SUPPORT_MASK);
52*fb4d8502Sjsg 
53*fb4d8502Sjsg 	switch (asic_pcie_link_speed_cap) {
54*fb4d8502Sjsg 	case CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1:
55*fb4d8502Sjsg 		return PP_PCIEGen1;
56*fb4d8502Sjsg 
57*fb4d8502Sjsg 	case CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2:
58*fb4d8502Sjsg 		return PP_PCIEGen2;
59*fb4d8502Sjsg 
60*fb4d8502Sjsg 	case CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3:
61*fb4d8502Sjsg 		return PP_PCIEGen3;
62*fb4d8502Sjsg 
63*fb4d8502Sjsg 	default:
64*fb4d8502Sjsg 		if (is_pcie_gen3_supported(sys_pcie_link_speed_cap) &&
65*fb4d8502Sjsg 			(ns_pcie_gen == PP_PCIEGen3)) {
66*fb4d8502Sjsg 			return PP_PCIEGen3;
67*fb4d8502Sjsg 		} else if (is_pcie_gen2_supported(sys_pcie_link_speed_cap) &&
68*fb4d8502Sjsg 			((ns_pcie_gen == PP_PCIEGen3) || (ns_pcie_gen == PP_PCIEGen2))) {
69*fb4d8502Sjsg 			return PP_PCIEGen2;
70*fb4d8502Sjsg 		}
71*fb4d8502Sjsg 	}
72*fb4d8502Sjsg 
73*fb4d8502Sjsg 	return PP_PCIEGen1;
74*fb4d8502Sjsg }
75*fb4d8502Sjsg 
get_pcie_lane_support(uint32_t pcie_lane_width_cap,uint16_t ns_pcie_lanes)76*fb4d8502Sjsg static inline uint16_t get_pcie_lane_support(uint32_t pcie_lane_width_cap,
77*fb4d8502Sjsg 					     uint16_t ns_pcie_lanes)
78*fb4d8502Sjsg {
79*fb4d8502Sjsg 	int i, j;
80*fb4d8502Sjsg 	uint16_t new_pcie_lanes = ns_pcie_lanes;
81*fb4d8502Sjsg 	uint16_t pcie_lanes[7] = {1, 2, 4, 8, 12, 16, 32};
82*fb4d8502Sjsg 
83*fb4d8502Sjsg 	switch (pcie_lane_width_cap) {
84*fb4d8502Sjsg 	case 0:
85*fb4d8502Sjsg 		pr_err("No valid PCIE lane width reported\n");
86*fb4d8502Sjsg 		break;
87*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X1:
88*fb4d8502Sjsg 		new_pcie_lanes = 1;
89*fb4d8502Sjsg 		break;
90*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X2:
91*fb4d8502Sjsg 		new_pcie_lanes = 2;
92*fb4d8502Sjsg 		break;
93*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X4:
94*fb4d8502Sjsg 		new_pcie_lanes = 4;
95*fb4d8502Sjsg 		break;
96*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X8:
97*fb4d8502Sjsg 		new_pcie_lanes = 8;
98*fb4d8502Sjsg 		break;
99*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X12:
100*fb4d8502Sjsg 		new_pcie_lanes = 12;
101*fb4d8502Sjsg 		break;
102*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X16:
103*fb4d8502Sjsg 		new_pcie_lanes = 16;
104*fb4d8502Sjsg 		break;
105*fb4d8502Sjsg 	case CAIL_PCIE_LINK_WIDTH_SUPPORT_X32:
106*fb4d8502Sjsg 		new_pcie_lanes = 32;
107*fb4d8502Sjsg 		break;
108*fb4d8502Sjsg 	default:
109*fb4d8502Sjsg 		for (i = 0; i < 7; i++) {
110*fb4d8502Sjsg 			if (ns_pcie_lanes == pcie_lanes[i]) {
111*fb4d8502Sjsg 				if (pcie_lane_width_cap & (0x10000 << i)) {
112*fb4d8502Sjsg 					break;
113*fb4d8502Sjsg 				} else {
114*fb4d8502Sjsg 					for (j = i - 1; j >= 0; j--) {
115*fb4d8502Sjsg 						if (pcie_lane_width_cap & (0x10000 << j)) {
116*fb4d8502Sjsg 							new_pcie_lanes = pcie_lanes[j];
117*fb4d8502Sjsg 							break;
118*fb4d8502Sjsg 						}
119*fb4d8502Sjsg 					}
120*fb4d8502Sjsg 
121*fb4d8502Sjsg 					if (j < 0) {
122*fb4d8502Sjsg 						for (j = i + 1; j < 7; j++) {
123*fb4d8502Sjsg 							if (pcie_lane_width_cap & (0x10000 << j)) {
124*fb4d8502Sjsg 								new_pcie_lanes = pcie_lanes[j];
125*fb4d8502Sjsg 								break;
126*fb4d8502Sjsg 							}
127*fb4d8502Sjsg 						}
128*fb4d8502Sjsg 						if (j > 7)
129*fb4d8502Sjsg 							pr_err("Cannot find a valid PCIE lane width!\n");
130*fb4d8502Sjsg 					}
131*fb4d8502Sjsg 				}
132*fb4d8502Sjsg 				break;
133*fb4d8502Sjsg 			}
134*fb4d8502Sjsg 		}
135*fb4d8502Sjsg 		break;
136*fb4d8502Sjsg 	}
137*fb4d8502Sjsg 
138*fb4d8502Sjsg 	return new_pcie_lanes;
139*fb4d8502Sjsg }
140*fb4d8502Sjsg 
141*fb4d8502Sjsg #endif
142