1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2017 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg */
23fb4d8502Sjsg /*
24fb4d8502Sjsg * dc_helper.c
25fb4d8502Sjsg *
26fb4d8502Sjsg * Created on: Aug 30, 2016
27fb4d8502Sjsg * Author: agrodzov
28fb4d8502Sjsg */
29c349dbc7Sjsg
30c349dbc7Sjsg #include <linux/delay.h>
315ca02815Sjsg #include <linux/stdarg.h>
32c349dbc7Sjsg
33fb4d8502Sjsg #include "dm_services.h"
34fb4d8502Sjsg
35c349dbc7Sjsg #include "dc.h"
36c349dbc7Sjsg #include "dc_dmub_srv.h"
375ca02815Sjsg #include "reg_helper.h"
38c349dbc7Sjsg
submit_dmub_read_modify_write(struct dc_reg_helper_state * offload,const struct dc_context * ctx)39c349dbc7Sjsg static inline void submit_dmub_read_modify_write(
40c349dbc7Sjsg struct dc_reg_helper_state *offload,
41c349dbc7Sjsg const struct dc_context *ctx)
42c349dbc7Sjsg {
43c349dbc7Sjsg struct dmub_rb_cmd_read_modify_write *cmd_buf = &offload->cmd_data.read_modify_write;
44c349dbc7Sjsg
45c349dbc7Sjsg offload->should_burst_write =
46c349dbc7Sjsg (offload->same_addr_count == (DMUB_READ_MODIFY_WRITE_SEQ__MAX - 1));
47c349dbc7Sjsg cmd_buf->header.payload_bytes =
48c349dbc7Sjsg sizeof(struct dmub_cmd_read_modify_write_sequence) * offload->reg_seq_count;
49c349dbc7Sjsg
50*f005ef32Sjsg dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
51c349dbc7Sjsg
52c349dbc7Sjsg memset(cmd_buf, 0, sizeof(*cmd_buf));
53c349dbc7Sjsg
54c349dbc7Sjsg offload->reg_seq_count = 0;
55c349dbc7Sjsg offload->same_addr_count = 0;
56c349dbc7Sjsg }
57c349dbc7Sjsg
submit_dmub_burst_write(struct dc_reg_helper_state * offload,const struct dc_context * ctx)58c349dbc7Sjsg static inline void submit_dmub_burst_write(
59c349dbc7Sjsg struct dc_reg_helper_state *offload,
60c349dbc7Sjsg const struct dc_context *ctx)
61c349dbc7Sjsg {
62c349dbc7Sjsg struct dmub_rb_cmd_burst_write *cmd_buf = &offload->cmd_data.burst_write;
63c349dbc7Sjsg
64c349dbc7Sjsg cmd_buf->header.payload_bytes =
65c349dbc7Sjsg sizeof(uint32_t) * offload->reg_seq_count;
66c349dbc7Sjsg
67*f005ef32Sjsg dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
68c349dbc7Sjsg
69c349dbc7Sjsg memset(cmd_buf, 0, sizeof(*cmd_buf));
70c349dbc7Sjsg
71c349dbc7Sjsg offload->reg_seq_count = 0;
72c349dbc7Sjsg }
73c349dbc7Sjsg
submit_dmub_reg_wait(struct dc_reg_helper_state * offload,const struct dc_context * ctx)74c349dbc7Sjsg static inline void submit_dmub_reg_wait(
75c349dbc7Sjsg struct dc_reg_helper_state *offload,
76c349dbc7Sjsg const struct dc_context *ctx)
77c349dbc7Sjsg {
78c349dbc7Sjsg struct dmub_rb_cmd_reg_wait *cmd_buf = &offload->cmd_data.reg_wait;
79c349dbc7Sjsg
80*f005ef32Sjsg dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
81c349dbc7Sjsg
82c349dbc7Sjsg memset(cmd_buf, 0, sizeof(*cmd_buf));
83c349dbc7Sjsg offload->reg_seq_count = 0;
84c349dbc7Sjsg }
85c349dbc7Sjsg
86c349dbc7Sjsg struct dc_reg_value_masks {
87c349dbc7Sjsg uint32_t value;
88c349dbc7Sjsg uint32_t mask;
89c349dbc7Sjsg };
90c349dbc7Sjsg
91c349dbc7Sjsg struct dc_reg_sequence {
92c349dbc7Sjsg uint32_t addr;
93c349dbc7Sjsg struct dc_reg_value_masks value_masks;
94c349dbc7Sjsg };
95c349dbc7Sjsg
set_reg_field_value_masks(struct dc_reg_value_masks * field_value_mask,uint32_t value,uint32_t mask,uint8_t shift)96c349dbc7Sjsg static inline void set_reg_field_value_masks(
97c349dbc7Sjsg struct dc_reg_value_masks *field_value_mask,
98c349dbc7Sjsg uint32_t value,
99c349dbc7Sjsg uint32_t mask,
100c349dbc7Sjsg uint8_t shift)
101c349dbc7Sjsg {
102c349dbc7Sjsg ASSERT(mask != 0);
103c349dbc7Sjsg
104c349dbc7Sjsg field_value_mask->value = (field_value_mask->value & ~mask) | (mask & (value << shift));
105c349dbc7Sjsg field_value_mask->mask = field_value_mask->mask | mask;
106c349dbc7Sjsg }
107c349dbc7Sjsg
set_reg_field_values(struct dc_reg_value_masks * field_value_mask,uint32_t addr,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,va_list ap)108c349dbc7Sjsg static void set_reg_field_values(struct dc_reg_value_masks *field_value_mask,
109c349dbc7Sjsg uint32_t addr, int n,
110fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t field_value1,
111c349dbc7Sjsg va_list ap)
112fb4d8502Sjsg {
113fb4d8502Sjsg uint32_t shift, mask, field_value;
114fb4d8502Sjsg int i = 1;
115fb4d8502Sjsg
116c349dbc7Sjsg /* gather all bits value/mask getting updated in this register */
117c349dbc7Sjsg set_reg_field_value_masks(field_value_mask,
118c349dbc7Sjsg field_value1, mask1, shift1);
119fb4d8502Sjsg
120fb4d8502Sjsg while (i < n) {
121fb4d8502Sjsg shift = va_arg(ap, uint32_t);
122fb4d8502Sjsg mask = va_arg(ap, uint32_t);
123fb4d8502Sjsg field_value = va_arg(ap, uint32_t);
124fb4d8502Sjsg
125c349dbc7Sjsg set_reg_field_value_masks(field_value_mask,
126c349dbc7Sjsg field_value, mask, shift);
127fb4d8502Sjsg i++;
128fb4d8502Sjsg }
129c349dbc7Sjsg }
130c349dbc7Sjsg
dmub_flush_buffer_execute(struct dc_reg_helper_state * offload,const struct dc_context * ctx)131c349dbc7Sjsg static void dmub_flush_buffer_execute(
132c349dbc7Sjsg struct dc_reg_helper_state *offload,
133c349dbc7Sjsg const struct dc_context *ctx)
134c349dbc7Sjsg {
135c349dbc7Sjsg submit_dmub_read_modify_write(offload, ctx);
136c349dbc7Sjsg }
137c349dbc7Sjsg
dmub_flush_burst_write_buffer_execute(struct dc_reg_helper_state * offload,const struct dc_context * ctx)138c349dbc7Sjsg static void dmub_flush_burst_write_buffer_execute(
139c349dbc7Sjsg struct dc_reg_helper_state *offload,
140c349dbc7Sjsg const struct dc_context *ctx)
141c349dbc7Sjsg {
142c349dbc7Sjsg submit_dmub_burst_write(offload, ctx);
143c349dbc7Sjsg }
144c349dbc7Sjsg
dmub_reg_value_burst_set_pack(const struct dc_context * ctx,uint32_t addr,uint32_t reg_val)145c349dbc7Sjsg static bool dmub_reg_value_burst_set_pack(const struct dc_context *ctx, uint32_t addr,
146c349dbc7Sjsg uint32_t reg_val)
147c349dbc7Sjsg {
148c349dbc7Sjsg struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
149c349dbc7Sjsg struct dmub_rb_cmd_burst_write *cmd_buf = &offload->cmd_data.burst_write;
150c349dbc7Sjsg
151c349dbc7Sjsg /* flush command if buffer is full */
152c349dbc7Sjsg if (offload->reg_seq_count == DMUB_BURST_WRITE_VALUES__MAX)
153c349dbc7Sjsg dmub_flush_burst_write_buffer_execute(offload, ctx);
154c349dbc7Sjsg
155c349dbc7Sjsg if (offload->cmd_data.cmd_common.header.type == DMUB_CMD__REG_SEQ_BURST_WRITE &&
156c349dbc7Sjsg addr != cmd_buf->addr) {
157c349dbc7Sjsg dmub_flush_burst_write_buffer_execute(offload, ctx);
158c349dbc7Sjsg return false;
159c349dbc7Sjsg }
160c349dbc7Sjsg
161c349dbc7Sjsg cmd_buf->header.type = DMUB_CMD__REG_SEQ_BURST_WRITE;
162c349dbc7Sjsg cmd_buf->header.sub_type = 0;
163c349dbc7Sjsg cmd_buf->addr = addr;
164c349dbc7Sjsg cmd_buf->write_values[offload->reg_seq_count] = reg_val;
165c349dbc7Sjsg offload->reg_seq_count++;
166c349dbc7Sjsg
167c349dbc7Sjsg return true;
168c349dbc7Sjsg }
169c349dbc7Sjsg
dmub_reg_value_pack(const struct dc_context * ctx,uint32_t addr,struct dc_reg_value_masks * field_value_mask)170c349dbc7Sjsg static uint32_t dmub_reg_value_pack(const struct dc_context *ctx, uint32_t addr,
171c349dbc7Sjsg struct dc_reg_value_masks *field_value_mask)
172c349dbc7Sjsg {
173c349dbc7Sjsg struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
174c349dbc7Sjsg struct dmub_rb_cmd_read_modify_write *cmd_buf = &offload->cmd_data.read_modify_write;
175c349dbc7Sjsg struct dmub_cmd_read_modify_write_sequence *seq;
176c349dbc7Sjsg
177c349dbc7Sjsg /* flush command if buffer is full */
178c349dbc7Sjsg if (offload->cmd_data.cmd_common.header.type != DMUB_CMD__REG_SEQ_BURST_WRITE &&
179c349dbc7Sjsg offload->reg_seq_count == DMUB_READ_MODIFY_WRITE_SEQ__MAX)
180c349dbc7Sjsg dmub_flush_buffer_execute(offload, ctx);
181c349dbc7Sjsg
182c349dbc7Sjsg if (offload->should_burst_write) {
183c349dbc7Sjsg if (dmub_reg_value_burst_set_pack(ctx, addr, field_value_mask->value))
184c349dbc7Sjsg return field_value_mask->value;
185c349dbc7Sjsg else
186c349dbc7Sjsg offload->should_burst_write = false;
187c349dbc7Sjsg }
188c349dbc7Sjsg
189c349dbc7Sjsg /* pack commands */
190c349dbc7Sjsg cmd_buf->header.type = DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE;
191c349dbc7Sjsg cmd_buf->header.sub_type = 0;
192c349dbc7Sjsg seq = &cmd_buf->seq[offload->reg_seq_count];
193c349dbc7Sjsg
194c349dbc7Sjsg if (offload->reg_seq_count) {
195c349dbc7Sjsg if (cmd_buf->seq[offload->reg_seq_count - 1].addr == addr)
196c349dbc7Sjsg offload->same_addr_count++;
197c349dbc7Sjsg else
198c349dbc7Sjsg offload->same_addr_count = 0;
199c349dbc7Sjsg }
200c349dbc7Sjsg
201c349dbc7Sjsg seq->addr = addr;
202c349dbc7Sjsg seq->modify_mask = field_value_mask->mask;
203c349dbc7Sjsg seq->modify_value = field_value_mask->value;
204c349dbc7Sjsg offload->reg_seq_count++;
205c349dbc7Sjsg
206c349dbc7Sjsg return field_value_mask->value;
207c349dbc7Sjsg }
208c349dbc7Sjsg
dmub_reg_wait_done_pack(const struct dc_context * ctx,uint32_t addr,uint32_t mask,uint32_t shift,uint32_t condition_value,uint32_t time_out_us)209c349dbc7Sjsg static void dmub_reg_wait_done_pack(const struct dc_context *ctx, uint32_t addr,
210c349dbc7Sjsg uint32_t mask, uint32_t shift, uint32_t condition_value, uint32_t time_out_us)
211c349dbc7Sjsg {
212c349dbc7Sjsg struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
213c349dbc7Sjsg struct dmub_rb_cmd_reg_wait *cmd_buf = &offload->cmd_data.reg_wait;
214c349dbc7Sjsg
215c349dbc7Sjsg cmd_buf->header.type = DMUB_CMD__REG_REG_WAIT;
216c349dbc7Sjsg cmd_buf->header.sub_type = 0;
217c349dbc7Sjsg cmd_buf->reg_wait.addr = addr;
218c349dbc7Sjsg cmd_buf->reg_wait.condition_field_value = mask & (condition_value << shift);
219c349dbc7Sjsg cmd_buf->reg_wait.mask = mask;
220c349dbc7Sjsg cmd_buf->reg_wait.time_out_us = time_out_us;
221c349dbc7Sjsg }
222c349dbc7Sjsg
generic_reg_update_ex(const struct dc_context * ctx,uint32_t addr,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)223c349dbc7Sjsg uint32_t generic_reg_update_ex(const struct dc_context *ctx,
224c349dbc7Sjsg uint32_t addr, int n,
225c349dbc7Sjsg uint8_t shift1, uint32_t mask1, uint32_t field_value1,
226c349dbc7Sjsg ...)
227c349dbc7Sjsg {
228c349dbc7Sjsg struct dc_reg_value_masks field_value_mask = {0};
229c349dbc7Sjsg uint32_t reg_val;
230c349dbc7Sjsg va_list ap;
231c349dbc7Sjsg
232c349dbc7Sjsg va_start(ap, field_value1);
233c349dbc7Sjsg
234c349dbc7Sjsg set_reg_field_values(&field_value_mask, addr, n, shift1, mask1,
235c349dbc7Sjsg field_value1, ap);
236c349dbc7Sjsg
237c349dbc7Sjsg va_end(ap);
238c349dbc7Sjsg
239c349dbc7Sjsg if (ctx->dmub_srv &&
240c349dbc7Sjsg ctx->dmub_srv->reg_helper_offload.gather_in_progress)
241c349dbc7Sjsg return dmub_reg_value_pack(ctx, addr, &field_value_mask);
242c349dbc7Sjsg /* todo: return void so we can decouple code running in driver from register states */
243c349dbc7Sjsg
244c349dbc7Sjsg /* mmio write directly */
245c349dbc7Sjsg reg_val = dm_read_reg(ctx, addr);
246c349dbc7Sjsg reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value;
247c349dbc7Sjsg dm_write_reg(ctx, addr, reg_val);
248c349dbc7Sjsg return reg_val;
249c349dbc7Sjsg }
250c349dbc7Sjsg
generic_reg_set_ex(const struct dc_context * ctx,uint32_t addr,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)251c349dbc7Sjsg uint32_t generic_reg_set_ex(const struct dc_context *ctx,
252c349dbc7Sjsg uint32_t addr, uint32_t reg_val, int n,
253c349dbc7Sjsg uint8_t shift1, uint32_t mask1, uint32_t field_value1,
254c349dbc7Sjsg ...)
255c349dbc7Sjsg {
256c349dbc7Sjsg struct dc_reg_value_masks field_value_mask = {0};
257c349dbc7Sjsg va_list ap;
258c349dbc7Sjsg
259c349dbc7Sjsg va_start(ap, field_value1);
260c349dbc7Sjsg
261c349dbc7Sjsg set_reg_field_values(&field_value_mask, addr, n, shift1, mask1,
262c349dbc7Sjsg field_value1, ap);
263c349dbc7Sjsg
264c349dbc7Sjsg va_end(ap);
265c349dbc7Sjsg
266c349dbc7Sjsg
267c349dbc7Sjsg /* mmio write directly */
268c349dbc7Sjsg reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value;
269c349dbc7Sjsg
270c349dbc7Sjsg if (ctx->dmub_srv &&
271c349dbc7Sjsg ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
272c349dbc7Sjsg return dmub_reg_value_burst_set_pack(ctx, addr, reg_val);
273c349dbc7Sjsg /* todo: return void so we can decouple code running in driver from register states */
274c349dbc7Sjsg }
275fb4d8502Sjsg
276fb4d8502Sjsg dm_write_reg(ctx, addr, reg_val);
277fb4d8502Sjsg return reg_val;
278fb4d8502Sjsg }
279fb4d8502Sjsg
generic_reg_get(const struct dc_context * ctx,uint32_t addr,uint8_t shift,uint32_t mask,uint32_t * field_value)280fb4d8502Sjsg uint32_t generic_reg_get(const struct dc_context *ctx, uint32_t addr,
281fb4d8502Sjsg uint8_t shift, uint32_t mask, uint32_t *field_value)
282fb4d8502Sjsg {
283fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
284fb4d8502Sjsg *field_value = get_reg_field_value_ex(reg_val, mask, shift);
285fb4d8502Sjsg return reg_val;
286fb4d8502Sjsg }
287fb4d8502Sjsg
generic_reg_get2(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2)288fb4d8502Sjsg uint32_t generic_reg_get2(const struct dc_context *ctx, uint32_t addr,
289fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
290fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2)
291fb4d8502Sjsg {
292fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
293fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
294fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
295fb4d8502Sjsg return reg_val;
296fb4d8502Sjsg }
297fb4d8502Sjsg
generic_reg_get3(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3)298fb4d8502Sjsg uint32_t generic_reg_get3(const struct dc_context *ctx, uint32_t addr,
299fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
300fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
301fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3)
302fb4d8502Sjsg {
303fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
304fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
305fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
306fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
307fb4d8502Sjsg return reg_val;
308fb4d8502Sjsg }
309fb4d8502Sjsg
generic_reg_get4(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4)310fb4d8502Sjsg uint32_t generic_reg_get4(const struct dc_context *ctx, uint32_t addr,
311fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
312fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
313fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
314fb4d8502Sjsg uint8_t shift4, uint32_t mask4, uint32_t *field_value4)
315fb4d8502Sjsg {
316fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
317fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
318fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
319fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
320fb4d8502Sjsg *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
321fb4d8502Sjsg return reg_val;
322fb4d8502Sjsg }
323fb4d8502Sjsg
generic_reg_get5(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5)324fb4d8502Sjsg uint32_t generic_reg_get5(const struct dc_context *ctx, uint32_t addr,
325fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
326fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
327fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
328fb4d8502Sjsg uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
329fb4d8502Sjsg uint8_t shift5, uint32_t mask5, uint32_t *field_value5)
330fb4d8502Sjsg {
331fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
332fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
333fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
334fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
335fb4d8502Sjsg *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
336fb4d8502Sjsg *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
337fb4d8502Sjsg return reg_val;
338fb4d8502Sjsg }
339fb4d8502Sjsg
generic_reg_get6(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6)340fb4d8502Sjsg uint32_t generic_reg_get6(const struct dc_context *ctx, uint32_t addr,
341fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
342fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
343fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
344fb4d8502Sjsg uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
345fb4d8502Sjsg uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
346fb4d8502Sjsg uint8_t shift6, uint32_t mask6, uint32_t *field_value6)
347fb4d8502Sjsg {
348fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
349fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
350fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
351fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
352fb4d8502Sjsg *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
353fb4d8502Sjsg *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
354fb4d8502Sjsg *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
355fb4d8502Sjsg return reg_val;
356fb4d8502Sjsg }
357fb4d8502Sjsg
generic_reg_get7(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6,uint8_t shift7,uint32_t mask7,uint32_t * field_value7)358fb4d8502Sjsg uint32_t generic_reg_get7(const struct dc_context *ctx, uint32_t addr,
359fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
360fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
361fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
362fb4d8502Sjsg uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
363fb4d8502Sjsg uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
364fb4d8502Sjsg uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
365fb4d8502Sjsg uint8_t shift7, uint32_t mask7, uint32_t *field_value7)
366fb4d8502Sjsg {
367fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
368fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
369fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
370fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
371fb4d8502Sjsg *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
372fb4d8502Sjsg *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
373fb4d8502Sjsg *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
374fb4d8502Sjsg *field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
375fb4d8502Sjsg return reg_val;
376fb4d8502Sjsg }
377fb4d8502Sjsg
generic_reg_get8(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6,uint8_t shift7,uint32_t mask7,uint32_t * field_value7,uint8_t shift8,uint32_t mask8,uint32_t * field_value8)378fb4d8502Sjsg uint32_t generic_reg_get8(const struct dc_context *ctx, uint32_t addr,
379fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
380fb4d8502Sjsg uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
381fb4d8502Sjsg uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
382fb4d8502Sjsg uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
383fb4d8502Sjsg uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
384fb4d8502Sjsg uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
385fb4d8502Sjsg uint8_t shift7, uint32_t mask7, uint32_t *field_value7,
386fb4d8502Sjsg uint8_t shift8, uint32_t mask8, uint32_t *field_value8)
387fb4d8502Sjsg {
388fb4d8502Sjsg uint32_t reg_val = dm_read_reg(ctx, addr);
389fb4d8502Sjsg *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
390fb4d8502Sjsg *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
391fb4d8502Sjsg *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
392fb4d8502Sjsg *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
393fb4d8502Sjsg *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
394fb4d8502Sjsg *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
395fb4d8502Sjsg *field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
396fb4d8502Sjsg *field_value8 = get_reg_field_value_ex(reg_val, mask8, shift8);
397fb4d8502Sjsg return reg_val;
398fb4d8502Sjsg }
399fb4d8502Sjsg /* note: va version of this is pretty bad idea, since there is a output parameter pass by pointer
400fb4d8502Sjsg * compiler won't be able to check for size match and is prone to stack corruption type of bugs
401fb4d8502Sjsg
402fb4d8502Sjsg uint32_t generic_reg_get(const struct dc_context *ctx,
403fb4d8502Sjsg uint32_t addr, int n, ...)
404fb4d8502Sjsg {
405fb4d8502Sjsg uint32_t shift, mask;
406fb4d8502Sjsg uint32_t *field_value;
407fb4d8502Sjsg uint32_t reg_val;
408fb4d8502Sjsg int i = 0;
409fb4d8502Sjsg
410fb4d8502Sjsg reg_val = dm_read_reg(ctx, addr);
411fb4d8502Sjsg
412fb4d8502Sjsg va_list ap;
413fb4d8502Sjsg va_start(ap, n);
414fb4d8502Sjsg
415fb4d8502Sjsg while (i < n) {
416fb4d8502Sjsg shift = va_arg(ap, uint32_t);
417fb4d8502Sjsg mask = va_arg(ap, uint32_t);
418fb4d8502Sjsg field_value = va_arg(ap, uint32_t *);
419fb4d8502Sjsg
420fb4d8502Sjsg *field_value = get_reg_field_value_ex(reg_val, mask, shift);
421fb4d8502Sjsg i++;
422fb4d8502Sjsg }
423fb4d8502Sjsg
424fb4d8502Sjsg va_end(ap);
425fb4d8502Sjsg
426fb4d8502Sjsg return reg_val;
427fb4d8502Sjsg }
428fb4d8502Sjsg */
429fb4d8502Sjsg
generic_reg_wait(const struct dc_context * ctx,uint32_t addr,uint32_t shift,uint32_t mask,uint32_t condition_value,unsigned int delay_between_poll_us,unsigned int time_out_num_tries,const char * func_name,int line)430c349dbc7Sjsg void generic_reg_wait(const struct dc_context *ctx,
431fb4d8502Sjsg uint32_t addr, uint32_t shift, uint32_t mask, uint32_t condition_value,
432fb4d8502Sjsg unsigned int delay_between_poll_us, unsigned int time_out_num_tries,
433fb4d8502Sjsg const char *func_name, int line)
434fb4d8502Sjsg {
435fb4d8502Sjsg uint32_t field_value;
436fb4d8502Sjsg uint32_t reg_val;
437fb4d8502Sjsg int i;
438fb4d8502Sjsg
439c349dbc7Sjsg if (ctx->dmub_srv &&
440c349dbc7Sjsg ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
441c349dbc7Sjsg dmub_reg_wait_done_pack(ctx, addr, mask, shift, condition_value,
442c349dbc7Sjsg delay_between_poll_us * time_out_num_tries);
443c349dbc7Sjsg return;
444fb4d8502Sjsg }
445fb4d8502Sjsg
446c349dbc7Sjsg /*
447c349dbc7Sjsg * Something is terribly wrong if time out is > 3000ms.
448c349dbc7Sjsg * 3000ms is the maximum time needed for SMU to pass values back.
449c349dbc7Sjsg * This value comes from experiments.
450c349dbc7Sjsg *
451c349dbc7Sjsg */
452c349dbc7Sjsg ASSERT(delay_between_poll_us * time_out_num_tries <= 3000000);
453c349dbc7Sjsg
454fb4d8502Sjsg for (i = 0; i <= time_out_num_tries; i++) {
455fb4d8502Sjsg if (i) {
456fb4d8502Sjsg if (delay_between_poll_us >= 1000)
457fb4d8502Sjsg drm_msleep(delay_between_poll_us / 1000);
458fb4d8502Sjsg else if (delay_between_poll_us > 0)
459fb4d8502Sjsg udelay(delay_between_poll_us);
460fb4d8502Sjsg }
461fb4d8502Sjsg
462fb4d8502Sjsg reg_val = dm_read_reg(ctx, addr);
463fb4d8502Sjsg
464fb4d8502Sjsg field_value = get_reg_field_value_ex(reg_val, mask, shift);
465fb4d8502Sjsg
466fb4d8502Sjsg if (field_value == condition_value) {
467*f005ef32Sjsg if (i * delay_between_poll_us > 1000)
468c349dbc7Sjsg DC_LOG_DC("REG_WAIT taking a while: %dms in %s line:%d\n",
469fb4d8502Sjsg delay_between_poll_us * i / 1000,
470fb4d8502Sjsg func_name, line);
471c349dbc7Sjsg return;
472fb4d8502Sjsg }
473fb4d8502Sjsg }
474fb4d8502Sjsg
475c349dbc7Sjsg DC_LOG_WARNING("REG_WAIT timeout %dus * %d tries - %s line:%d\n",
476fb4d8502Sjsg delay_between_poll_us, time_out_num_tries,
477fb4d8502Sjsg func_name, line);
478fb4d8502Sjsg
479fb4d8502Sjsg BREAK_TO_DEBUGGER();
480fb4d8502Sjsg }
481fb4d8502Sjsg
generic_write_indirect_reg(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,uint32_t data)482fb4d8502Sjsg void generic_write_indirect_reg(const struct dc_context *ctx,
483fb4d8502Sjsg uint32_t addr_index, uint32_t addr_data,
484fb4d8502Sjsg uint32_t index, uint32_t data)
485fb4d8502Sjsg {
486fb4d8502Sjsg dm_write_reg(ctx, addr_index, index);
487fb4d8502Sjsg dm_write_reg(ctx, addr_data, data);
488fb4d8502Sjsg }
489fb4d8502Sjsg
generic_read_indirect_reg(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index)490fb4d8502Sjsg uint32_t generic_read_indirect_reg(const struct dc_context *ctx,
491fb4d8502Sjsg uint32_t addr_index, uint32_t addr_data,
492fb4d8502Sjsg uint32_t index)
493fb4d8502Sjsg {
494fb4d8502Sjsg uint32_t value = 0;
495fb4d8502Sjsg
496c349dbc7Sjsg // when reg read, there should not be any offload.
497c349dbc7Sjsg if (ctx->dmub_srv &&
498c349dbc7Sjsg ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
499c349dbc7Sjsg ASSERT(false);
500c349dbc7Sjsg }
501c349dbc7Sjsg
502fb4d8502Sjsg dm_write_reg(ctx, addr_index, index);
503fb4d8502Sjsg value = dm_read_reg(ctx, addr_data);
504fb4d8502Sjsg
505fb4d8502Sjsg return value;
506fb4d8502Sjsg }
507fb4d8502Sjsg
generic_indirect_reg_get(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,int n,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,...)508c349dbc7Sjsg uint32_t generic_indirect_reg_get(const struct dc_context *ctx,
509c349dbc7Sjsg uint32_t addr_index, uint32_t addr_data,
510c349dbc7Sjsg uint32_t index, int n,
511c349dbc7Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
512c349dbc7Sjsg ...)
513c349dbc7Sjsg {
514c349dbc7Sjsg uint32_t shift, mask, *field_value;
515c349dbc7Sjsg uint32_t value = 0;
516c349dbc7Sjsg int i = 1;
517c349dbc7Sjsg
518c349dbc7Sjsg va_list ap;
519c349dbc7Sjsg
520c349dbc7Sjsg va_start(ap, field_value1);
521c349dbc7Sjsg
522c349dbc7Sjsg value = generic_read_indirect_reg(ctx, addr_index, addr_data, index);
523c349dbc7Sjsg *field_value1 = get_reg_field_value_ex(value, mask1, shift1);
524c349dbc7Sjsg
525c349dbc7Sjsg while (i < n) {
526c349dbc7Sjsg shift = va_arg(ap, uint32_t);
527c349dbc7Sjsg mask = va_arg(ap, uint32_t);
528c349dbc7Sjsg field_value = va_arg(ap, uint32_t *);
529c349dbc7Sjsg
530c349dbc7Sjsg *field_value = get_reg_field_value_ex(value, mask, shift);
531c349dbc7Sjsg i++;
532c349dbc7Sjsg }
533c349dbc7Sjsg
534c349dbc7Sjsg va_end(ap);
535c349dbc7Sjsg
536c349dbc7Sjsg return value;
537c349dbc7Sjsg }
538fb4d8502Sjsg
generic_indirect_reg_update_ex(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)539fb4d8502Sjsg uint32_t generic_indirect_reg_update_ex(const struct dc_context *ctx,
540fb4d8502Sjsg uint32_t addr_index, uint32_t addr_data,
541fb4d8502Sjsg uint32_t index, uint32_t reg_val, int n,
542fb4d8502Sjsg uint8_t shift1, uint32_t mask1, uint32_t field_value1,
543fb4d8502Sjsg ...)
544fb4d8502Sjsg {
545fb4d8502Sjsg uint32_t shift, mask, field_value;
546fb4d8502Sjsg int i = 1;
547fb4d8502Sjsg
548fb4d8502Sjsg va_list ap;
549fb4d8502Sjsg
550fb4d8502Sjsg va_start(ap, field_value1);
551fb4d8502Sjsg
552fb4d8502Sjsg reg_val = set_reg_field_value_ex(reg_val, field_value1, mask1, shift1);
553fb4d8502Sjsg
554fb4d8502Sjsg while (i < n) {
555fb4d8502Sjsg shift = va_arg(ap, uint32_t);
556fb4d8502Sjsg mask = va_arg(ap, uint32_t);
557fb4d8502Sjsg field_value = va_arg(ap, uint32_t);
558fb4d8502Sjsg
559fb4d8502Sjsg reg_val = set_reg_field_value_ex(reg_val, field_value, mask, shift);
560fb4d8502Sjsg i++;
561fb4d8502Sjsg }
562fb4d8502Sjsg
563fb4d8502Sjsg generic_write_indirect_reg(ctx, addr_index, addr_data, index, reg_val);
564fb4d8502Sjsg va_end(ap);
565fb4d8502Sjsg
566fb4d8502Sjsg return reg_val;
567fb4d8502Sjsg }
568c349dbc7Sjsg
5691bb76ff1Sjsg
generic_indirect_reg_update_ex_sync(const struct dc_context * ctx,uint32_t index,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)5701bb76ff1Sjsg uint32_t generic_indirect_reg_update_ex_sync(const struct dc_context *ctx,
5711bb76ff1Sjsg uint32_t index, uint32_t reg_val, int n,
5721bb76ff1Sjsg uint8_t shift1, uint32_t mask1, uint32_t field_value1,
5731bb76ff1Sjsg ...)
5741bb76ff1Sjsg {
5751bb76ff1Sjsg uint32_t shift, mask, field_value;
5761bb76ff1Sjsg int i = 1;
5771bb76ff1Sjsg
5781bb76ff1Sjsg va_list ap;
5791bb76ff1Sjsg
5801bb76ff1Sjsg va_start(ap, field_value1);
5811bb76ff1Sjsg
5821bb76ff1Sjsg reg_val = set_reg_field_value_ex(reg_val, field_value1, mask1, shift1);
5831bb76ff1Sjsg
5841bb76ff1Sjsg while (i < n) {
5851bb76ff1Sjsg shift = va_arg(ap, uint32_t);
5861bb76ff1Sjsg mask = va_arg(ap, uint32_t);
5871bb76ff1Sjsg field_value = va_arg(ap, uint32_t);
5881bb76ff1Sjsg
5891bb76ff1Sjsg reg_val = set_reg_field_value_ex(reg_val, field_value, mask, shift);
5901bb76ff1Sjsg i++;
5911bb76ff1Sjsg }
5921bb76ff1Sjsg
5931bb76ff1Sjsg dm_write_index_reg(ctx, CGS_IND_REG__PCIE, index, reg_val);
5941bb76ff1Sjsg va_end(ap);
5951bb76ff1Sjsg
5961bb76ff1Sjsg return reg_val;
5971bb76ff1Sjsg }
5981bb76ff1Sjsg
generic_indirect_reg_get_sync(const struct dc_context * ctx,uint32_t index,int n,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,...)5991bb76ff1Sjsg uint32_t generic_indirect_reg_get_sync(const struct dc_context *ctx,
6001bb76ff1Sjsg uint32_t index, int n,
6011bb76ff1Sjsg uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
6021bb76ff1Sjsg ...)
6031bb76ff1Sjsg {
6041bb76ff1Sjsg uint32_t shift, mask, *field_value;
6051bb76ff1Sjsg uint32_t value = 0;
6061bb76ff1Sjsg int i = 1;
6071bb76ff1Sjsg
6081bb76ff1Sjsg va_list ap;
6091bb76ff1Sjsg
6101bb76ff1Sjsg va_start(ap, field_value1);
6111bb76ff1Sjsg
6121bb76ff1Sjsg value = dm_read_index_reg(ctx, CGS_IND_REG__PCIE, index);
6131bb76ff1Sjsg *field_value1 = get_reg_field_value_ex(value, mask1, shift1);
6141bb76ff1Sjsg
6151bb76ff1Sjsg while (i < n) {
6161bb76ff1Sjsg shift = va_arg(ap, uint32_t);
6171bb76ff1Sjsg mask = va_arg(ap, uint32_t);
6181bb76ff1Sjsg field_value = va_arg(ap, uint32_t *);
6191bb76ff1Sjsg
6201bb76ff1Sjsg *field_value = get_reg_field_value_ex(value, mask, shift);
6211bb76ff1Sjsg i++;
6221bb76ff1Sjsg }
6231bb76ff1Sjsg
6241bb76ff1Sjsg va_end(ap);
6251bb76ff1Sjsg
6261bb76ff1Sjsg return value;
6271bb76ff1Sjsg }
6281bb76ff1Sjsg
reg_sequence_start_gather(const struct dc_context * ctx)629c349dbc7Sjsg void reg_sequence_start_gather(const struct dc_context *ctx)
630c349dbc7Sjsg {
631c349dbc7Sjsg /* if reg sequence is supported and enabled, set flag to
632c349dbc7Sjsg * indicate we want to have REG_SET, REG_UPDATE macro build
633c349dbc7Sjsg * reg sequence command buffer rather than MMIO directly.
634c349dbc7Sjsg */
635c349dbc7Sjsg
636c349dbc7Sjsg if (ctx->dmub_srv && ctx->dc->debug.dmub_offload_enabled) {
637c349dbc7Sjsg struct dc_reg_helper_state *offload =
638c349dbc7Sjsg &ctx->dmub_srv->reg_helper_offload;
639c349dbc7Sjsg
640c349dbc7Sjsg /* caller sequence mismatch. need to debug caller. offload will not work!!! */
641c349dbc7Sjsg ASSERT(!offload->gather_in_progress);
642c349dbc7Sjsg
643c349dbc7Sjsg offload->gather_in_progress = true;
644c349dbc7Sjsg }
645c349dbc7Sjsg }
646c349dbc7Sjsg
reg_sequence_start_execute(const struct dc_context * ctx)647c349dbc7Sjsg void reg_sequence_start_execute(const struct dc_context *ctx)
648c349dbc7Sjsg {
649c349dbc7Sjsg struct dc_reg_helper_state *offload;
650c349dbc7Sjsg
651c349dbc7Sjsg if (!ctx->dmub_srv)
652c349dbc7Sjsg return;
653c349dbc7Sjsg
654c349dbc7Sjsg offload = &ctx->dmub_srv->reg_helper_offload;
655c349dbc7Sjsg
656c349dbc7Sjsg if (offload && offload->gather_in_progress) {
657c349dbc7Sjsg offload->gather_in_progress = false;
658c349dbc7Sjsg offload->should_burst_write = false;
659c349dbc7Sjsg switch (offload->cmd_data.cmd_common.header.type) {
660c349dbc7Sjsg case DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE:
661c349dbc7Sjsg submit_dmub_read_modify_write(offload, ctx);
662c349dbc7Sjsg break;
663c349dbc7Sjsg case DMUB_CMD__REG_REG_WAIT:
664c349dbc7Sjsg submit_dmub_reg_wait(offload, ctx);
665c349dbc7Sjsg break;
666c349dbc7Sjsg case DMUB_CMD__REG_SEQ_BURST_WRITE:
667c349dbc7Sjsg submit_dmub_burst_write(offload, ctx);
668c349dbc7Sjsg break;
669c349dbc7Sjsg default:
670c349dbc7Sjsg return;
671c349dbc7Sjsg }
672c349dbc7Sjsg }
673c349dbc7Sjsg }
674c349dbc7Sjsg
reg_sequence_wait_done(const struct dc_context * ctx)675c349dbc7Sjsg void reg_sequence_wait_done(const struct dc_context *ctx)
676c349dbc7Sjsg {
677c349dbc7Sjsg /* callback to DM to poll for last submission done*/
678c349dbc7Sjsg struct dc_reg_helper_state *offload;
679c349dbc7Sjsg
680c349dbc7Sjsg if (!ctx->dmub_srv)
681c349dbc7Sjsg return;
682c349dbc7Sjsg
683c349dbc7Sjsg offload = &ctx->dmub_srv->reg_helper_offload;
684c349dbc7Sjsg
685c349dbc7Sjsg if (offload &&
686c349dbc7Sjsg ctx->dc->debug.dmub_offload_enabled &&
687c349dbc7Sjsg !ctx->dc->debug.dmcub_emulation) {
688c349dbc7Sjsg dc_dmub_srv_wait_idle(ctx->dmub_srv);
689c349dbc7Sjsg }
690c349dbc7Sjsg }
691*f005ef32Sjsg
dce_version_to_string(const int version)692*f005ef32Sjsg char *dce_version_to_string(const int version)
693*f005ef32Sjsg {
694*f005ef32Sjsg switch (version) {
695*f005ef32Sjsg case DCE_VERSION_8_0:
696*f005ef32Sjsg return "DCE 8.0";
697*f005ef32Sjsg case DCE_VERSION_8_1:
698*f005ef32Sjsg return "DCE 8.1";
699*f005ef32Sjsg case DCE_VERSION_8_3:
700*f005ef32Sjsg return "DCE 8.3";
701*f005ef32Sjsg case DCE_VERSION_10_0:
702*f005ef32Sjsg return "DCE 10.0";
703*f005ef32Sjsg case DCE_VERSION_11_0:
704*f005ef32Sjsg return "DCE 11.0";
705*f005ef32Sjsg case DCE_VERSION_11_2:
706*f005ef32Sjsg return "DCE 11.2";
707*f005ef32Sjsg case DCE_VERSION_11_22:
708*f005ef32Sjsg return "DCE 11.22";
709*f005ef32Sjsg case DCE_VERSION_12_0:
710*f005ef32Sjsg return "DCE 12.0";
711*f005ef32Sjsg case DCE_VERSION_12_1:
712*f005ef32Sjsg return "DCE 12.1";
713*f005ef32Sjsg case DCN_VERSION_1_0:
714*f005ef32Sjsg return "DCN 1.0";
715*f005ef32Sjsg case DCN_VERSION_1_01:
716*f005ef32Sjsg return "DCN 1.0.1";
717*f005ef32Sjsg case DCN_VERSION_2_0:
718*f005ef32Sjsg return "DCN 2.0";
719*f005ef32Sjsg case DCN_VERSION_2_1:
720*f005ef32Sjsg return "DCN 2.1";
721*f005ef32Sjsg case DCN_VERSION_2_01:
722*f005ef32Sjsg return "DCN 2.0.1";
723*f005ef32Sjsg case DCN_VERSION_3_0:
724*f005ef32Sjsg return "DCN 3.0";
725*f005ef32Sjsg case DCN_VERSION_3_01:
726*f005ef32Sjsg return "DCN 3.0.1";
727*f005ef32Sjsg case DCN_VERSION_3_02:
728*f005ef32Sjsg return "DCN 3.0.2";
729*f005ef32Sjsg case DCN_VERSION_3_03:
730*f005ef32Sjsg return "DCN 3.0.3";
731*f005ef32Sjsg case DCN_VERSION_3_1:
732*f005ef32Sjsg return "DCN 3.1";
733*f005ef32Sjsg case DCN_VERSION_3_14:
734*f005ef32Sjsg return "DCN 3.1.4";
735*f005ef32Sjsg case DCN_VERSION_3_15:
736*f005ef32Sjsg return "DCN 3.1.5";
737*f005ef32Sjsg case DCN_VERSION_3_16:
738*f005ef32Sjsg return "DCN 3.1.6";
739*f005ef32Sjsg case DCN_VERSION_3_2:
740*f005ef32Sjsg return "DCN 3.2";
741*f005ef32Sjsg case DCN_VERSION_3_21:
742*f005ef32Sjsg return "DCN 3.2.1";
743*f005ef32Sjsg default:
744*f005ef32Sjsg return "Unknown";
745*f005ef32Sjsg }
746*f005ef32Sjsg }
747