11bb76ff1Sjsg // SPDX-License-Identifier: GPL-2.0 OR MIT
2fb4d8502Sjsg /*
31bb76ff1Sjsg * Copyright 2015-2022 Advanced Micro Devices, Inc.
4fb4d8502Sjsg *
5fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
6fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
7fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
8fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
10fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
11fb4d8502Sjsg *
12fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
13fb4d8502Sjsg * all copies or substantial portions of the Software.
14fb4d8502Sjsg *
15fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
22fb4d8502Sjsg */
23fb4d8502Sjsg
24fb4d8502Sjsg #include <linux/pci.h>
25fb4d8502Sjsg #include <linux/acpi.h>
26fb4d8502Sjsg #include "kfd_crat.h"
27fb4d8502Sjsg #include "kfd_priv.h"
28fb4d8502Sjsg #include "kfd_topology.h"
295ca02815Sjsg #include "amdgpu.h"
30c349dbc7Sjsg #include "amdgpu_amdkfd.h"
31fb4d8502Sjsg
32fb4d8502Sjsg /* GPU Processor ID base for dGPUs for which VCRAT needs to be created.
33fb4d8502Sjsg * GPU processor ID are expressed with Bit[31]=1.
34fb4d8502Sjsg * The base is set to 0x8000_0000 + 0x1000 to avoid collision with GPU IDs
35fb4d8502Sjsg * used in the CRAT.
36fb4d8502Sjsg */
37fb4d8502Sjsg static uint32_t gpu_processor_id_low = 0x80001000;
38fb4d8502Sjsg
39fb4d8502Sjsg /* Return the next available gpu_processor_id and increment it for next GPU
40fb4d8502Sjsg * @total_cu_count - Total CUs present in the GPU including ones
41fb4d8502Sjsg * masked off
42fb4d8502Sjsg */
get_and_inc_gpu_processor_id(unsigned int total_cu_count)43fb4d8502Sjsg static inline unsigned int get_and_inc_gpu_processor_id(
44fb4d8502Sjsg unsigned int total_cu_count)
45fb4d8502Sjsg {
46fb4d8502Sjsg int current_id = gpu_processor_id_low;
47fb4d8502Sjsg
48fb4d8502Sjsg gpu_processor_id_low += total_cu_count;
49fb4d8502Sjsg return current_id;
50fb4d8502Sjsg }
51fb4d8502Sjsg
52fb4d8502Sjsg
53fb4d8502Sjsg static struct kfd_gpu_cache_info kaveri_cache_info[] = {
54fb4d8502Sjsg {
55fb4d8502Sjsg /* TCP L1 Cache per CU */
56fb4d8502Sjsg .cache_size = 16,
57fb4d8502Sjsg .cache_level = 1,
58fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
59fb4d8502Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
60fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
61fb4d8502Sjsg .num_cu_shared = 1,
62fb4d8502Sjsg },
63fb4d8502Sjsg {
64fb4d8502Sjsg /* Scalar L1 Instruction Cache (in SQC module) per bank */
65fb4d8502Sjsg .cache_size = 16,
66fb4d8502Sjsg .cache_level = 1,
67fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
68fb4d8502Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
69fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
70fb4d8502Sjsg .num_cu_shared = 2,
71fb4d8502Sjsg },
72fb4d8502Sjsg {
73fb4d8502Sjsg /* Scalar L1 Data Cache (in SQC module) per bank */
74fb4d8502Sjsg .cache_size = 8,
75fb4d8502Sjsg .cache_level = 1,
76fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
77fb4d8502Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
78fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
79fb4d8502Sjsg .num_cu_shared = 2,
80fb4d8502Sjsg },
81fb4d8502Sjsg
82fb4d8502Sjsg /* TODO: Add L2 Cache information */
83fb4d8502Sjsg };
84fb4d8502Sjsg
85fb4d8502Sjsg
86fb4d8502Sjsg static struct kfd_gpu_cache_info carrizo_cache_info[] = {
87fb4d8502Sjsg {
88fb4d8502Sjsg /* TCP L1 Cache per CU */
89fb4d8502Sjsg .cache_size = 16,
90fb4d8502Sjsg .cache_level = 1,
91fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
92fb4d8502Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
93fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
94fb4d8502Sjsg .num_cu_shared = 1,
95fb4d8502Sjsg },
96fb4d8502Sjsg {
97fb4d8502Sjsg /* Scalar L1 Instruction Cache (in SQC module) per bank */
98fb4d8502Sjsg .cache_size = 8,
99fb4d8502Sjsg .cache_level = 1,
100fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
101fb4d8502Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
102fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
103fb4d8502Sjsg .num_cu_shared = 4,
104fb4d8502Sjsg },
105fb4d8502Sjsg {
106fb4d8502Sjsg /* Scalar L1 Data Cache (in SQC module) per bank. */
107fb4d8502Sjsg .cache_size = 4,
108fb4d8502Sjsg .cache_level = 1,
109fb4d8502Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
110fb4d8502Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
111fb4d8502Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
112fb4d8502Sjsg .num_cu_shared = 4,
113fb4d8502Sjsg },
114fb4d8502Sjsg
115fb4d8502Sjsg /* TODO: Add L2 Cache information */
116fb4d8502Sjsg };
117fb4d8502Sjsg
118fb4d8502Sjsg #define hawaii_cache_info kaveri_cache_info
119fb4d8502Sjsg #define tonga_cache_info carrizo_cache_info
120fb4d8502Sjsg #define fiji_cache_info carrizo_cache_info
121fb4d8502Sjsg #define polaris10_cache_info carrizo_cache_info
122fb4d8502Sjsg #define polaris11_cache_info carrizo_cache_info
123c349dbc7Sjsg #define polaris12_cache_info carrizo_cache_info
124c349dbc7Sjsg #define vegam_cache_info carrizo_cache_info
1255ca02815Sjsg
1265ca02815Sjsg /* NOTE: L1 cache information has been updated and L2/L3
1275ca02815Sjsg * cache information has been added for Vega10 and
1285ca02815Sjsg * newer ASICs. The unit for cache_size is KiB.
1295ca02815Sjsg * In future, check & update cache details
1305ca02815Sjsg * for every new ASIC is required.
1315ca02815Sjsg */
1325ca02815Sjsg
1335ca02815Sjsg static struct kfd_gpu_cache_info vega10_cache_info[] = {
1345ca02815Sjsg {
1355ca02815Sjsg /* TCP L1 Cache per CU */
1365ca02815Sjsg .cache_size = 16,
1375ca02815Sjsg .cache_level = 1,
1385ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1395ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
1405ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1415ca02815Sjsg .num_cu_shared = 1,
1425ca02815Sjsg },
1435ca02815Sjsg {
1445ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
1455ca02815Sjsg .cache_size = 32,
1465ca02815Sjsg .cache_level = 1,
1475ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1485ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
1495ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1505ca02815Sjsg .num_cu_shared = 3,
1515ca02815Sjsg },
1525ca02815Sjsg {
1535ca02815Sjsg /* Scalar L1 Data Cache per SQC */
1545ca02815Sjsg .cache_size = 16,
1555ca02815Sjsg .cache_level = 1,
1565ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1575ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
1585ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1595ca02815Sjsg .num_cu_shared = 3,
1605ca02815Sjsg },
1615ca02815Sjsg {
1625ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
1635ca02815Sjsg .cache_size = 4096,
1645ca02815Sjsg .cache_level = 2,
1655ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1665ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
1675ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1685ca02815Sjsg .num_cu_shared = 16,
1695ca02815Sjsg },
1705ca02815Sjsg };
1715ca02815Sjsg
1725ca02815Sjsg static struct kfd_gpu_cache_info raven_cache_info[] = {
1735ca02815Sjsg {
1745ca02815Sjsg /* TCP L1 Cache per CU */
1755ca02815Sjsg .cache_size = 16,
1765ca02815Sjsg .cache_level = 1,
1775ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1785ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
1795ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1805ca02815Sjsg .num_cu_shared = 1,
1815ca02815Sjsg },
1825ca02815Sjsg {
1835ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
1845ca02815Sjsg .cache_size = 32,
1855ca02815Sjsg .cache_level = 1,
1865ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1875ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
1885ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1895ca02815Sjsg .num_cu_shared = 3,
1905ca02815Sjsg },
1915ca02815Sjsg {
1925ca02815Sjsg /* Scalar L1 Data Cache per SQC */
1935ca02815Sjsg .cache_size = 16,
1945ca02815Sjsg .cache_level = 1,
1955ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
1965ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
1975ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
1985ca02815Sjsg .num_cu_shared = 3,
1995ca02815Sjsg },
2005ca02815Sjsg {
2015ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
2025ca02815Sjsg .cache_size = 1024,
2035ca02815Sjsg .cache_level = 2,
2045ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2055ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2065ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2075ca02815Sjsg .num_cu_shared = 11,
2085ca02815Sjsg },
2095ca02815Sjsg };
2105ca02815Sjsg
2115ca02815Sjsg static struct kfd_gpu_cache_info renoir_cache_info[] = {
2125ca02815Sjsg {
2135ca02815Sjsg /* TCP L1 Cache per CU */
2145ca02815Sjsg .cache_size = 16,
2155ca02815Sjsg .cache_level = 1,
2165ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2175ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2185ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2195ca02815Sjsg .num_cu_shared = 1,
2205ca02815Sjsg },
2215ca02815Sjsg {
2225ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
2235ca02815Sjsg .cache_size = 32,
2245ca02815Sjsg .cache_level = 1,
2255ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2265ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
2275ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2285ca02815Sjsg .num_cu_shared = 3,
2295ca02815Sjsg },
2305ca02815Sjsg {
2315ca02815Sjsg /* Scalar L1 Data Cache per SQC */
2325ca02815Sjsg .cache_size = 16,
2335ca02815Sjsg .cache_level = 1,
2345ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2355ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2365ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2375ca02815Sjsg .num_cu_shared = 3,
2385ca02815Sjsg },
2395ca02815Sjsg {
2405ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
2415ca02815Sjsg .cache_size = 1024,
2425ca02815Sjsg .cache_level = 2,
2435ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2445ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2455ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2465ca02815Sjsg .num_cu_shared = 8,
2475ca02815Sjsg },
2485ca02815Sjsg };
2495ca02815Sjsg
2505ca02815Sjsg static struct kfd_gpu_cache_info vega12_cache_info[] = {
2515ca02815Sjsg {
2525ca02815Sjsg /* TCP L1 Cache per CU */
2535ca02815Sjsg .cache_size = 16,
2545ca02815Sjsg .cache_level = 1,
2555ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2565ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2575ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2585ca02815Sjsg .num_cu_shared = 1,
2595ca02815Sjsg },
2605ca02815Sjsg {
2615ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
2625ca02815Sjsg .cache_size = 32,
2635ca02815Sjsg .cache_level = 1,
2645ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2655ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
2665ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2675ca02815Sjsg .num_cu_shared = 3,
2685ca02815Sjsg },
2695ca02815Sjsg {
2705ca02815Sjsg /* Scalar L1 Data Cache per SQC */
2715ca02815Sjsg .cache_size = 16,
2725ca02815Sjsg .cache_level = 1,
2735ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2745ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2755ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2765ca02815Sjsg .num_cu_shared = 3,
2775ca02815Sjsg },
2785ca02815Sjsg {
2795ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
2805ca02815Sjsg .cache_size = 2048,
2815ca02815Sjsg .cache_level = 2,
2825ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2835ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2845ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2855ca02815Sjsg .num_cu_shared = 5,
2865ca02815Sjsg },
2875ca02815Sjsg };
2885ca02815Sjsg
2895ca02815Sjsg static struct kfd_gpu_cache_info vega20_cache_info[] = {
2905ca02815Sjsg {
2915ca02815Sjsg /* TCP L1 Cache per CU */
2925ca02815Sjsg .cache_size = 16,
2935ca02815Sjsg .cache_level = 1,
2945ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
2955ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
2965ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
2975ca02815Sjsg .num_cu_shared = 1,
2985ca02815Sjsg },
2995ca02815Sjsg {
3005ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
3015ca02815Sjsg .cache_size = 32,
3025ca02815Sjsg .cache_level = 1,
3035ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3045ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
3055ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3065ca02815Sjsg .num_cu_shared = 3,
3075ca02815Sjsg },
3085ca02815Sjsg {
3095ca02815Sjsg /* Scalar L1 Data Cache per SQC */
3105ca02815Sjsg .cache_size = 16,
3115ca02815Sjsg .cache_level = 1,
3125ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3135ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3145ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3155ca02815Sjsg .num_cu_shared = 3,
3165ca02815Sjsg },
3175ca02815Sjsg {
3185ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
3195ca02815Sjsg .cache_size = 8192,
3205ca02815Sjsg .cache_level = 2,
3215ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3225ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3235ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3245ca02815Sjsg .num_cu_shared = 16,
3255ca02815Sjsg },
3265ca02815Sjsg };
3275ca02815Sjsg
3285ca02815Sjsg static struct kfd_gpu_cache_info aldebaran_cache_info[] = {
3295ca02815Sjsg {
3305ca02815Sjsg /* TCP L1 Cache per CU */
3315ca02815Sjsg .cache_size = 16,
3325ca02815Sjsg .cache_level = 1,
3335ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3345ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3355ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3365ca02815Sjsg .num_cu_shared = 1,
3375ca02815Sjsg },
3385ca02815Sjsg {
3395ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
3405ca02815Sjsg .cache_size = 32,
3415ca02815Sjsg .cache_level = 1,
3425ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3435ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
3445ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3455ca02815Sjsg .num_cu_shared = 2,
3465ca02815Sjsg },
3475ca02815Sjsg {
3485ca02815Sjsg /* Scalar L1 Data Cache per SQC */
3495ca02815Sjsg .cache_size = 16,
3505ca02815Sjsg .cache_level = 1,
3515ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3525ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3535ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3545ca02815Sjsg .num_cu_shared = 2,
3555ca02815Sjsg },
3565ca02815Sjsg {
3575ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
3585ca02815Sjsg .cache_size = 8192,
3595ca02815Sjsg .cache_level = 2,
3605ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3615ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3625ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3635ca02815Sjsg .num_cu_shared = 14,
3645ca02815Sjsg },
3655ca02815Sjsg };
3665ca02815Sjsg
3675ca02815Sjsg static struct kfd_gpu_cache_info navi10_cache_info[] = {
3685ca02815Sjsg {
3695ca02815Sjsg /* TCP L1 Cache per CU */
3705ca02815Sjsg .cache_size = 16,
3715ca02815Sjsg .cache_level = 1,
3725ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3735ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3745ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3755ca02815Sjsg .num_cu_shared = 1,
3765ca02815Sjsg },
3775ca02815Sjsg {
3785ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
3795ca02815Sjsg .cache_size = 32,
3805ca02815Sjsg .cache_level = 1,
3815ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3825ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
3835ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3845ca02815Sjsg .num_cu_shared = 2,
3855ca02815Sjsg },
3865ca02815Sjsg {
3875ca02815Sjsg /* Scalar L1 Data Cache per SQC */
3885ca02815Sjsg .cache_size = 16,
3895ca02815Sjsg .cache_level = 1,
3905ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
3915ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
3925ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
3935ca02815Sjsg .num_cu_shared = 2,
3945ca02815Sjsg },
3955ca02815Sjsg {
3965ca02815Sjsg /* GL1 Data Cache per SA */
3975ca02815Sjsg .cache_size = 128,
3985ca02815Sjsg .cache_level = 1,
3995ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4005ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4015ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4025ca02815Sjsg .num_cu_shared = 10,
4035ca02815Sjsg },
4045ca02815Sjsg {
4055ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
4065ca02815Sjsg .cache_size = 4096,
4075ca02815Sjsg .cache_level = 2,
4085ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4095ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4105ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4115ca02815Sjsg .num_cu_shared = 10,
4125ca02815Sjsg },
4135ca02815Sjsg };
4145ca02815Sjsg
4155ca02815Sjsg static struct kfd_gpu_cache_info vangogh_cache_info[] = {
4165ca02815Sjsg {
4175ca02815Sjsg /* TCP L1 Cache per CU */
4185ca02815Sjsg .cache_size = 16,
4195ca02815Sjsg .cache_level = 1,
4205ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4215ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4225ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4235ca02815Sjsg .num_cu_shared = 1,
4245ca02815Sjsg },
4255ca02815Sjsg {
4265ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
4275ca02815Sjsg .cache_size = 32,
4285ca02815Sjsg .cache_level = 1,
4295ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4305ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
4315ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4325ca02815Sjsg .num_cu_shared = 2,
4335ca02815Sjsg },
4345ca02815Sjsg {
4355ca02815Sjsg /* Scalar L1 Data Cache per SQC */
4365ca02815Sjsg .cache_size = 16,
4375ca02815Sjsg .cache_level = 1,
4385ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4395ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4405ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4415ca02815Sjsg .num_cu_shared = 2,
4425ca02815Sjsg },
4435ca02815Sjsg {
4445ca02815Sjsg /* GL1 Data Cache per SA */
4455ca02815Sjsg .cache_size = 128,
4465ca02815Sjsg .cache_level = 1,
4475ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4485ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4495ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4505ca02815Sjsg .num_cu_shared = 8,
4515ca02815Sjsg },
4525ca02815Sjsg {
4535ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
4545ca02815Sjsg .cache_size = 1024,
4555ca02815Sjsg .cache_level = 2,
4565ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4575ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4585ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4595ca02815Sjsg .num_cu_shared = 8,
4605ca02815Sjsg },
4615ca02815Sjsg };
4625ca02815Sjsg
4635ca02815Sjsg static struct kfd_gpu_cache_info navi14_cache_info[] = {
4645ca02815Sjsg {
4655ca02815Sjsg /* TCP L1 Cache per CU */
4665ca02815Sjsg .cache_size = 16,
4675ca02815Sjsg .cache_level = 1,
4685ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4695ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4705ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4715ca02815Sjsg .num_cu_shared = 1,
4725ca02815Sjsg },
4735ca02815Sjsg {
4745ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
4755ca02815Sjsg .cache_size = 32,
4765ca02815Sjsg .cache_level = 1,
4775ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4785ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
4795ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4805ca02815Sjsg .num_cu_shared = 2,
4815ca02815Sjsg },
4825ca02815Sjsg {
4835ca02815Sjsg /* Scalar L1 Data Cache per SQC */
4845ca02815Sjsg .cache_size = 16,
4855ca02815Sjsg .cache_level = 1,
4865ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4875ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4885ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4895ca02815Sjsg .num_cu_shared = 2,
4905ca02815Sjsg },
4915ca02815Sjsg {
4925ca02815Sjsg /* GL1 Data Cache per SA */
4935ca02815Sjsg .cache_size = 128,
4945ca02815Sjsg .cache_level = 1,
4955ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
4965ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
4975ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
4985ca02815Sjsg .num_cu_shared = 12,
4995ca02815Sjsg },
5005ca02815Sjsg {
5015ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
5025ca02815Sjsg .cache_size = 2048,
5035ca02815Sjsg .cache_level = 2,
5045ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5055ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5065ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5075ca02815Sjsg .num_cu_shared = 12,
5085ca02815Sjsg },
5095ca02815Sjsg };
5105ca02815Sjsg
5115ca02815Sjsg static struct kfd_gpu_cache_info sienna_cichlid_cache_info[] = {
5125ca02815Sjsg {
5135ca02815Sjsg /* TCP L1 Cache per CU */
5145ca02815Sjsg .cache_size = 16,
5155ca02815Sjsg .cache_level = 1,
5165ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5175ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5185ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5195ca02815Sjsg .num_cu_shared = 1,
5205ca02815Sjsg },
5215ca02815Sjsg {
5225ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
5235ca02815Sjsg .cache_size = 32,
5245ca02815Sjsg .cache_level = 1,
5255ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5265ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
5275ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5285ca02815Sjsg .num_cu_shared = 2,
5295ca02815Sjsg },
5305ca02815Sjsg {
5315ca02815Sjsg /* Scalar L1 Data Cache per SQC */
5325ca02815Sjsg .cache_size = 16,
5335ca02815Sjsg .cache_level = 1,
5345ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5355ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5365ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5375ca02815Sjsg .num_cu_shared = 2,
5385ca02815Sjsg },
5395ca02815Sjsg {
5405ca02815Sjsg /* GL1 Data Cache per SA */
5415ca02815Sjsg .cache_size = 128,
5425ca02815Sjsg .cache_level = 1,
5435ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5445ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5455ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5465ca02815Sjsg .num_cu_shared = 10,
5475ca02815Sjsg },
5485ca02815Sjsg {
5495ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
5505ca02815Sjsg .cache_size = 4096,
5515ca02815Sjsg .cache_level = 2,
5525ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5535ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5545ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5555ca02815Sjsg .num_cu_shared = 10,
5565ca02815Sjsg },
5575ca02815Sjsg {
5585ca02815Sjsg /* L3 Data Cache per GPU */
5595ca02815Sjsg .cache_size = 128*1024,
5605ca02815Sjsg .cache_level = 3,
5615ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5625ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5635ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5645ca02815Sjsg .num_cu_shared = 10,
5655ca02815Sjsg },
5665ca02815Sjsg };
5675ca02815Sjsg
5685ca02815Sjsg static struct kfd_gpu_cache_info navy_flounder_cache_info[] = {
5695ca02815Sjsg {
5705ca02815Sjsg /* TCP L1 Cache per CU */
5715ca02815Sjsg .cache_size = 16,
5725ca02815Sjsg .cache_level = 1,
5735ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5745ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5755ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5765ca02815Sjsg .num_cu_shared = 1,
5775ca02815Sjsg },
5785ca02815Sjsg {
5795ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
5805ca02815Sjsg .cache_size = 32,
5815ca02815Sjsg .cache_level = 1,
5825ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5835ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
5845ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5855ca02815Sjsg .num_cu_shared = 2,
5865ca02815Sjsg },
5875ca02815Sjsg {
5885ca02815Sjsg /* Scalar L1 Data Cache per SQC */
5895ca02815Sjsg .cache_size = 16,
5905ca02815Sjsg .cache_level = 1,
5915ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
5925ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
5935ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
5945ca02815Sjsg .num_cu_shared = 2,
5955ca02815Sjsg },
5965ca02815Sjsg {
5975ca02815Sjsg /* GL1 Data Cache per SA */
5985ca02815Sjsg .cache_size = 128,
5995ca02815Sjsg .cache_level = 1,
6005ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6015ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6025ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6035ca02815Sjsg .num_cu_shared = 10,
6045ca02815Sjsg },
6055ca02815Sjsg {
6065ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
6075ca02815Sjsg .cache_size = 3072,
6085ca02815Sjsg .cache_level = 2,
6095ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6105ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6115ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6125ca02815Sjsg .num_cu_shared = 10,
6135ca02815Sjsg },
6145ca02815Sjsg {
6155ca02815Sjsg /* L3 Data Cache per GPU */
6165ca02815Sjsg .cache_size = 96*1024,
6175ca02815Sjsg .cache_level = 3,
6185ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6195ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6205ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6215ca02815Sjsg .num_cu_shared = 10,
6225ca02815Sjsg },
6235ca02815Sjsg };
6245ca02815Sjsg
6255ca02815Sjsg static struct kfd_gpu_cache_info dimgrey_cavefish_cache_info[] = {
6265ca02815Sjsg {
6275ca02815Sjsg /* TCP L1 Cache per CU */
6285ca02815Sjsg .cache_size = 16,
6295ca02815Sjsg .cache_level = 1,
6305ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6315ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6325ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6335ca02815Sjsg .num_cu_shared = 1,
6345ca02815Sjsg },
6355ca02815Sjsg {
6365ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
6375ca02815Sjsg .cache_size = 32,
6385ca02815Sjsg .cache_level = 1,
6395ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6405ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
6415ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6425ca02815Sjsg .num_cu_shared = 2,
6435ca02815Sjsg },
6445ca02815Sjsg {
6455ca02815Sjsg /* Scalar L1 Data Cache per SQC */
6465ca02815Sjsg .cache_size = 16,
6475ca02815Sjsg .cache_level = 1,
6485ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6495ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6505ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6515ca02815Sjsg .num_cu_shared = 2,
6525ca02815Sjsg },
6535ca02815Sjsg {
6545ca02815Sjsg /* GL1 Data Cache per SA */
6555ca02815Sjsg .cache_size = 128,
6565ca02815Sjsg .cache_level = 1,
6575ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6585ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6595ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6605ca02815Sjsg .num_cu_shared = 8,
6615ca02815Sjsg },
6625ca02815Sjsg {
6635ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
6645ca02815Sjsg .cache_size = 2048,
6655ca02815Sjsg .cache_level = 2,
6665ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6675ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6685ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6695ca02815Sjsg .num_cu_shared = 8,
6705ca02815Sjsg },
6715ca02815Sjsg {
6725ca02815Sjsg /* L3 Data Cache per GPU */
6735ca02815Sjsg .cache_size = 32*1024,
6745ca02815Sjsg .cache_level = 3,
6755ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6765ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6775ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6785ca02815Sjsg .num_cu_shared = 8,
6795ca02815Sjsg },
6805ca02815Sjsg };
6815ca02815Sjsg
6825ca02815Sjsg static struct kfd_gpu_cache_info beige_goby_cache_info[] = {
6835ca02815Sjsg {
6845ca02815Sjsg /* TCP L1 Cache per CU */
6855ca02815Sjsg .cache_size = 16,
6865ca02815Sjsg .cache_level = 1,
6875ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6885ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
6895ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6905ca02815Sjsg .num_cu_shared = 1,
6915ca02815Sjsg },
6925ca02815Sjsg {
6935ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
6945ca02815Sjsg .cache_size = 32,
6955ca02815Sjsg .cache_level = 1,
6965ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
6975ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
6985ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
6995ca02815Sjsg .num_cu_shared = 2,
7005ca02815Sjsg },
7015ca02815Sjsg {
7025ca02815Sjsg /* Scalar L1 Data Cache per SQC */
7035ca02815Sjsg .cache_size = 16,
7045ca02815Sjsg .cache_level = 1,
7055ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7065ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7075ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7085ca02815Sjsg .num_cu_shared = 2,
7095ca02815Sjsg },
7105ca02815Sjsg {
7115ca02815Sjsg /* GL1 Data Cache per SA */
7125ca02815Sjsg .cache_size = 128,
7135ca02815Sjsg .cache_level = 1,
7145ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7155ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7165ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7175ca02815Sjsg .num_cu_shared = 8,
7185ca02815Sjsg },
7195ca02815Sjsg {
7205ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
7215ca02815Sjsg .cache_size = 1024,
7225ca02815Sjsg .cache_level = 2,
7235ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7245ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7255ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7265ca02815Sjsg .num_cu_shared = 8,
7275ca02815Sjsg },
7285ca02815Sjsg {
7295ca02815Sjsg /* L3 Data Cache per GPU */
7305ca02815Sjsg .cache_size = 16*1024,
7315ca02815Sjsg .cache_level = 3,
7325ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7335ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7345ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7355ca02815Sjsg .num_cu_shared = 8,
7365ca02815Sjsg },
7375ca02815Sjsg };
7385ca02815Sjsg
7395ca02815Sjsg static struct kfd_gpu_cache_info yellow_carp_cache_info[] = {
7405ca02815Sjsg {
7415ca02815Sjsg /* TCP L1 Cache per CU */
7425ca02815Sjsg .cache_size = 16,
7435ca02815Sjsg .cache_level = 1,
7445ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7455ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7465ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7475ca02815Sjsg .num_cu_shared = 1,
7485ca02815Sjsg },
7495ca02815Sjsg {
7505ca02815Sjsg /* Scalar L1 Instruction Cache per SQC */
7515ca02815Sjsg .cache_size = 32,
7525ca02815Sjsg .cache_level = 1,
7535ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7545ca02815Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
7555ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7565ca02815Sjsg .num_cu_shared = 2,
7575ca02815Sjsg },
7585ca02815Sjsg {
7595ca02815Sjsg /* Scalar L1 Data Cache per SQC */
7605ca02815Sjsg .cache_size = 16,
7615ca02815Sjsg .cache_level = 1,
7625ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7635ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7645ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7655ca02815Sjsg .num_cu_shared = 2,
7665ca02815Sjsg },
7675ca02815Sjsg {
7685ca02815Sjsg /* GL1 Data Cache per SA */
7695ca02815Sjsg .cache_size = 128,
7705ca02815Sjsg .cache_level = 1,
7715ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7725ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7735ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7745ca02815Sjsg .num_cu_shared = 6,
7755ca02815Sjsg },
7765ca02815Sjsg {
7775ca02815Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
7785ca02815Sjsg .cache_size = 2048,
7795ca02815Sjsg .cache_level = 2,
7805ca02815Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7815ca02815Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7825ca02815Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7835ca02815Sjsg .num_cu_shared = 6,
7845ca02815Sjsg },
7855ca02815Sjsg };
786fb4d8502Sjsg
7871bb76ff1Sjsg static struct kfd_gpu_cache_info gfx1037_cache_info[] = {
7881bb76ff1Sjsg {
7891bb76ff1Sjsg /* TCP L1 Cache per CU */
7901bb76ff1Sjsg .cache_size = 16,
7911bb76ff1Sjsg .cache_level = 1,
7921bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
7931bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
7941bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
7951bb76ff1Sjsg .num_cu_shared = 1,
7961bb76ff1Sjsg },
7971bb76ff1Sjsg {
7981bb76ff1Sjsg /* Scalar L1 Instruction Cache per SQC */
7991bb76ff1Sjsg .cache_size = 32,
8001bb76ff1Sjsg .cache_level = 1,
8011bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8021bb76ff1Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
8031bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8041bb76ff1Sjsg .num_cu_shared = 2,
8051bb76ff1Sjsg },
8061bb76ff1Sjsg {
8071bb76ff1Sjsg /* Scalar L1 Data Cache per SQC */
8081bb76ff1Sjsg .cache_size = 16,
8091bb76ff1Sjsg .cache_level = 1,
8101bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8111bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8121bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8131bb76ff1Sjsg .num_cu_shared = 2,
8141bb76ff1Sjsg },
8151bb76ff1Sjsg {
8161bb76ff1Sjsg /* GL1 Data Cache per SA */
8171bb76ff1Sjsg .cache_size = 128,
8181bb76ff1Sjsg .cache_level = 1,
8191bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8201bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8211bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8221bb76ff1Sjsg .num_cu_shared = 2,
8231bb76ff1Sjsg },
8241bb76ff1Sjsg {
8251bb76ff1Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
8261bb76ff1Sjsg .cache_size = 256,
8271bb76ff1Sjsg .cache_level = 2,
8281bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8291bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8301bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8311bb76ff1Sjsg .num_cu_shared = 2,
8321bb76ff1Sjsg },
8331bb76ff1Sjsg };
8341bb76ff1Sjsg
8351bb76ff1Sjsg static struct kfd_gpu_cache_info gc_10_3_6_cache_info[] = {
8361bb76ff1Sjsg {
8371bb76ff1Sjsg /* TCP L1 Cache per CU */
8381bb76ff1Sjsg .cache_size = 16,
8391bb76ff1Sjsg .cache_level = 1,
8401bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8411bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8421bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8431bb76ff1Sjsg .num_cu_shared = 1,
8441bb76ff1Sjsg },
8451bb76ff1Sjsg {
8461bb76ff1Sjsg /* Scalar L1 Instruction Cache per SQC */
8471bb76ff1Sjsg .cache_size = 32,
8481bb76ff1Sjsg .cache_level = 1,
8491bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8501bb76ff1Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
8511bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8521bb76ff1Sjsg .num_cu_shared = 2,
8531bb76ff1Sjsg },
8541bb76ff1Sjsg {
8551bb76ff1Sjsg /* Scalar L1 Data Cache per SQC */
8561bb76ff1Sjsg .cache_size = 16,
8571bb76ff1Sjsg .cache_level = 1,
8581bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8591bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8601bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8611bb76ff1Sjsg .num_cu_shared = 2,
8621bb76ff1Sjsg },
8631bb76ff1Sjsg {
8641bb76ff1Sjsg /* GL1 Data Cache per SA */
8651bb76ff1Sjsg .cache_size = 128,
8661bb76ff1Sjsg .cache_level = 1,
8671bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8681bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8691bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8701bb76ff1Sjsg .num_cu_shared = 2,
8711bb76ff1Sjsg },
8721bb76ff1Sjsg {
8731bb76ff1Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
8741bb76ff1Sjsg .cache_size = 256,
8751bb76ff1Sjsg .cache_level = 2,
8761bb76ff1Sjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
8771bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
8781bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
8791bb76ff1Sjsg .num_cu_shared = 2,
8801bb76ff1Sjsg },
8811bb76ff1Sjsg };
8821bb76ff1Sjsg
883416afe5dSjsg static struct kfd_gpu_cache_info dummy_cache_info[] = {
884416afe5dSjsg {
885416afe5dSjsg /* TCP L1 Cache per CU */
886416afe5dSjsg .cache_size = 16,
887416afe5dSjsg .cache_level = 1,
888416afe5dSjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
889416afe5dSjsg CRAT_CACHE_FLAGS_DATA_CACHE |
890416afe5dSjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
891416afe5dSjsg .num_cu_shared = 1,
892416afe5dSjsg },
893416afe5dSjsg {
894416afe5dSjsg /* Scalar L1 Instruction Cache per SQC */
895416afe5dSjsg .cache_size = 32,
896416afe5dSjsg .cache_level = 1,
897416afe5dSjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
898416afe5dSjsg CRAT_CACHE_FLAGS_INST_CACHE |
899416afe5dSjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
900416afe5dSjsg .num_cu_shared = 2,
901416afe5dSjsg },
902416afe5dSjsg {
903416afe5dSjsg /* Scalar L1 Data Cache per SQC */
904416afe5dSjsg .cache_size = 16,
905416afe5dSjsg .cache_level = 1,
906416afe5dSjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
907416afe5dSjsg CRAT_CACHE_FLAGS_DATA_CACHE |
908416afe5dSjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
909416afe5dSjsg .num_cu_shared = 2,
910416afe5dSjsg },
911416afe5dSjsg {
912416afe5dSjsg /* GL1 Data Cache per SA */
913416afe5dSjsg .cache_size = 128,
914416afe5dSjsg .cache_level = 1,
915416afe5dSjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
916416afe5dSjsg CRAT_CACHE_FLAGS_DATA_CACHE |
917416afe5dSjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
918416afe5dSjsg .num_cu_shared = 6,
919416afe5dSjsg },
920416afe5dSjsg {
921416afe5dSjsg /* L2 Data Cache per GPU (Total Tex Cache) */
922416afe5dSjsg .cache_size = 2048,
923416afe5dSjsg .cache_level = 2,
924416afe5dSjsg .flags = (CRAT_CACHE_FLAGS_ENABLED |
925416afe5dSjsg CRAT_CACHE_FLAGS_DATA_CACHE |
926416afe5dSjsg CRAT_CACHE_FLAGS_SIMD_CACHE),
927416afe5dSjsg .num_cu_shared = 6,
928416afe5dSjsg },
929416afe5dSjsg };
930416afe5dSjsg
kfd_populated_cu_info_cpu(struct kfd_topology_device * dev,struct crat_subtype_computeunit * cu)931fb4d8502Sjsg static void kfd_populated_cu_info_cpu(struct kfd_topology_device *dev,
932fb4d8502Sjsg struct crat_subtype_computeunit *cu)
933fb4d8502Sjsg {
934fb4d8502Sjsg dev->node_props.cpu_cores_count = cu->num_cpu_cores;
935fb4d8502Sjsg dev->node_props.cpu_core_id_base = cu->processor_id_low;
936fb4d8502Sjsg if (cu->hsa_capability & CRAT_CU_FLAGS_IOMMU_PRESENT)
937fb4d8502Sjsg dev->node_props.capability |= HSA_CAP_ATS_PRESENT;
938fb4d8502Sjsg
939fb4d8502Sjsg pr_debug("CU CPU: cores=%d id_base=%d\n", cu->num_cpu_cores,
940fb4d8502Sjsg cu->processor_id_low);
941fb4d8502Sjsg }
942fb4d8502Sjsg
kfd_populated_cu_info_gpu(struct kfd_topology_device * dev,struct crat_subtype_computeunit * cu)943fb4d8502Sjsg static void kfd_populated_cu_info_gpu(struct kfd_topology_device *dev,
944fb4d8502Sjsg struct crat_subtype_computeunit *cu)
945fb4d8502Sjsg {
946fb4d8502Sjsg dev->node_props.simd_id_base = cu->processor_id_low;
947fb4d8502Sjsg dev->node_props.simd_count = cu->num_simd_cores;
948fb4d8502Sjsg dev->node_props.lds_size_in_kb = cu->lds_size_in_kb;
949fb4d8502Sjsg dev->node_props.max_waves_per_simd = cu->max_waves_simd;
950fb4d8502Sjsg dev->node_props.wave_front_size = cu->wave_front_size;
951fb4d8502Sjsg dev->node_props.array_count = cu->array_count;
952fb4d8502Sjsg dev->node_props.cu_per_simd_array = cu->num_cu_per_array;
953fb4d8502Sjsg dev->node_props.simd_per_cu = cu->num_simd_per_cu;
954fb4d8502Sjsg dev->node_props.max_slots_scratch_cu = cu->max_slots_scatch_cu;
955fb4d8502Sjsg if (cu->hsa_capability & CRAT_CU_FLAGS_HOT_PLUGGABLE)
956fb4d8502Sjsg dev->node_props.capability |= HSA_CAP_HOT_PLUGGABLE;
957fb4d8502Sjsg pr_debug("CU GPU: id_base=%d\n", cu->processor_id_low);
958fb4d8502Sjsg }
959fb4d8502Sjsg
960fb4d8502Sjsg /* kfd_parse_subtype_cu - parse compute unit subtypes and attach it to correct
961fb4d8502Sjsg * topology device present in the device_list
962fb4d8502Sjsg */
kfd_parse_subtype_cu(struct crat_subtype_computeunit * cu,struct list_head * device_list)963fb4d8502Sjsg static int kfd_parse_subtype_cu(struct crat_subtype_computeunit *cu,
964fb4d8502Sjsg struct list_head *device_list)
965fb4d8502Sjsg {
966fb4d8502Sjsg struct kfd_topology_device *dev;
967fb4d8502Sjsg
968fb4d8502Sjsg pr_debug("Found CU entry in CRAT table with proximity_domain=%d caps=%x\n",
969fb4d8502Sjsg cu->proximity_domain, cu->hsa_capability);
970fb4d8502Sjsg list_for_each_entry(dev, device_list, list) {
971fb4d8502Sjsg if (cu->proximity_domain == dev->proximity_domain) {
972fb4d8502Sjsg if (cu->flags & CRAT_CU_FLAGS_CPU_PRESENT)
973fb4d8502Sjsg kfd_populated_cu_info_cpu(dev, cu);
974fb4d8502Sjsg
975fb4d8502Sjsg if (cu->flags & CRAT_CU_FLAGS_GPU_PRESENT)
976fb4d8502Sjsg kfd_populated_cu_info_gpu(dev, cu);
977fb4d8502Sjsg break;
978fb4d8502Sjsg }
979fb4d8502Sjsg }
980fb4d8502Sjsg
981fb4d8502Sjsg return 0;
982fb4d8502Sjsg }
983fb4d8502Sjsg
984fb4d8502Sjsg static struct kfd_mem_properties *
find_subtype_mem(uint32_t heap_type,uint32_t flags,uint32_t width,struct kfd_topology_device * dev)985fb4d8502Sjsg find_subtype_mem(uint32_t heap_type, uint32_t flags, uint32_t width,
986fb4d8502Sjsg struct kfd_topology_device *dev)
987fb4d8502Sjsg {
988fb4d8502Sjsg struct kfd_mem_properties *props;
989fb4d8502Sjsg
990fb4d8502Sjsg list_for_each_entry(props, &dev->mem_props, list) {
991fb4d8502Sjsg if (props->heap_type == heap_type
992fb4d8502Sjsg && props->flags == flags
993fb4d8502Sjsg && props->width == width)
994fb4d8502Sjsg return props;
995fb4d8502Sjsg }
996fb4d8502Sjsg
997fb4d8502Sjsg return NULL;
998fb4d8502Sjsg }
999fb4d8502Sjsg /* kfd_parse_subtype_mem - parse memory subtypes and attach it to correct
1000fb4d8502Sjsg * topology device present in the device_list
1001fb4d8502Sjsg */
kfd_parse_subtype_mem(struct crat_subtype_memory * mem,struct list_head * device_list)1002fb4d8502Sjsg static int kfd_parse_subtype_mem(struct crat_subtype_memory *mem,
1003fb4d8502Sjsg struct list_head *device_list)
1004fb4d8502Sjsg {
1005fb4d8502Sjsg struct kfd_mem_properties *props;
1006fb4d8502Sjsg struct kfd_topology_device *dev;
1007fb4d8502Sjsg uint32_t heap_type;
1008fb4d8502Sjsg uint64_t size_in_bytes;
1009fb4d8502Sjsg uint32_t flags = 0;
1010fb4d8502Sjsg uint32_t width;
1011fb4d8502Sjsg
1012fb4d8502Sjsg pr_debug("Found memory entry in CRAT table with proximity_domain=%d\n",
1013fb4d8502Sjsg mem->proximity_domain);
1014fb4d8502Sjsg list_for_each_entry(dev, device_list, list) {
1015fb4d8502Sjsg if (mem->proximity_domain == dev->proximity_domain) {
1016fb4d8502Sjsg /* We're on GPU node */
1017fb4d8502Sjsg if (dev->node_props.cpu_cores_count == 0) {
1018fb4d8502Sjsg /* APU */
1019fb4d8502Sjsg if (mem->visibility_type == 0)
1020fb4d8502Sjsg heap_type =
1021fb4d8502Sjsg HSA_MEM_HEAP_TYPE_FB_PRIVATE;
1022fb4d8502Sjsg /* dGPU */
1023fb4d8502Sjsg else
1024fb4d8502Sjsg heap_type = mem->visibility_type;
1025fb4d8502Sjsg } else
1026fb4d8502Sjsg heap_type = HSA_MEM_HEAP_TYPE_SYSTEM;
1027fb4d8502Sjsg
1028fb4d8502Sjsg if (mem->flags & CRAT_MEM_FLAGS_HOT_PLUGGABLE)
1029fb4d8502Sjsg flags |= HSA_MEM_FLAGS_HOT_PLUGGABLE;
1030fb4d8502Sjsg if (mem->flags & CRAT_MEM_FLAGS_NON_VOLATILE)
1031fb4d8502Sjsg flags |= HSA_MEM_FLAGS_NON_VOLATILE;
1032fb4d8502Sjsg
1033fb4d8502Sjsg size_in_bytes =
1034fb4d8502Sjsg ((uint64_t)mem->length_high << 32) +
1035fb4d8502Sjsg mem->length_low;
1036fb4d8502Sjsg width = mem->width;
1037fb4d8502Sjsg
1038fb4d8502Sjsg /* Multiple banks of the same type are aggregated into
1039fb4d8502Sjsg * one. User mode doesn't care about multiple physical
1040fb4d8502Sjsg * memory segments. It's managed as a single virtual
1041fb4d8502Sjsg * heap for user mode.
1042fb4d8502Sjsg */
1043fb4d8502Sjsg props = find_subtype_mem(heap_type, flags, width, dev);
1044fb4d8502Sjsg if (props) {
1045fb4d8502Sjsg props->size_in_bytes += size_in_bytes;
1046fb4d8502Sjsg break;
1047fb4d8502Sjsg }
1048fb4d8502Sjsg
1049fb4d8502Sjsg props = kfd_alloc_struct(props);
1050fb4d8502Sjsg if (!props)
1051fb4d8502Sjsg return -ENOMEM;
1052fb4d8502Sjsg
1053fb4d8502Sjsg props->heap_type = heap_type;
1054fb4d8502Sjsg props->flags = flags;
1055fb4d8502Sjsg props->size_in_bytes = size_in_bytes;
1056fb4d8502Sjsg props->width = width;
1057fb4d8502Sjsg
1058fb4d8502Sjsg dev->node_props.mem_banks_count++;
1059fb4d8502Sjsg list_add_tail(&props->list, &dev->mem_props);
1060fb4d8502Sjsg
1061fb4d8502Sjsg break;
1062fb4d8502Sjsg }
1063fb4d8502Sjsg }
1064fb4d8502Sjsg
1065fb4d8502Sjsg return 0;
1066fb4d8502Sjsg }
1067fb4d8502Sjsg
1068fb4d8502Sjsg /* kfd_parse_subtype_cache - parse cache subtypes and attach it to correct
1069fb4d8502Sjsg * topology device present in the device_list
1070fb4d8502Sjsg */
kfd_parse_subtype_cache(struct crat_subtype_cache * cache,struct list_head * device_list)1071fb4d8502Sjsg static int kfd_parse_subtype_cache(struct crat_subtype_cache *cache,
1072fb4d8502Sjsg struct list_head *device_list)
1073fb4d8502Sjsg {
1074fb4d8502Sjsg struct kfd_cache_properties *props;
1075fb4d8502Sjsg struct kfd_topology_device *dev;
1076fb4d8502Sjsg uint32_t id;
1077fb4d8502Sjsg uint32_t total_num_of_cu;
1078fb4d8502Sjsg
1079fb4d8502Sjsg id = cache->processor_id_low;
1080fb4d8502Sjsg
1081fb4d8502Sjsg pr_debug("Found cache entry in CRAT table with processor_id=%d\n", id);
1082fb4d8502Sjsg list_for_each_entry(dev, device_list, list) {
1083fb4d8502Sjsg total_num_of_cu = (dev->node_props.array_count *
1084fb4d8502Sjsg dev->node_props.cu_per_simd_array);
1085fb4d8502Sjsg
1086fb4d8502Sjsg /* Cache infomration in CRAT doesn't have proximity_domain
1087fb4d8502Sjsg * information as it is associated with a CPU core or GPU
1088fb4d8502Sjsg * Compute Unit. So map the cache using CPU core Id or SIMD
1089fb4d8502Sjsg * (GPU) ID.
1090fb4d8502Sjsg * TODO: This works because currently we can safely assume that
1091fb4d8502Sjsg * Compute Units are parsed before caches are parsed. In
1092fb4d8502Sjsg * future, remove this dependency
1093fb4d8502Sjsg */
1094fb4d8502Sjsg if ((id >= dev->node_props.cpu_core_id_base &&
1095fb4d8502Sjsg id <= dev->node_props.cpu_core_id_base +
1096fb4d8502Sjsg dev->node_props.cpu_cores_count) ||
1097fb4d8502Sjsg (id >= dev->node_props.simd_id_base &&
1098fb4d8502Sjsg id < dev->node_props.simd_id_base +
1099fb4d8502Sjsg total_num_of_cu)) {
1100fb4d8502Sjsg props = kfd_alloc_struct(props);
1101fb4d8502Sjsg if (!props)
1102fb4d8502Sjsg return -ENOMEM;
1103fb4d8502Sjsg
1104fb4d8502Sjsg props->processor_id_low = id;
1105fb4d8502Sjsg props->cache_level = cache->cache_level;
1106fb4d8502Sjsg props->cache_size = cache->cache_size;
1107fb4d8502Sjsg props->cacheline_size = cache->cache_line_size;
1108fb4d8502Sjsg props->cachelines_per_tag = cache->lines_per_tag;
1109fb4d8502Sjsg props->cache_assoc = cache->associativity;
1110fb4d8502Sjsg props->cache_latency = cache->cache_latency;
11112a46a1ceSjsg
1112fb4d8502Sjsg memcpy(props->sibling_map, cache->sibling_map,
11130240922bSjsg CRAT_SIBLINGMAP_SIZE);
1114fb4d8502Sjsg
11152a46a1ceSjsg /* set the sibling_map_size as 32 for CRAT from ACPI */
11162a46a1ceSjsg props->sibling_map_size = CRAT_SIBLINGMAP_SIZE;
11172a46a1ceSjsg
1118fb4d8502Sjsg if (cache->flags & CRAT_CACHE_FLAGS_DATA_CACHE)
1119fb4d8502Sjsg props->cache_type |= HSA_CACHE_TYPE_DATA;
1120fb4d8502Sjsg if (cache->flags & CRAT_CACHE_FLAGS_INST_CACHE)
1121fb4d8502Sjsg props->cache_type |= HSA_CACHE_TYPE_INSTRUCTION;
1122fb4d8502Sjsg if (cache->flags & CRAT_CACHE_FLAGS_CPU_CACHE)
1123fb4d8502Sjsg props->cache_type |= HSA_CACHE_TYPE_CPU;
1124fb4d8502Sjsg if (cache->flags & CRAT_CACHE_FLAGS_SIMD_CACHE)
1125fb4d8502Sjsg props->cache_type |= HSA_CACHE_TYPE_HSACU;
1126fb4d8502Sjsg
1127fb4d8502Sjsg dev->node_props.caches_count++;
1128fb4d8502Sjsg list_add_tail(&props->list, &dev->cache_props);
1129fb4d8502Sjsg
1130fb4d8502Sjsg break;
1131fb4d8502Sjsg }
1132fb4d8502Sjsg }
1133fb4d8502Sjsg
1134fb4d8502Sjsg return 0;
1135fb4d8502Sjsg }
1136fb4d8502Sjsg
1137fb4d8502Sjsg /* kfd_parse_subtype_iolink - parse iolink subtypes and attach it to correct
1138fb4d8502Sjsg * topology device present in the device_list
1139fb4d8502Sjsg */
kfd_parse_subtype_iolink(struct crat_subtype_iolink * iolink,struct list_head * device_list)1140fb4d8502Sjsg static int kfd_parse_subtype_iolink(struct crat_subtype_iolink *iolink,
1141fb4d8502Sjsg struct list_head *device_list)
1142fb4d8502Sjsg {
1143fb4d8502Sjsg struct kfd_iolink_properties *props = NULL, *props2;
1144c349dbc7Sjsg struct kfd_topology_device *dev, *to_dev;
1145fb4d8502Sjsg uint32_t id_from;
1146fb4d8502Sjsg uint32_t id_to;
1147fb4d8502Sjsg
1148fb4d8502Sjsg id_from = iolink->proximity_domain_from;
1149fb4d8502Sjsg id_to = iolink->proximity_domain_to;
1150fb4d8502Sjsg
1151c349dbc7Sjsg pr_debug("Found IO link entry in CRAT table with id_from=%d, id_to %d\n",
1152c349dbc7Sjsg id_from, id_to);
1153fb4d8502Sjsg list_for_each_entry(dev, device_list, list) {
1154fb4d8502Sjsg if (id_from == dev->proximity_domain) {
1155fb4d8502Sjsg props = kfd_alloc_struct(props);
1156fb4d8502Sjsg if (!props)
1157fb4d8502Sjsg return -ENOMEM;
1158fb4d8502Sjsg
1159fb4d8502Sjsg props->node_from = id_from;
1160fb4d8502Sjsg props->node_to = id_to;
1161fb4d8502Sjsg props->ver_maj = iolink->version_major;
1162fb4d8502Sjsg props->ver_min = iolink->version_minor;
1163fb4d8502Sjsg props->iolink_type = iolink->io_interface_type;
1164fb4d8502Sjsg
1165fb4d8502Sjsg if (props->iolink_type == CRAT_IOLINK_TYPE_PCIEXPRESS)
1166fb4d8502Sjsg props->weight = 20;
1167c349dbc7Sjsg else if (props->iolink_type == CRAT_IOLINK_TYPE_XGMI)
1168*f005ef32Sjsg props->weight = iolink->weight_xgmi;
1169fb4d8502Sjsg else
1170fb4d8502Sjsg props->weight = node_distance(id_from, id_to);
1171fb4d8502Sjsg
1172fb4d8502Sjsg props->min_latency = iolink->minimum_latency;
1173fb4d8502Sjsg props->max_latency = iolink->maximum_latency;
1174fb4d8502Sjsg props->min_bandwidth = iolink->minimum_bandwidth_mbs;
1175fb4d8502Sjsg props->max_bandwidth = iolink->maximum_bandwidth_mbs;
1176fb4d8502Sjsg props->rec_transfer_size =
1177fb4d8502Sjsg iolink->recommended_transfer_size;
1178fb4d8502Sjsg
1179fb4d8502Sjsg dev->node_props.io_links_count++;
1180fb4d8502Sjsg list_add_tail(&props->list, &dev->io_link_props);
1181fb4d8502Sjsg break;
1182fb4d8502Sjsg }
1183fb4d8502Sjsg }
1184fb4d8502Sjsg
1185fb4d8502Sjsg /* CPU topology is created before GPUs are detected, so CPU->GPU
1186fb4d8502Sjsg * links are not built at that time. If a PCIe type is discovered, it
1187fb4d8502Sjsg * means a GPU is detected and we are adding GPU->CPU to the topology.
1188c349dbc7Sjsg * At this time, also add the corresponded CPU->GPU link if GPU
1189c349dbc7Sjsg * is large bar.
1190c349dbc7Sjsg * For xGMI, we only added the link with one direction in the crat
1191c349dbc7Sjsg * table, add corresponded reversed direction link now.
1192fb4d8502Sjsg */
1193c349dbc7Sjsg if (props && (iolink->flags & CRAT_IOLINK_FLAGS_BI_DIRECTIONAL)) {
11941bb76ff1Sjsg to_dev = kfd_topology_device_by_proximity_domain_no_lock(id_to);
1195c349dbc7Sjsg if (!to_dev)
1196fb4d8502Sjsg return -ENODEV;
1197fb4d8502Sjsg /* same everything but the other direction */
1198fb4d8502Sjsg props2 = kmemdup(props, sizeof(*props2), GFP_KERNEL);
1199015d47beSjsg if (!props2)
1200015d47beSjsg return -ENOMEM;
1201015d47beSjsg
1202fb4d8502Sjsg props2->node_from = id_to;
1203fb4d8502Sjsg props2->node_to = id_from;
1204fb4d8502Sjsg props2->kobj = NULL;
1205c349dbc7Sjsg to_dev->node_props.io_links_count++;
1206c349dbc7Sjsg list_add_tail(&props2->list, &to_dev->io_link_props);
1207fb4d8502Sjsg }
1208fb4d8502Sjsg
1209fb4d8502Sjsg return 0;
1210fb4d8502Sjsg }
1211fb4d8502Sjsg
1212fb4d8502Sjsg /* kfd_parse_subtype - parse subtypes and attach it to correct topology device
1213fb4d8502Sjsg * present in the device_list
1214fb4d8502Sjsg * @sub_type_hdr - subtype section of crat_image
1215fb4d8502Sjsg * @device_list - list of topology devices present in this crat_image
1216fb4d8502Sjsg */
kfd_parse_subtype(struct crat_subtype_generic * sub_type_hdr,struct list_head * device_list)1217fb4d8502Sjsg static int kfd_parse_subtype(struct crat_subtype_generic *sub_type_hdr,
1218fb4d8502Sjsg struct list_head *device_list)
1219fb4d8502Sjsg {
1220fb4d8502Sjsg struct crat_subtype_computeunit *cu;
1221fb4d8502Sjsg struct crat_subtype_memory *mem;
1222fb4d8502Sjsg struct crat_subtype_cache *cache;
1223fb4d8502Sjsg struct crat_subtype_iolink *iolink;
1224fb4d8502Sjsg int ret = 0;
1225fb4d8502Sjsg
1226fb4d8502Sjsg switch (sub_type_hdr->type) {
1227fb4d8502Sjsg case CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY:
1228fb4d8502Sjsg cu = (struct crat_subtype_computeunit *)sub_type_hdr;
1229fb4d8502Sjsg ret = kfd_parse_subtype_cu(cu, device_list);
1230fb4d8502Sjsg break;
1231fb4d8502Sjsg case CRAT_SUBTYPE_MEMORY_AFFINITY:
1232fb4d8502Sjsg mem = (struct crat_subtype_memory *)sub_type_hdr;
1233fb4d8502Sjsg ret = kfd_parse_subtype_mem(mem, device_list);
1234fb4d8502Sjsg break;
1235fb4d8502Sjsg case CRAT_SUBTYPE_CACHE_AFFINITY:
1236fb4d8502Sjsg cache = (struct crat_subtype_cache *)sub_type_hdr;
1237fb4d8502Sjsg ret = kfd_parse_subtype_cache(cache, device_list);
1238fb4d8502Sjsg break;
1239fb4d8502Sjsg case CRAT_SUBTYPE_TLB_AFFINITY:
1240fb4d8502Sjsg /*
1241fb4d8502Sjsg * For now, nothing to do here
1242fb4d8502Sjsg */
1243fb4d8502Sjsg pr_debug("Found TLB entry in CRAT table (not processing)\n");
1244fb4d8502Sjsg break;
1245fb4d8502Sjsg case CRAT_SUBTYPE_CCOMPUTE_AFFINITY:
1246fb4d8502Sjsg /*
1247fb4d8502Sjsg * For now, nothing to do here
1248fb4d8502Sjsg */
1249fb4d8502Sjsg pr_debug("Found CCOMPUTE entry in CRAT table (not processing)\n");
1250fb4d8502Sjsg break;
1251fb4d8502Sjsg case CRAT_SUBTYPE_IOLINK_AFFINITY:
1252fb4d8502Sjsg iolink = (struct crat_subtype_iolink *)sub_type_hdr;
1253fb4d8502Sjsg ret = kfd_parse_subtype_iolink(iolink, device_list);
1254fb4d8502Sjsg break;
1255fb4d8502Sjsg default:
1256fb4d8502Sjsg pr_warn("Unknown subtype %d in CRAT\n",
1257fb4d8502Sjsg sub_type_hdr->type);
1258fb4d8502Sjsg }
1259fb4d8502Sjsg
1260fb4d8502Sjsg return ret;
1261fb4d8502Sjsg }
1262fb4d8502Sjsg
1263fb4d8502Sjsg /* kfd_parse_crat_table - parse CRAT table. For each node present in CRAT
1264fb4d8502Sjsg * create a kfd_topology_device and add in to device_list. Also parse
1265fb4d8502Sjsg * CRAT subtypes and attach it to appropriate kfd_topology_device
1266fb4d8502Sjsg * @crat_image - input image containing CRAT
1267fb4d8502Sjsg * @device_list - [OUT] list of kfd_topology_device generated after
1268fb4d8502Sjsg * parsing crat_image
1269fb4d8502Sjsg * @proximity_domain - Proximity domain of the first device in the table
1270fb4d8502Sjsg *
1271fb4d8502Sjsg * Return - 0 if successful else -ve value
1272fb4d8502Sjsg */
kfd_parse_crat_table(void * crat_image,struct list_head * device_list,uint32_t proximity_domain)1273fb4d8502Sjsg int kfd_parse_crat_table(void *crat_image, struct list_head *device_list,
1274fb4d8502Sjsg uint32_t proximity_domain)
1275fb4d8502Sjsg {
1276fb4d8502Sjsg struct kfd_topology_device *top_dev = NULL;
1277fb4d8502Sjsg struct crat_subtype_generic *sub_type_hdr;
1278fb4d8502Sjsg uint16_t node_id;
1279fb4d8502Sjsg int ret = 0;
1280fb4d8502Sjsg struct crat_header *crat_table = (struct crat_header *)crat_image;
1281fb4d8502Sjsg uint16_t num_nodes;
1282fb4d8502Sjsg uint32_t image_len;
1283fb4d8502Sjsg
1284fb4d8502Sjsg if (!crat_image)
1285fb4d8502Sjsg return -EINVAL;
1286fb4d8502Sjsg
1287fb4d8502Sjsg if (!list_empty(device_list)) {
1288fb4d8502Sjsg pr_warn("Error device list should be empty\n");
1289fb4d8502Sjsg return -EINVAL;
1290fb4d8502Sjsg }
1291fb4d8502Sjsg
1292fb4d8502Sjsg num_nodes = crat_table->num_domains;
1293fb4d8502Sjsg image_len = crat_table->length;
1294fb4d8502Sjsg
1295ad8b1aafSjsg pr_debug("Parsing CRAT table with %d nodes\n", num_nodes);
1296fb4d8502Sjsg
1297fb4d8502Sjsg for (node_id = 0; node_id < num_nodes; node_id++) {
1298fb4d8502Sjsg top_dev = kfd_create_topology_device(device_list);
1299fb4d8502Sjsg if (!top_dev)
1300fb4d8502Sjsg break;
1301fb4d8502Sjsg top_dev->proximity_domain = proximity_domain++;
1302fb4d8502Sjsg }
1303fb4d8502Sjsg
1304fb4d8502Sjsg if (!top_dev) {
1305fb4d8502Sjsg ret = -ENOMEM;
1306fb4d8502Sjsg goto err;
1307fb4d8502Sjsg }
1308fb4d8502Sjsg
1309fb4d8502Sjsg memcpy(top_dev->oem_id, crat_table->oem_id, CRAT_OEMID_LENGTH);
1310fb4d8502Sjsg memcpy(top_dev->oem_table_id, crat_table->oem_table_id,
1311fb4d8502Sjsg CRAT_OEMTABLEID_LENGTH);
1312fb4d8502Sjsg top_dev->oem_revision = crat_table->oem_revision;
1313fb4d8502Sjsg
1314fb4d8502Sjsg sub_type_hdr = (struct crat_subtype_generic *)(crat_table+1);
1315fb4d8502Sjsg while ((char *)sub_type_hdr + sizeof(struct crat_subtype_generic) <
1316fb4d8502Sjsg ((char *)crat_image) + image_len) {
1317fb4d8502Sjsg if (sub_type_hdr->flags & CRAT_SUBTYPE_FLAGS_ENABLED) {
1318fb4d8502Sjsg ret = kfd_parse_subtype(sub_type_hdr, device_list);
1319fb4d8502Sjsg if (ret)
1320fb4d8502Sjsg break;
1321fb4d8502Sjsg }
1322fb4d8502Sjsg
1323fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1324fb4d8502Sjsg sub_type_hdr->length);
1325fb4d8502Sjsg }
1326fb4d8502Sjsg
1327fb4d8502Sjsg err:
1328fb4d8502Sjsg if (ret)
1329fb4d8502Sjsg kfd_release_topology_device_list(device_list);
1330fb4d8502Sjsg
1331fb4d8502Sjsg return ret;
1332fb4d8502Sjsg }
1333fb4d8502Sjsg
13341bb76ff1Sjsg
kfd_fill_gpu_cache_info_from_gfx_config(struct kfd_dev * kdev,struct kfd_gpu_cache_info * pcache_info)13351bb76ff1Sjsg static int kfd_fill_gpu_cache_info_from_gfx_config(struct kfd_dev *kdev,
13361bb76ff1Sjsg struct kfd_gpu_cache_info *pcache_info)
13371bb76ff1Sjsg {
13381bb76ff1Sjsg struct amdgpu_device *adev = kdev->adev;
13391bb76ff1Sjsg int i = 0;
13401bb76ff1Sjsg
13411bb76ff1Sjsg /* TCP L1 Cache per CU */
13421bb76ff1Sjsg if (adev->gfx.config.gc_tcp_l1_size) {
13431bb76ff1Sjsg pcache_info[i].cache_size = adev->gfx.config.gc_tcp_l1_size;
13441bb76ff1Sjsg pcache_info[i].cache_level = 1;
13451bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13461bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
13471bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
13481bb76ff1Sjsg pcache_info[0].num_cu_shared = adev->gfx.config.gc_num_tcp_per_wpg / 2;
13491bb76ff1Sjsg i++;
13501bb76ff1Sjsg }
13511bb76ff1Sjsg /* Scalar L1 Instruction Cache per SQC */
13521bb76ff1Sjsg if (adev->gfx.config.gc_l1_instruction_cache_size_per_sqc) {
13531bb76ff1Sjsg pcache_info[i].cache_size =
13541bb76ff1Sjsg adev->gfx.config.gc_l1_instruction_cache_size_per_sqc;
13551bb76ff1Sjsg pcache_info[i].cache_level = 1;
13561bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13571bb76ff1Sjsg CRAT_CACHE_FLAGS_INST_CACHE |
13581bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
13591bb76ff1Sjsg pcache_info[i].num_cu_shared = adev->gfx.config.gc_num_sqc_per_wgp * 2;
13601bb76ff1Sjsg i++;
13611bb76ff1Sjsg }
13621bb76ff1Sjsg /* Scalar L1 Data Cache per SQC */
13631bb76ff1Sjsg if (adev->gfx.config.gc_l1_data_cache_size_per_sqc) {
13641bb76ff1Sjsg pcache_info[i].cache_size = adev->gfx.config.gc_l1_data_cache_size_per_sqc;
13651bb76ff1Sjsg pcache_info[i].cache_level = 1;
13661bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13671bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
13681bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
13691bb76ff1Sjsg pcache_info[i].num_cu_shared = adev->gfx.config.gc_num_sqc_per_wgp * 2;
13701bb76ff1Sjsg i++;
13711bb76ff1Sjsg }
13721bb76ff1Sjsg /* GL1 Data Cache per SA */
13731bb76ff1Sjsg if (adev->gfx.config.gc_gl1c_per_sa &&
13741bb76ff1Sjsg adev->gfx.config.gc_gl1c_size_per_instance) {
13751bb76ff1Sjsg pcache_info[i].cache_size = adev->gfx.config.gc_gl1c_per_sa *
13761bb76ff1Sjsg adev->gfx.config.gc_gl1c_size_per_instance;
13771bb76ff1Sjsg pcache_info[i].cache_level = 1;
13781bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13791bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
13801bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
13811bb76ff1Sjsg pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
13821bb76ff1Sjsg i++;
13831bb76ff1Sjsg }
13841bb76ff1Sjsg /* L2 Data Cache per GPU (Total Tex Cache) */
13851bb76ff1Sjsg if (adev->gfx.config.gc_gl2c_per_gpu) {
13861bb76ff1Sjsg pcache_info[i].cache_size = adev->gfx.config.gc_gl2c_per_gpu;
13871bb76ff1Sjsg pcache_info[i].cache_level = 2;
13881bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13891bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
13901bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
13911bb76ff1Sjsg pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
13921bb76ff1Sjsg i++;
13931bb76ff1Sjsg }
13941bb76ff1Sjsg /* L3 Data Cache per GPU */
13951bb76ff1Sjsg if (adev->gmc.mall_size) {
13961bb76ff1Sjsg pcache_info[i].cache_size = adev->gmc.mall_size / 1024;
13971bb76ff1Sjsg pcache_info[i].cache_level = 3;
13981bb76ff1Sjsg pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
13991bb76ff1Sjsg CRAT_CACHE_FLAGS_DATA_CACHE |
14001bb76ff1Sjsg CRAT_CACHE_FLAGS_SIMD_CACHE);
14011bb76ff1Sjsg pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
14021bb76ff1Sjsg i++;
14031bb76ff1Sjsg }
14041bb76ff1Sjsg return i;
14051bb76ff1Sjsg }
14061bb76ff1Sjsg
kfd_get_gpu_cache_info(struct kfd_node * kdev,struct kfd_gpu_cache_info ** pcache_info)1407*f005ef32Sjsg int kfd_get_gpu_cache_info(struct kfd_node *kdev, struct kfd_gpu_cache_info **pcache_info)
1408fb4d8502Sjsg {
1409fb4d8502Sjsg int num_of_cache_types = 0;
1410fb4d8502Sjsg
14111bb76ff1Sjsg switch (kdev->adev->asic_type) {
1412fb4d8502Sjsg case CHIP_KAVERI:
14132a46a1ceSjsg *pcache_info = kaveri_cache_info;
1414fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(kaveri_cache_info);
1415fb4d8502Sjsg break;
1416fb4d8502Sjsg case CHIP_HAWAII:
14172a46a1ceSjsg *pcache_info = hawaii_cache_info;
1418fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(hawaii_cache_info);
1419fb4d8502Sjsg break;
1420fb4d8502Sjsg case CHIP_CARRIZO:
14212a46a1ceSjsg *pcache_info = carrizo_cache_info;
1422fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(carrizo_cache_info);
1423fb4d8502Sjsg break;
1424fb4d8502Sjsg case CHIP_TONGA:
14252a46a1ceSjsg *pcache_info = tonga_cache_info;
1426fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(tonga_cache_info);
1427fb4d8502Sjsg break;
1428fb4d8502Sjsg case CHIP_FIJI:
14292a46a1ceSjsg *pcache_info = fiji_cache_info;
1430fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(fiji_cache_info);
1431fb4d8502Sjsg break;
1432fb4d8502Sjsg case CHIP_POLARIS10:
14332a46a1ceSjsg *pcache_info = polaris10_cache_info;
1434fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(polaris10_cache_info);
1435fb4d8502Sjsg break;
1436fb4d8502Sjsg case CHIP_POLARIS11:
14372a46a1ceSjsg *pcache_info = polaris11_cache_info;
1438fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(polaris11_cache_info);
1439fb4d8502Sjsg break;
1440c349dbc7Sjsg case CHIP_POLARIS12:
14412a46a1ceSjsg *pcache_info = polaris12_cache_info;
1442c349dbc7Sjsg num_of_cache_types = ARRAY_SIZE(polaris12_cache_info);
1443c349dbc7Sjsg break;
1444c349dbc7Sjsg case CHIP_VEGAM:
14452a46a1ceSjsg *pcache_info = vegam_cache_info;
1446c349dbc7Sjsg num_of_cache_types = ARRAY_SIZE(vegam_cache_info);
1447c349dbc7Sjsg break;
14481bb76ff1Sjsg default:
14491bb76ff1Sjsg switch (KFD_GC_VERSION(kdev)) {
14501bb76ff1Sjsg case IP_VERSION(9, 0, 1):
14512a46a1ceSjsg *pcache_info = vega10_cache_info;
1452fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(vega10_cache_info);
1453fb4d8502Sjsg break;
14541bb76ff1Sjsg case IP_VERSION(9, 2, 1):
14552a46a1ceSjsg *pcache_info = vega12_cache_info;
14565ca02815Sjsg num_of_cache_types = ARRAY_SIZE(vega12_cache_info);
14575ca02815Sjsg break;
14581bb76ff1Sjsg case IP_VERSION(9, 4, 0):
14591bb76ff1Sjsg case IP_VERSION(9, 4, 1):
14602a46a1ceSjsg *pcache_info = vega20_cache_info;
14615ca02815Sjsg num_of_cache_types = ARRAY_SIZE(vega20_cache_info);
14625ca02815Sjsg break;
14631bb76ff1Sjsg case IP_VERSION(9, 4, 2):
1464*f005ef32Sjsg case IP_VERSION(9, 4, 3):
14652a46a1ceSjsg *pcache_info = aldebaran_cache_info;
14665ca02815Sjsg num_of_cache_types = ARRAY_SIZE(aldebaran_cache_info);
14675ca02815Sjsg break;
14681bb76ff1Sjsg case IP_VERSION(9, 1, 0):
14691bb76ff1Sjsg case IP_VERSION(9, 2, 2):
14702a46a1ceSjsg *pcache_info = raven_cache_info;
1471fb4d8502Sjsg num_of_cache_types = ARRAY_SIZE(raven_cache_info);
1472fb4d8502Sjsg break;
14731bb76ff1Sjsg case IP_VERSION(9, 3, 0):
14742a46a1ceSjsg *pcache_info = renoir_cache_info;
1475c349dbc7Sjsg num_of_cache_types = ARRAY_SIZE(renoir_cache_info);
1476c349dbc7Sjsg break;
14771bb76ff1Sjsg case IP_VERSION(10, 1, 10):
14781bb76ff1Sjsg case IP_VERSION(10, 1, 2):
14791bb76ff1Sjsg case IP_VERSION(10, 1, 3):
14801bb76ff1Sjsg case IP_VERSION(10, 1, 4):
14812a46a1ceSjsg *pcache_info = navi10_cache_info;
1482c349dbc7Sjsg num_of_cache_types = ARRAY_SIZE(navi10_cache_info);
1483c349dbc7Sjsg break;
14841bb76ff1Sjsg case IP_VERSION(10, 1, 1):
14852a46a1ceSjsg *pcache_info = navi14_cache_info;
14865ca02815Sjsg num_of_cache_types = ARRAY_SIZE(navi14_cache_info);
14875ca02815Sjsg break;
14881bb76ff1Sjsg case IP_VERSION(10, 3, 0):
14892a46a1ceSjsg *pcache_info = sienna_cichlid_cache_info;
14905ca02815Sjsg num_of_cache_types = ARRAY_SIZE(sienna_cichlid_cache_info);
14915ca02815Sjsg break;
14921bb76ff1Sjsg case IP_VERSION(10, 3, 2):
14932a46a1ceSjsg *pcache_info = navy_flounder_cache_info;
14945ca02815Sjsg num_of_cache_types = ARRAY_SIZE(navy_flounder_cache_info);
14955ca02815Sjsg break;
14961bb76ff1Sjsg case IP_VERSION(10, 3, 4):
14972a46a1ceSjsg *pcache_info = dimgrey_cavefish_cache_info;
14985ca02815Sjsg num_of_cache_types = ARRAY_SIZE(dimgrey_cavefish_cache_info);
14995ca02815Sjsg break;
15001bb76ff1Sjsg case IP_VERSION(10, 3, 1):
15012a46a1ceSjsg *pcache_info = vangogh_cache_info;
15025ca02815Sjsg num_of_cache_types = ARRAY_SIZE(vangogh_cache_info);
15035ca02815Sjsg break;
15041bb76ff1Sjsg case IP_VERSION(10, 3, 5):
15052a46a1ceSjsg *pcache_info = beige_goby_cache_info;
15065ca02815Sjsg num_of_cache_types = ARRAY_SIZE(beige_goby_cache_info);
15075ca02815Sjsg break;
15081bb76ff1Sjsg case IP_VERSION(10, 3, 3):
15092a46a1ceSjsg *pcache_info = yellow_carp_cache_info;
15105ca02815Sjsg num_of_cache_types = ARRAY_SIZE(yellow_carp_cache_info);
15115ca02815Sjsg break;
15121bb76ff1Sjsg case IP_VERSION(10, 3, 6):
15132a46a1ceSjsg *pcache_info = gc_10_3_6_cache_info;
15141bb76ff1Sjsg num_of_cache_types = ARRAY_SIZE(gc_10_3_6_cache_info);
15151bb76ff1Sjsg break;
15161bb76ff1Sjsg case IP_VERSION(10, 3, 7):
15172a46a1ceSjsg *pcache_info = gfx1037_cache_info;
15181bb76ff1Sjsg num_of_cache_types = ARRAY_SIZE(gfx1037_cache_info);
15191bb76ff1Sjsg break;
15201bb76ff1Sjsg case IP_VERSION(11, 0, 0):
15211bb76ff1Sjsg case IP_VERSION(11, 0, 1):
15221bb76ff1Sjsg case IP_VERSION(11, 0, 2):
15231bb76ff1Sjsg case IP_VERSION(11, 0, 3):
152455c5374fSjsg case IP_VERSION(11, 0, 4):
15251bb76ff1Sjsg num_of_cache_types =
1526*f005ef32Sjsg kfd_fill_gpu_cache_info_from_gfx_config(kdev->kfd, *pcache_info);
15271bb76ff1Sjsg break;
1528fb4d8502Sjsg default:
15292a46a1ceSjsg *pcache_info = dummy_cache_info;
1530416afe5dSjsg num_of_cache_types = ARRAY_SIZE(dummy_cache_info);
1531416afe5dSjsg pr_warn("dummy cache info is used temporarily and real cache info need update later.\n");
1532416afe5dSjsg break;
1533fb4d8502Sjsg }
15341bb76ff1Sjsg }
15352a46a1ceSjsg return num_of_cache_types;
1536fb4d8502Sjsg }
1537fb4d8502Sjsg
1538fb4d8502Sjsg /* Memory required to create Virtual CRAT.
1539fb4d8502Sjsg * Since there is no easy way to predict the amount of memory required, the
1540ad8b1aafSjsg * following amount is allocated for GPU Virtual CRAT. This is
1541fb4d8502Sjsg * expected to cover all known conditions. But to be safe additional check
1542fb4d8502Sjsg * is put in the code to ensure we don't overwrite.
1543fb4d8502Sjsg */
1544c349dbc7Sjsg #define VCRAT_SIZE_FOR_GPU (4 * PAGE_SIZE)
1545fb4d8502Sjsg
1546fb4d8502Sjsg /* kfd_fill_cu_for_cpu - Fill in Compute info for the given CPU NUMA node
1547fb4d8502Sjsg *
1548fb4d8502Sjsg * @numa_node_id: CPU NUMA node id
1549fb4d8502Sjsg * @avail_size: Available size in the memory
1550fb4d8502Sjsg * @sub_type_hdr: Memory into which compute info will be filled in
1551fb4d8502Sjsg *
1552fb4d8502Sjsg * Return 0 if successful else return -ve value
1553fb4d8502Sjsg */
kfd_fill_cu_for_cpu(int numa_node_id,int * avail_size,int proximity_domain,struct crat_subtype_computeunit * sub_type_hdr)1554fb4d8502Sjsg static int kfd_fill_cu_for_cpu(int numa_node_id, int *avail_size,
1555fb4d8502Sjsg int proximity_domain,
1556fb4d8502Sjsg struct crat_subtype_computeunit *sub_type_hdr)
1557fb4d8502Sjsg {
1558fb4d8502Sjsg const struct cpumask *cpumask;
1559fb4d8502Sjsg
1560fb4d8502Sjsg *avail_size -= sizeof(struct crat_subtype_computeunit);
1561fb4d8502Sjsg if (*avail_size < 0)
1562fb4d8502Sjsg return -ENOMEM;
1563fb4d8502Sjsg
1564fb4d8502Sjsg memset(sub_type_hdr, 0, sizeof(struct crat_subtype_computeunit));
1565fb4d8502Sjsg
1566fb4d8502Sjsg /* Fill in subtype header data */
1567fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY;
1568fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_computeunit);
1569fb4d8502Sjsg sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1570fb4d8502Sjsg
1571fb4d8502Sjsg cpumask = cpumask_of_node(numa_node_id);
1572fb4d8502Sjsg
1573fb4d8502Sjsg /* Fill in CU data */
1574fb4d8502Sjsg sub_type_hdr->flags |= CRAT_CU_FLAGS_CPU_PRESENT;
1575fb4d8502Sjsg sub_type_hdr->proximity_domain = proximity_domain;
1576fb4d8502Sjsg sub_type_hdr->processor_id_low = kfd_numa_node_to_apic_id(numa_node_id);
1577fb4d8502Sjsg if (sub_type_hdr->processor_id_low == -1)
1578fb4d8502Sjsg return -EINVAL;
1579fb4d8502Sjsg
1580fb4d8502Sjsg sub_type_hdr->num_cpu_cores = cpumask_weight(cpumask);
1581fb4d8502Sjsg
1582fb4d8502Sjsg return 0;
1583fb4d8502Sjsg }
1584fb4d8502Sjsg
1585fb4d8502Sjsg /* kfd_fill_mem_info_for_cpu - Fill in Memory info for the given CPU NUMA node
1586fb4d8502Sjsg *
1587fb4d8502Sjsg * @numa_node_id: CPU NUMA node id
1588fb4d8502Sjsg * @avail_size: Available size in the memory
1589fb4d8502Sjsg * @sub_type_hdr: Memory into which compute info will be filled in
1590fb4d8502Sjsg *
1591fb4d8502Sjsg * Return 0 if successful else return -ve value
1592fb4d8502Sjsg */
kfd_fill_mem_info_for_cpu(int numa_node_id,int * avail_size,int proximity_domain,struct crat_subtype_memory * sub_type_hdr)1593fb4d8502Sjsg static int kfd_fill_mem_info_for_cpu(int numa_node_id, int *avail_size,
1594fb4d8502Sjsg int proximity_domain,
1595fb4d8502Sjsg struct crat_subtype_memory *sub_type_hdr)
1596fb4d8502Sjsg {
1597fb4d8502Sjsg uint64_t mem_in_bytes = 0;
1598fb4d8502Sjsg pg_data_t *pgdat;
1599fb4d8502Sjsg int zone_type;
1600fb4d8502Sjsg
1601fb4d8502Sjsg *avail_size -= sizeof(struct crat_subtype_memory);
1602fb4d8502Sjsg if (*avail_size < 0)
1603fb4d8502Sjsg return -ENOMEM;
1604fb4d8502Sjsg
1605fb4d8502Sjsg memset(sub_type_hdr, 0, sizeof(struct crat_subtype_memory));
1606fb4d8502Sjsg
1607fb4d8502Sjsg /* Fill in subtype header data */
1608fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_MEMORY_AFFINITY;
1609fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_memory);
1610fb4d8502Sjsg sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1611fb4d8502Sjsg
1612fb4d8502Sjsg /* Fill in Memory Subunit data */
1613fb4d8502Sjsg
1614fb4d8502Sjsg /* Unlike si_meminfo, si_meminfo_node is not exported. So
1615fb4d8502Sjsg * the following lines are duplicated from si_meminfo_node
1616fb4d8502Sjsg * function
1617fb4d8502Sjsg */
1618fb4d8502Sjsg pgdat = NODE_DATA(numa_node_id);
1619fb4d8502Sjsg for (zone_type = 0; zone_type < MAX_NR_ZONES; zone_type++)
1620c349dbc7Sjsg mem_in_bytes += zone_managed_pages(&pgdat->node_zones[zone_type]);
1621fb4d8502Sjsg mem_in_bytes <<= PAGE_SHIFT;
1622fb4d8502Sjsg
1623fb4d8502Sjsg sub_type_hdr->length_low = lower_32_bits(mem_in_bytes);
1624fb4d8502Sjsg sub_type_hdr->length_high = upper_32_bits(mem_in_bytes);
1625fb4d8502Sjsg sub_type_hdr->proximity_domain = proximity_domain;
1626fb4d8502Sjsg
1627fb4d8502Sjsg return 0;
1628fb4d8502Sjsg }
1629fb4d8502Sjsg
1630c349dbc7Sjsg #ifdef CONFIG_X86_64
kfd_fill_iolink_info_for_cpu(int numa_node_id,int * avail_size,uint32_t * num_entries,struct crat_subtype_iolink * sub_type_hdr)1631fb4d8502Sjsg static int kfd_fill_iolink_info_for_cpu(int numa_node_id, int *avail_size,
1632fb4d8502Sjsg uint32_t *num_entries,
1633fb4d8502Sjsg struct crat_subtype_iolink *sub_type_hdr)
1634fb4d8502Sjsg {
1635fb4d8502Sjsg int nid;
1636fb4d8502Sjsg struct cpuinfo_x86 *c = &cpu_data(0);
1637fb4d8502Sjsg uint8_t link_type;
1638fb4d8502Sjsg
1639fb4d8502Sjsg if (c->x86_vendor == X86_VENDOR_AMD)
1640fb4d8502Sjsg link_type = CRAT_IOLINK_TYPE_HYPERTRANSPORT;
1641fb4d8502Sjsg else
1642fb4d8502Sjsg link_type = CRAT_IOLINK_TYPE_QPI_1_1;
1643fb4d8502Sjsg
1644fb4d8502Sjsg *num_entries = 0;
1645fb4d8502Sjsg
1646fb4d8502Sjsg /* Create IO links from this node to other CPU nodes */
1647fb4d8502Sjsg for_each_online_node(nid) {
1648fb4d8502Sjsg if (nid == numa_node_id) /* node itself */
1649fb4d8502Sjsg continue;
1650fb4d8502Sjsg
1651fb4d8502Sjsg *avail_size -= sizeof(struct crat_subtype_iolink);
1652fb4d8502Sjsg if (*avail_size < 0)
1653fb4d8502Sjsg return -ENOMEM;
1654fb4d8502Sjsg
1655fb4d8502Sjsg memset(sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1656fb4d8502Sjsg
1657fb4d8502Sjsg /* Fill in subtype header data */
1658fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
1659fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
1660fb4d8502Sjsg sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1661fb4d8502Sjsg
1662fb4d8502Sjsg /* Fill in IO link data */
1663fb4d8502Sjsg sub_type_hdr->proximity_domain_from = numa_node_id;
1664fb4d8502Sjsg sub_type_hdr->proximity_domain_to = nid;
1665fb4d8502Sjsg sub_type_hdr->io_interface_type = link_type;
1666fb4d8502Sjsg
1667fb4d8502Sjsg (*num_entries)++;
1668fb4d8502Sjsg sub_type_hdr++;
1669fb4d8502Sjsg }
1670fb4d8502Sjsg
1671fb4d8502Sjsg return 0;
1672fb4d8502Sjsg }
1673c349dbc7Sjsg #endif
1674fb4d8502Sjsg
1675fb4d8502Sjsg /* kfd_create_vcrat_image_cpu - Create Virtual CRAT for CPU
1676fb4d8502Sjsg *
1677fb4d8502Sjsg * @pcrat_image: Fill in VCRAT for CPU
1678fb4d8502Sjsg * @size: [IN] allocated size of crat_image.
1679fb4d8502Sjsg * [OUT] actual size of data filled in crat_image
1680fb4d8502Sjsg */
kfd_create_vcrat_image_cpu(void * pcrat_image,size_t * size)1681fb4d8502Sjsg static int kfd_create_vcrat_image_cpu(void *pcrat_image, size_t *size)
1682fb4d8502Sjsg {
1683fb4d8502Sjsg struct crat_header *crat_table = (struct crat_header *)pcrat_image;
1684fb4d8502Sjsg struct acpi_table_header *acpi_table;
1685fb4d8502Sjsg acpi_status status;
1686fb4d8502Sjsg struct crat_subtype_generic *sub_type_hdr;
1687fb4d8502Sjsg int avail_size = *size;
1688fb4d8502Sjsg int numa_node_id;
1689c349dbc7Sjsg #ifdef CONFIG_X86_64
1690fb4d8502Sjsg uint32_t entries = 0;
1691c349dbc7Sjsg #endif
1692fb4d8502Sjsg int ret = 0;
1693fb4d8502Sjsg
1694ad8b1aafSjsg if (!pcrat_image)
1695fb4d8502Sjsg return -EINVAL;
1696fb4d8502Sjsg
1697fb4d8502Sjsg /* Fill in CRAT Header.
1698fb4d8502Sjsg * Modify length and total_entries as subunits are added.
1699fb4d8502Sjsg */
1700fb4d8502Sjsg avail_size -= sizeof(struct crat_header);
1701fb4d8502Sjsg if (avail_size < 0)
1702fb4d8502Sjsg return -ENOMEM;
1703fb4d8502Sjsg
1704fb4d8502Sjsg memset(crat_table, 0, sizeof(struct crat_header));
1705fb4d8502Sjsg memcpy(&crat_table->signature, CRAT_SIGNATURE,
1706fb4d8502Sjsg sizeof(crat_table->signature));
1707fb4d8502Sjsg crat_table->length = sizeof(struct crat_header);
1708fb4d8502Sjsg
1709fb4d8502Sjsg status = acpi_get_table("DSDT", 0, &acpi_table);
1710fb4d8502Sjsg if (status != AE_OK)
1711fb4d8502Sjsg pr_warn("DSDT table not found for OEM information\n");
1712fb4d8502Sjsg else {
1713fb4d8502Sjsg crat_table->oem_revision = acpi_table->revision;
1714fb4d8502Sjsg memcpy(crat_table->oem_id, acpi_table->oem_id,
1715fb4d8502Sjsg CRAT_OEMID_LENGTH);
1716fb4d8502Sjsg memcpy(crat_table->oem_table_id, acpi_table->oem_table_id,
1717fb4d8502Sjsg CRAT_OEMTABLEID_LENGTH);
1718ad8b1aafSjsg acpi_put_table(acpi_table);
1719fb4d8502Sjsg }
1720fb4d8502Sjsg crat_table->total_entries = 0;
1721fb4d8502Sjsg crat_table->num_domains = 0;
1722fb4d8502Sjsg
1723fb4d8502Sjsg sub_type_hdr = (struct crat_subtype_generic *)(crat_table+1);
1724fb4d8502Sjsg
1725fb4d8502Sjsg for_each_online_node(numa_node_id) {
1726fb4d8502Sjsg if (kfd_numa_node_to_apic_id(numa_node_id) == -1)
1727fb4d8502Sjsg continue;
1728fb4d8502Sjsg
1729fb4d8502Sjsg /* Fill in Subtype: Compute Unit */
1730fb4d8502Sjsg ret = kfd_fill_cu_for_cpu(numa_node_id, &avail_size,
1731fb4d8502Sjsg crat_table->num_domains,
1732fb4d8502Sjsg (struct crat_subtype_computeunit *)sub_type_hdr);
1733fb4d8502Sjsg if (ret < 0)
1734fb4d8502Sjsg return ret;
1735fb4d8502Sjsg crat_table->length += sub_type_hdr->length;
1736fb4d8502Sjsg crat_table->total_entries++;
1737fb4d8502Sjsg
1738fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1739fb4d8502Sjsg sub_type_hdr->length);
1740fb4d8502Sjsg
1741fb4d8502Sjsg /* Fill in Subtype: Memory */
1742fb4d8502Sjsg ret = kfd_fill_mem_info_for_cpu(numa_node_id, &avail_size,
1743fb4d8502Sjsg crat_table->num_domains,
1744fb4d8502Sjsg (struct crat_subtype_memory *)sub_type_hdr);
1745fb4d8502Sjsg if (ret < 0)
1746fb4d8502Sjsg return ret;
1747fb4d8502Sjsg crat_table->length += sub_type_hdr->length;
1748fb4d8502Sjsg crat_table->total_entries++;
1749fb4d8502Sjsg
1750fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1751fb4d8502Sjsg sub_type_hdr->length);
1752fb4d8502Sjsg
1753fb4d8502Sjsg /* Fill in Subtype: IO Link */
1754c349dbc7Sjsg #ifdef CONFIG_X86_64
1755fb4d8502Sjsg ret = kfd_fill_iolink_info_for_cpu(numa_node_id, &avail_size,
1756fb4d8502Sjsg &entries,
1757fb4d8502Sjsg (struct crat_subtype_iolink *)sub_type_hdr);
1758fb4d8502Sjsg if (ret < 0)
1759fb4d8502Sjsg return ret;
1760ad8b1aafSjsg
1761ad8b1aafSjsg if (entries) {
1762fb4d8502Sjsg crat_table->length += (sub_type_hdr->length * entries);
1763fb4d8502Sjsg crat_table->total_entries += entries;
1764fb4d8502Sjsg
1765fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1766fb4d8502Sjsg sub_type_hdr->length * entries);
1767ad8b1aafSjsg }
1768c349dbc7Sjsg #else
1769c349dbc7Sjsg pr_info("IO link not available for non x86 platforms\n");
1770c349dbc7Sjsg #endif
1771fb4d8502Sjsg
1772fb4d8502Sjsg crat_table->num_domains++;
1773fb4d8502Sjsg }
1774fb4d8502Sjsg
1775fb4d8502Sjsg /* TODO: Add cache Subtype for CPU.
1776fb4d8502Sjsg * Currently, CPU cache information is available in function
1777fb4d8502Sjsg * detect_cache_attributes(cpu) defined in the file
1778fb4d8502Sjsg * ./arch/x86/kernel/cpu/intel_cacheinfo.c. This function is not
1779fb4d8502Sjsg * exported and to get the same information the code needs to be
1780fb4d8502Sjsg * duplicated.
1781fb4d8502Sjsg */
1782fb4d8502Sjsg
1783fb4d8502Sjsg *size = crat_table->length;
1784fb4d8502Sjsg pr_info("Virtual CRAT table created for CPU\n");
1785fb4d8502Sjsg
1786fb4d8502Sjsg return 0;
1787fb4d8502Sjsg }
1788fb4d8502Sjsg
kfd_fill_gpu_memory_affinity(int * avail_size,struct kfd_node * kdev,uint8_t type,uint64_t size,struct crat_subtype_memory * sub_type_hdr,uint32_t proximity_domain,const struct kfd_local_mem_info * local_mem_info)1789fb4d8502Sjsg static int kfd_fill_gpu_memory_affinity(int *avail_size,
1790*f005ef32Sjsg struct kfd_node *kdev, uint8_t type, uint64_t size,
1791fb4d8502Sjsg struct crat_subtype_memory *sub_type_hdr,
1792fb4d8502Sjsg uint32_t proximity_domain,
1793fb4d8502Sjsg const struct kfd_local_mem_info *local_mem_info)
1794fb4d8502Sjsg {
1795fb4d8502Sjsg *avail_size -= sizeof(struct crat_subtype_memory);
1796fb4d8502Sjsg if (*avail_size < 0)
1797fb4d8502Sjsg return -ENOMEM;
1798fb4d8502Sjsg
1799fb4d8502Sjsg memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_memory));
1800fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_MEMORY_AFFINITY;
1801fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_memory);
1802fb4d8502Sjsg sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED;
1803fb4d8502Sjsg
1804fb4d8502Sjsg sub_type_hdr->proximity_domain = proximity_domain;
1805fb4d8502Sjsg
1806fb4d8502Sjsg pr_debug("Fill gpu memory affinity - type 0x%x size 0x%llx\n",
1807fb4d8502Sjsg type, size);
1808fb4d8502Sjsg
1809fb4d8502Sjsg sub_type_hdr->length_low = lower_32_bits(size);
1810fb4d8502Sjsg sub_type_hdr->length_high = upper_32_bits(size);
1811fb4d8502Sjsg
1812fb4d8502Sjsg sub_type_hdr->width = local_mem_info->vram_width;
1813fb4d8502Sjsg sub_type_hdr->visibility_type = type;
1814fb4d8502Sjsg
1815fb4d8502Sjsg return 0;
1816fb4d8502Sjsg }
1817fb4d8502Sjsg
18185ca02815Sjsg #ifdef CONFIG_ACPI_NUMA
kfd_find_numa_node_in_srat(struct kfd_node * kdev)1819*f005ef32Sjsg static void kfd_find_numa_node_in_srat(struct kfd_node *kdev)
18205ca02815Sjsg {
18215ca02815Sjsg struct acpi_table_header *table_header = NULL;
18225ca02815Sjsg struct acpi_subtable_header *sub_header = NULL;
18235ca02815Sjsg unsigned long table_end, subtable_len;
1824*f005ef32Sjsg u32 pci_id = pci_domain_nr(kdev->adev->pdev->bus) << 16 |
1825*f005ef32Sjsg pci_dev_id(kdev->adev->pdev);
18265ca02815Sjsg u32 bdf;
18275ca02815Sjsg acpi_status status;
18285ca02815Sjsg struct acpi_srat_cpu_affinity *cpu;
18295ca02815Sjsg struct acpi_srat_generic_affinity *gpu;
18305ca02815Sjsg int pxm = 0, max_pxm = 0;
18315ca02815Sjsg int numa_node = NUMA_NO_NODE;
18325ca02815Sjsg bool found = false;
18335ca02815Sjsg
18345ca02815Sjsg /* Fetch the SRAT table from ACPI */
18355ca02815Sjsg status = acpi_get_table(ACPI_SIG_SRAT, 0, &table_header);
18365ca02815Sjsg if (status == AE_NOT_FOUND) {
18375ca02815Sjsg pr_warn("SRAT table not found\n");
18385ca02815Sjsg return;
18395ca02815Sjsg } else if (ACPI_FAILURE(status)) {
18405ca02815Sjsg const char *err = acpi_format_exception(status);
18415ca02815Sjsg pr_err("SRAT table error: %s\n", err);
18425ca02815Sjsg return;
18435ca02815Sjsg }
18445ca02815Sjsg
18455ca02815Sjsg table_end = (unsigned long)table_header + table_header->length;
18465ca02815Sjsg
18475ca02815Sjsg /* Parse all entries looking for a match. */
18485ca02815Sjsg sub_header = (struct acpi_subtable_header *)
18495ca02815Sjsg ((unsigned long)table_header +
18505ca02815Sjsg sizeof(struct acpi_table_srat));
18515ca02815Sjsg subtable_len = sub_header->length;
18525ca02815Sjsg
18535ca02815Sjsg while (((unsigned long)sub_header) + subtable_len < table_end) {
18545ca02815Sjsg /*
18555ca02815Sjsg * If length is 0, break from this loop to avoid
18565ca02815Sjsg * infinite loop.
18575ca02815Sjsg */
18585ca02815Sjsg if (subtable_len == 0) {
18595ca02815Sjsg pr_err("SRAT invalid zero length\n");
18605ca02815Sjsg break;
18615ca02815Sjsg }
18625ca02815Sjsg
18635ca02815Sjsg switch (sub_header->type) {
18645ca02815Sjsg case ACPI_SRAT_TYPE_CPU_AFFINITY:
18655ca02815Sjsg cpu = (struct acpi_srat_cpu_affinity *)sub_header;
18665ca02815Sjsg pxm = *((u32 *)cpu->proximity_domain_hi) << 8 |
18675ca02815Sjsg cpu->proximity_domain_lo;
18685ca02815Sjsg if (pxm > max_pxm)
18695ca02815Sjsg max_pxm = pxm;
18705ca02815Sjsg break;
18715ca02815Sjsg case ACPI_SRAT_TYPE_GENERIC_AFFINITY:
18725ca02815Sjsg gpu = (struct acpi_srat_generic_affinity *)sub_header;
18735ca02815Sjsg bdf = *((u16 *)(&gpu->device_handle[0])) << 16 |
18745ca02815Sjsg *((u16 *)(&gpu->device_handle[2]));
18755ca02815Sjsg if (bdf == pci_id) {
18765ca02815Sjsg found = true;
18775ca02815Sjsg numa_node = pxm_to_node(gpu->proximity_domain);
18785ca02815Sjsg }
18795ca02815Sjsg break;
18805ca02815Sjsg default:
18815ca02815Sjsg break;
18825ca02815Sjsg }
18835ca02815Sjsg
18845ca02815Sjsg if (found)
18855ca02815Sjsg break;
18865ca02815Sjsg
18875ca02815Sjsg sub_header = (struct acpi_subtable_header *)
18885ca02815Sjsg ((unsigned long)sub_header + subtable_len);
18895ca02815Sjsg subtable_len = sub_header->length;
18905ca02815Sjsg }
18915ca02815Sjsg
18925ca02815Sjsg acpi_put_table(table_header);
18935ca02815Sjsg
18945ca02815Sjsg /* Workaround bad cpu-gpu binding case */
18955ca02815Sjsg if (found && (numa_node < 0 ||
18965ca02815Sjsg numa_node > pxm_to_node(max_pxm)))
18975ca02815Sjsg numa_node = 0;
18985ca02815Sjsg
18995ca02815Sjsg if (numa_node != NUMA_NO_NODE)
1900*f005ef32Sjsg set_dev_node(&kdev->adev->pdev->dev, numa_node);
19015ca02815Sjsg }
19025ca02815Sjsg #endif
19035ca02815Sjsg
1904*f005ef32Sjsg #define KFD_CRAT_INTRA_SOCKET_WEIGHT 13
1905*f005ef32Sjsg #define KFD_CRAT_XGMI_WEIGHT 15
1906*f005ef32Sjsg
1907fb4d8502Sjsg /* kfd_fill_gpu_direct_io_link - Fill in direct io link from GPU
1908fb4d8502Sjsg * to its NUMA node
1909fb4d8502Sjsg * @avail_size: Available size in the memory
1910fb4d8502Sjsg * @kdev - [IN] GPU device
1911fb4d8502Sjsg * @sub_type_hdr: Memory into which io link info will be filled in
1912fb4d8502Sjsg * @proximity_domain - proximity domain of the GPU node
1913fb4d8502Sjsg *
1914fb4d8502Sjsg * Return 0 if successful else return -ve value
1915fb4d8502Sjsg */
kfd_fill_gpu_direct_io_link_to_cpu(int * avail_size,struct kfd_node * kdev,struct crat_subtype_iolink * sub_type_hdr,uint32_t proximity_domain)1916c349dbc7Sjsg static int kfd_fill_gpu_direct_io_link_to_cpu(int *avail_size,
1917*f005ef32Sjsg struct kfd_node *kdev,
1918fb4d8502Sjsg struct crat_subtype_iolink *sub_type_hdr,
1919fb4d8502Sjsg uint32_t proximity_domain)
1920fb4d8502Sjsg {
1921fb4d8502Sjsg *avail_size -= sizeof(struct crat_subtype_iolink);
1922fb4d8502Sjsg if (*avail_size < 0)
1923fb4d8502Sjsg return -ENOMEM;
1924fb4d8502Sjsg
1925fb4d8502Sjsg memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1926fb4d8502Sjsg
1927fb4d8502Sjsg /* Fill in subtype header data */
1928fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
1929fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
1930fb4d8502Sjsg sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED;
1931c349dbc7Sjsg if (kfd_dev_is_large_bar(kdev))
1932c349dbc7Sjsg sub_type_hdr->flags |= CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
1933fb4d8502Sjsg
1934fb4d8502Sjsg /* Fill in IOLINK subtype.
1935fb4d8502Sjsg * TODO: Fill-in other fields of iolink subtype
1936fb4d8502Sjsg */
1937*f005ef32Sjsg if (kdev->adev->gmc.xgmi.connected_to_cpu ||
1938*f005ef32Sjsg (KFD_GC_VERSION(kdev) == IP_VERSION(9, 4, 3) &&
1939*f005ef32Sjsg kdev->adev->smuio.funcs->get_pkg_type(kdev->adev) ==
1940*f005ef32Sjsg AMDGPU_PKG_TYPE_APU)) {
1941*f005ef32Sjsg bool ext_cpu = KFD_GC_VERSION(kdev) != IP_VERSION(9, 4, 3);
1942*f005ef32Sjsg int mem_bw = 819200, weight = ext_cpu ? KFD_CRAT_XGMI_WEIGHT :
1943*f005ef32Sjsg KFD_CRAT_INTRA_SOCKET_WEIGHT;
1944*f005ef32Sjsg uint32_t bandwidth = ext_cpu ? amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(
1945*f005ef32Sjsg kdev->adev, NULL, true) : mem_bw;
1946*f005ef32Sjsg
19475ca02815Sjsg /*
19485ca02815Sjsg * with host gpu xgmi link, host can access gpu memory whether
19495ca02815Sjsg * or not pcie bar type is large, so always create bidirectional
19505ca02815Sjsg * io link.
19515ca02815Sjsg */
19525ca02815Sjsg sub_type_hdr->flags |= CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
19535ca02815Sjsg sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_XGMI;
1954*f005ef32Sjsg sub_type_hdr->weight_xgmi = weight;
1955*f005ef32Sjsg sub_type_hdr->minimum_bandwidth_mbs = bandwidth;
1956*f005ef32Sjsg sub_type_hdr->maximum_bandwidth_mbs = bandwidth;
19575ca02815Sjsg } else {
1958fb4d8502Sjsg sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_PCIEXPRESS;
19595ca02815Sjsg sub_type_hdr->minimum_bandwidth_mbs =
19601bb76ff1Sjsg amdgpu_amdkfd_get_pcie_bandwidth_mbytes(kdev->adev, true);
19615ca02815Sjsg sub_type_hdr->maximum_bandwidth_mbs =
19621bb76ff1Sjsg amdgpu_amdkfd_get_pcie_bandwidth_mbytes(kdev->adev, false);
19635ca02815Sjsg }
19645ca02815Sjsg
1965fb4d8502Sjsg sub_type_hdr->proximity_domain_from = proximity_domain;
19665ca02815Sjsg
19675ca02815Sjsg #ifdef CONFIG_ACPI_NUMA
1968*f005ef32Sjsg if (kdev->adev->pdev->dev.numa_node == NUMA_NO_NODE &&
1969*f005ef32Sjsg num_possible_nodes() > 1)
19705ca02815Sjsg kfd_find_numa_node_in_srat(kdev);
19715ca02815Sjsg #endif
1972fb4d8502Sjsg #ifdef CONFIG_NUMA
1973*f005ef32Sjsg if (kdev->adev->pdev->dev.numa_node == NUMA_NO_NODE)
1974fb4d8502Sjsg sub_type_hdr->proximity_domain_to = 0;
1975fb4d8502Sjsg else
1976*f005ef32Sjsg sub_type_hdr->proximity_domain_to = kdev->adev->pdev->dev.numa_node;
1977fb4d8502Sjsg #else
1978fb4d8502Sjsg sub_type_hdr->proximity_domain_to = 0;
1979fb4d8502Sjsg #endif
1980fb4d8502Sjsg return 0;
1981fb4d8502Sjsg }
1982fb4d8502Sjsg
kfd_fill_gpu_xgmi_link_to_gpu(int * avail_size,struct kfd_node * kdev,struct kfd_node * peer_kdev,struct crat_subtype_iolink * sub_type_hdr,uint32_t proximity_domain_from,uint32_t proximity_domain_to)1983c349dbc7Sjsg static int kfd_fill_gpu_xgmi_link_to_gpu(int *avail_size,
1984*f005ef32Sjsg struct kfd_node *kdev,
1985*f005ef32Sjsg struct kfd_node *peer_kdev,
1986c349dbc7Sjsg struct crat_subtype_iolink *sub_type_hdr,
1987c349dbc7Sjsg uint32_t proximity_domain_from,
1988c349dbc7Sjsg uint32_t proximity_domain_to)
1989c349dbc7Sjsg {
1990*f005ef32Sjsg bool use_ta_info = kdev->kfd->num_nodes == 1;
1991*f005ef32Sjsg
1992c349dbc7Sjsg *avail_size -= sizeof(struct crat_subtype_iolink);
1993c349dbc7Sjsg if (*avail_size < 0)
1994c349dbc7Sjsg return -ENOMEM;
1995c349dbc7Sjsg
1996c349dbc7Sjsg memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1997c349dbc7Sjsg
1998c349dbc7Sjsg sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
1999c349dbc7Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
2000c349dbc7Sjsg sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED |
2001c349dbc7Sjsg CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
2002c349dbc7Sjsg
2003c349dbc7Sjsg sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_XGMI;
2004c349dbc7Sjsg sub_type_hdr->proximity_domain_from = proximity_domain_from;
2005c349dbc7Sjsg sub_type_hdr->proximity_domain_to = proximity_domain_to;
2006*f005ef32Sjsg
2007*f005ef32Sjsg if (use_ta_info) {
2008*f005ef32Sjsg sub_type_hdr->weight_xgmi = KFD_CRAT_XGMI_WEIGHT *
20091bb76ff1Sjsg amdgpu_amdkfd_get_xgmi_hops_count(kdev->adev, peer_kdev->adev);
20105ca02815Sjsg sub_type_hdr->maximum_bandwidth_mbs =
2011*f005ef32Sjsg amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(kdev->adev,
2012*f005ef32Sjsg peer_kdev->adev, false);
20135ca02815Sjsg sub_type_hdr->minimum_bandwidth_mbs = sub_type_hdr->maximum_bandwidth_mbs ?
20141bb76ff1Sjsg amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(kdev->adev, NULL, true) : 0;
2015*f005ef32Sjsg } else {
2016*f005ef32Sjsg bool is_single_hop = kdev->kfd == peer_kdev->kfd;
2017*f005ef32Sjsg int weight = is_single_hop ? KFD_CRAT_INTRA_SOCKET_WEIGHT :
2018*f005ef32Sjsg (2 * KFD_CRAT_INTRA_SOCKET_WEIGHT) + KFD_CRAT_XGMI_WEIGHT;
2019*f005ef32Sjsg int mem_bw = 819200;
2020*f005ef32Sjsg
2021*f005ef32Sjsg sub_type_hdr->weight_xgmi = weight;
2022*f005ef32Sjsg sub_type_hdr->maximum_bandwidth_mbs = is_single_hop ? mem_bw : 0;
2023*f005ef32Sjsg sub_type_hdr->minimum_bandwidth_mbs = is_single_hop ? mem_bw : 0;
2024*f005ef32Sjsg }
20255ca02815Sjsg
2026c349dbc7Sjsg return 0;
2027c349dbc7Sjsg }
2028c349dbc7Sjsg
2029fb4d8502Sjsg /* kfd_create_vcrat_image_gpu - Create Virtual CRAT for CPU
2030fb4d8502Sjsg *
2031fb4d8502Sjsg * @pcrat_image: Fill in VCRAT for GPU
2032fb4d8502Sjsg * @size: [IN] allocated size of crat_image.
2033fb4d8502Sjsg * [OUT] actual size of data filled in crat_image
2034fb4d8502Sjsg */
kfd_create_vcrat_image_gpu(void * pcrat_image,size_t * size,struct kfd_node * kdev,uint32_t proximity_domain)2035fb4d8502Sjsg static int kfd_create_vcrat_image_gpu(void *pcrat_image,
2036*f005ef32Sjsg size_t *size, struct kfd_node *kdev,
2037fb4d8502Sjsg uint32_t proximity_domain)
2038fb4d8502Sjsg {
2039fb4d8502Sjsg struct crat_header *crat_table = (struct crat_header *)pcrat_image;
2040fb4d8502Sjsg struct crat_subtype_generic *sub_type_hdr;
2041c349dbc7Sjsg struct kfd_local_mem_info local_mem_info;
2042c349dbc7Sjsg struct kfd_topology_device *peer_dev;
2043fb4d8502Sjsg struct crat_subtype_computeunit *cu;
2044fb4d8502Sjsg struct kfd_cu_info cu_info;
2045fb4d8502Sjsg int avail_size = *size;
2046fb4d8502Sjsg uint32_t total_num_of_cu;
2047c349dbc7Sjsg uint32_t nid = 0;
2048fb4d8502Sjsg int ret = 0;
2049fb4d8502Sjsg
2050fb4d8502Sjsg if (!pcrat_image || avail_size < VCRAT_SIZE_FOR_GPU)
2051fb4d8502Sjsg return -EINVAL;
2052fb4d8502Sjsg
2053fb4d8502Sjsg /* Fill the CRAT Header.
2054fb4d8502Sjsg * Modify length and total_entries as subunits are added.
2055fb4d8502Sjsg */
2056fb4d8502Sjsg avail_size -= sizeof(struct crat_header);
2057fb4d8502Sjsg if (avail_size < 0)
2058fb4d8502Sjsg return -ENOMEM;
2059fb4d8502Sjsg
2060fb4d8502Sjsg memset(crat_table, 0, sizeof(struct crat_header));
2061fb4d8502Sjsg
2062fb4d8502Sjsg memcpy(&crat_table->signature, CRAT_SIGNATURE,
2063fb4d8502Sjsg sizeof(crat_table->signature));
2064fb4d8502Sjsg /* Change length as we add more subtypes*/
2065fb4d8502Sjsg crat_table->length = sizeof(struct crat_header);
2066fb4d8502Sjsg crat_table->num_domains = 1;
2067fb4d8502Sjsg crat_table->total_entries = 0;
2068fb4d8502Sjsg
2069fb4d8502Sjsg /* Fill in Subtype: Compute Unit
2070fb4d8502Sjsg * First fill in the sub type header and then sub type data
2071fb4d8502Sjsg */
2072fb4d8502Sjsg avail_size -= sizeof(struct crat_subtype_computeunit);
2073fb4d8502Sjsg if (avail_size < 0)
2074fb4d8502Sjsg return -ENOMEM;
2075fb4d8502Sjsg
2076fb4d8502Sjsg sub_type_hdr = (struct crat_subtype_generic *)(crat_table + 1);
2077fb4d8502Sjsg memset(sub_type_hdr, 0, sizeof(struct crat_subtype_computeunit));
2078fb4d8502Sjsg
2079fb4d8502Sjsg sub_type_hdr->type = CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY;
2080fb4d8502Sjsg sub_type_hdr->length = sizeof(struct crat_subtype_computeunit);
2081fb4d8502Sjsg sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
2082fb4d8502Sjsg
2083fb4d8502Sjsg /* Fill CU subtype data */
2084fb4d8502Sjsg cu = (struct crat_subtype_computeunit *)sub_type_hdr;
2085fb4d8502Sjsg cu->flags |= CRAT_CU_FLAGS_GPU_PRESENT;
2086fb4d8502Sjsg cu->proximity_domain = proximity_domain;
2087fb4d8502Sjsg
20881bb76ff1Sjsg amdgpu_amdkfd_get_cu_info(kdev->adev, &cu_info);
2089fb4d8502Sjsg cu->num_simd_per_cu = cu_info.simd_per_cu;
2090*f005ef32Sjsg cu->num_simd_cores = cu_info.simd_per_cu *
2091*f005ef32Sjsg (cu_info.cu_active_number / kdev->kfd->num_nodes);
2092fb4d8502Sjsg cu->max_waves_simd = cu_info.max_waves_per_simd;
2093fb4d8502Sjsg
2094fb4d8502Sjsg cu->wave_front_size = cu_info.wave_front_size;
2095fb4d8502Sjsg cu->array_count = cu_info.num_shader_arrays_per_engine *
2096fb4d8502Sjsg cu_info.num_shader_engines;
2097fb4d8502Sjsg total_num_of_cu = (cu->array_count * cu_info.num_cu_per_sh);
2098fb4d8502Sjsg cu->processor_id_low = get_and_inc_gpu_processor_id(total_num_of_cu);
2099fb4d8502Sjsg cu->num_cu_per_array = cu_info.num_cu_per_sh;
2100fb4d8502Sjsg cu->max_slots_scatch_cu = cu_info.max_scratch_slots_per_cu;
2101fb4d8502Sjsg cu->num_banks = cu_info.num_shader_engines;
2102fb4d8502Sjsg cu->lds_size_in_kb = cu_info.lds_size;
2103fb4d8502Sjsg
2104fb4d8502Sjsg cu->hsa_capability = 0;
2105fb4d8502Sjsg
2106fb4d8502Sjsg crat_table->length += sub_type_hdr->length;
2107fb4d8502Sjsg crat_table->total_entries++;
2108fb4d8502Sjsg
2109fb4d8502Sjsg /* Fill in Subtype: Memory. Only on systems with large BAR (no
2110fb4d8502Sjsg * private FB), report memory as public. On other systems
2111fb4d8502Sjsg * report the total FB size (public+private) as a single
2112fb4d8502Sjsg * private heap.
2113fb4d8502Sjsg */
21141bb76ff1Sjsg local_mem_info = kdev->local_mem_info;
2115fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
2116fb4d8502Sjsg sub_type_hdr->length);
2117fb4d8502Sjsg
2118fb4d8502Sjsg if (debug_largebar)
2119fb4d8502Sjsg local_mem_info.local_mem_size_private = 0;
2120fb4d8502Sjsg
2121fb4d8502Sjsg if (local_mem_info.local_mem_size_private == 0)
2122fb4d8502Sjsg ret = kfd_fill_gpu_memory_affinity(&avail_size,
2123fb4d8502Sjsg kdev, HSA_MEM_HEAP_TYPE_FB_PUBLIC,
2124fb4d8502Sjsg local_mem_info.local_mem_size_public,
2125fb4d8502Sjsg (struct crat_subtype_memory *)sub_type_hdr,
2126fb4d8502Sjsg proximity_domain,
2127fb4d8502Sjsg &local_mem_info);
2128fb4d8502Sjsg else
2129fb4d8502Sjsg ret = kfd_fill_gpu_memory_affinity(&avail_size,
2130fb4d8502Sjsg kdev, HSA_MEM_HEAP_TYPE_FB_PRIVATE,
2131fb4d8502Sjsg local_mem_info.local_mem_size_public +
2132fb4d8502Sjsg local_mem_info.local_mem_size_private,
2133fb4d8502Sjsg (struct crat_subtype_memory *)sub_type_hdr,
2134fb4d8502Sjsg proximity_domain,
2135fb4d8502Sjsg &local_mem_info);
2136fb4d8502Sjsg if (ret < 0)
2137fb4d8502Sjsg return ret;
2138fb4d8502Sjsg
2139fb4d8502Sjsg crat_table->length += sizeof(struct crat_subtype_memory);
2140fb4d8502Sjsg crat_table->total_entries++;
2141fb4d8502Sjsg
2142fb4d8502Sjsg /* Fill in Subtype: IO_LINKS
2143fb4d8502Sjsg * Only direct links are added here which is Link from GPU to
21441bb76ff1Sjsg * its NUMA node. Indirect links are added by userspace.
2145fb4d8502Sjsg */
2146fb4d8502Sjsg sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
21472a46a1ceSjsg sub_type_hdr->length);
2148c349dbc7Sjsg ret = kfd_fill_gpu_direct_io_link_to_cpu(&avail_size, kdev,
2149fb4d8502Sjsg (struct crat_subtype_iolink *)sub_type_hdr, proximity_domain);
2150fb4d8502Sjsg
2151fb4d8502Sjsg if (ret < 0)
2152fb4d8502Sjsg return ret;
2153fb4d8502Sjsg
2154fb4d8502Sjsg crat_table->length += sub_type_hdr->length;
2155fb4d8502Sjsg crat_table->total_entries++;
2156fb4d8502Sjsg
2157c349dbc7Sjsg
2158c349dbc7Sjsg /* Fill in Subtype: IO_LINKS
2159c349dbc7Sjsg * Direct links from GPU to other GPUs through xGMI.
2160c349dbc7Sjsg * We will loop GPUs that already be processed (with lower value
2161c349dbc7Sjsg * of proximity_domain), add the link for the GPUs with same
2162c349dbc7Sjsg * hive id (from this GPU to other GPU) . The reversed iolink
2163c349dbc7Sjsg * (from other GPU to this GPU) will be added
2164c349dbc7Sjsg * in kfd_parse_subtype_iolink.
2165c349dbc7Sjsg */
2166*f005ef32Sjsg if (kdev->kfd->hive_id) {
2167c349dbc7Sjsg for (nid = 0; nid < proximity_domain; ++nid) {
21681bb76ff1Sjsg peer_dev = kfd_topology_device_by_proximity_domain_no_lock(nid);
2169c349dbc7Sjsg if (!peer_dev->gpu)
2170c349dbc7Sjsg continue;
2171*f005ef32Sjsg if (peer_dev->gpu->kfd->hive_id != kdev->kfd->hive_id)
2172c349dbc7Sjsg continue;
2173c349dbc7Sjsg sub_type_hdr = (typeof(sub_type_hdr))(
2174c349dbc7Sjsg (char *)sub_type_hdr +
2175c349dbc7Sjsg sizeof(struct crat_subtype_iolink));
2176c349dbc7Sjsg ret = kfd_fill_gpu_xgmi_link_to_gpu(
2177c349dbc7Sjsg &avail_size, kdev, peer_dev->gpu,
2178c349dbc7Sjsg (struct crat_subtype_iolink *)sub_type_hdr,
2179c349dbc7Sjsg proximity_domain, nid);
2180c349dbc7Sjsg if (ret < 0)
2181c349dbc7Sjsg return ret;
2182c349dbc7Sjsg crat_table->length += sub_type_hdr->length;
2183c349dbc7Sjsg crat_table->total_entries++;
2184c349dbc7Sjsg }
2185c349dbc7Sjsg }
2186fb4d8502Sjsg *size = crat_table->length;
2187fb4d8502Sjsg pr_info("Virtual CRAT table created for GPU\n");
2188fb4d8502Sjsg
2189fb4d8502Sjsg return ret;
2190fb4d8502Sjsg }
2191fb4d8502Sjsg
2192fb4d8502Sjsg /* kfd_create_crat_image_virtual - Allocates memory for CRAT image and
2193fb4d8502Sjsg * creates a Virtual CRAT (VCRAT) image
2194fb4d8502Sjsg *
2195fb4d8502Sjsg * NOTE: Call kfd_destroy_crat_image to free CRAT image memory
2196fb4d8502Sjsg *
2197fb4d8502Sjsg * @crat_image: VCRAT image created because ACPI does not have a
2198fb4d8502Sjsg * CRAT for this device
2199fb4d8502Sjsg * @size: [OUT] size of virtual crat_image
2200fb4d8502Sjsg * @flags: COMPUTE_UNIT_CPU - Create VCRAT for CPU device
2201fb4d8502Sjsg * COMPUTE_UNIT_GPU - Create VCRAT for GPU
2202fb4d8502Sjsg * (COMPUTE_UNIT_CPU | COMPUTE_UNIT_GPU) - Create VCRAT for APU
2203fb4d8502Sjsg * -- this option is not currently implemented.
2204fb4d8502Sjsg * The assumption is that all AMD APUs will have CRAT
2205*f005ef32Sjsg * @kdev: Valid kfd_node required if flags contain COMPUTE_UNIT_GPU
2206fb4d8502Sjsg *
2207fb4d8502Sjsg * Return 0 if successful else return -ve value
2208fb4d8502Sjsg */
kfd_create_crat_image_virtual(void ** crat_image,size_t * size,int flags,struct kfd_node * kdev,uint32_t proximity_domain)2209fb4d8502Sjsg int kfd_create_crat_image_virtual(void **crat_image, size_t *size,
2210*f005ef32Sjsg int flags, struct kfd_node *kdev,
2211fb4d8502Sjsg uint32_t proximity_domain)
2212fb4d8502Sjsg {
2213fb4d8502Sjsg void *pcrat_image = NULL;
2214ad8b1aafSjsg int ret = 0, num_nodes;
2215ad8b1aafSjsg size_t dyn_size;
2216fb4d8502Sjsg
2217fb4d8502Sjsg if (!crat_image)
2218fb4d8502Sjsg return -EINVAL;
2219fb4d8502Sjsg
2220fb4d8502Sjsg *crat_image = NULL;
2221fb4d8502Sjsg
2222ad8b1aafSjsg /* Allocate the CPU Virtual CRAT size based on the number of online
2223ad8b1aafSjsg * nodes. Allocate VCRAT_SIZE_FOR_GPU for GPU virtual CRAT image.
2224ad8b1aafSjsg * This should cover all the current conditions. A check is put not
2225ad8b1aafSjsg * to overwrite beyond allocated size for GPUs
2226fb4d8502Sjsg */
2227fb4d8502Sjsg switch (flags) {
2228fb4d8502Sjsg case COMPUTE_UNIT_CPU:
2229ad8b1aafSjsg num_nodes = num_online_nodes();
2230ad8b1aafSjsg dyn_size = sizeof(struct crat_header) +
2231ad8b1aafSjsg num_nodes * (sizeof(struct crat_subtype_computeunit) +
2232ad8b1aafSjsg sizeof(struct crat_subtype_memory) +
2233ad8b1aafSjsg (num_nodes - 1) * sizeof(struct crat_subtype_iolink));
2234ad8b1aafSjsg pcrat_image = kvmalloc(dyn_size, GFP_KERNEL);
2235fb4d8502Sjsg if (!pcrat_image)
2236fb4d8502Sjsg return -ENOMEM;
2237ad8b1aafSjsg *size = dyn_size;
2238ad8b1aafSjsg pr_debug("CRAT size is %ld", dyn_size);
2239fb4d8502Sjsg ret = kfd_create_vcrat_image_cpu(pcrat_image, size);
2240fb4d8502Sjsg break;
2241fb4d8502Sjsg case COMPUTE_UNIT_GPU:
2242fb4d8502Sjsg if (!kdev)
2243fb4d8502Sjsg return -EINVAL;
2244ad8b1aafSjsg pcrat_image = kvmalloc(VCRAT_SIZE_FOR_GPU, GFP_KERNEL);
2245fb4d8502Sjsg if (!pcrat_image)
2246fb4d8502Sjsg return -ENOMEM;
2247fb4d8502Sjsg *size = VCRAT_SIZE_FOR_GPU;
2248fb4d8502Sjsg ret = kfd_create_vcrat_image_gpu(pcrat_image, size, kdev,
2249fb4d8502Sjsg proximity_domain);
2250fb4d8502Sjsg break;
2251fb4d8502Sjsg case (COMPUTE_UNIT_CPU | COMPUTE_UNIT_GPU):
2252fb4d8502Sjsg /* TODO: */
2253fb4d8502Sjsg ret = -EINVAL;
2254fb4d8502Sjsg pr_err("VCRAT not implemented for APU\n");
2255fb4d8502Sjsg break;
2256fb4d8502Sjsg default:
2257fb4d8502Sjsg ret = -EINVAL;
2258fb4d8502Sjsg }
2259fb4d8502Sjsg
2260fb4d8502Sjsg if (!ret)
2261fb4d8502Sjsg *crat_image = pcrat_image;
2262fb4d8502Sjsg else
2263ad8b1aafSjsg kvfree(pcrat_image);
2264fb4d8502Sjsg
2265fb4d8502Sjsg return ret;
2266fb4d8502Sjsg }
2267fb4d8502Sjsg
2268fb4d8502Sjsg
2269fb4d8502Sjsg /* kfd_destroy_crat_image
2270fb4d8502Sjsg *
2271fb4d8502Sjsg * @crat_image: [IN] - crat_image from kfd_create_crat_image_xxx(..)
2272fb4d8502Sjsg *
2273fb4d8502Sjsg */
kfd_destroy_crat_image(void * crat_image)2274fb4d8502Sjsg void kfd_destroy_crat_image(void *crat_image)
2275fb4d8502Sjsg {
2276ad8b1aafSjsg kvfree(crat_image);
2277fb4d8502Sjsg }
2278