1fb4d8502Sjsg /*
2fb4d8502Sjsg * Copyright 2017 Advanced Micro Devices, Inc.
3fb4d8502Sjsg *
4fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5fb4d8502Sjsg * copy of this software and associated documentation files (the "Software"),
6fb4d8502Sjsg * to deal in the Software without restriction, including without limitation
7fb4d8502Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8fb4d8502Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9fb4d8502Sjsg * Software is furnished to do so, subject to the following conditions:
10fb4d8502Sjsg *
11fb4d8502Sjsg * The above copyright notice and this permission notice shall be included in
12fb4d8502Sjsg * all copies or substantial portions of the Software.
13fb4d8502Sjsg *
14fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17fb4d8502Sjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18fb4d8502Sjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19fb4d8502Sjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20fb4d8502Sjsg * OTHER DEALINGS IN THE SOFTWARE.
21fb4d8502Sjsg *
22fb4d8502Sjsg * Authors: Xiangliang.Yu@amd.com
23fb4d8502Sjsg */
24fb4d8502Sjsg
25fb4d8502Sjsg #include "amdgpu.h"
26fb4d8502Sjsg #include "vi.h"
27fb4d8502Sjsg #include "bif/bif_5_0_d.h"
28fb4d8502Sjsg #include "bif/bif_5_0_sh_mask.h"
29fb4d8502Sjsg #include "vid.h"
30fb4d8502Sjsg #include "gca/gfx_8_0_d.h"
31fb4d8502Sjsg #include "gca/gfx_8_0_sh_mask.h"
32fb4d8502Sjsg #include "gmc_v8_0.h"
33fb4d8502Sjsg #include "gfx_v8_0.h"
34fb4d8502Sjsg #include "sdma_v3_0.h"
35fb4d8502Sjsg #include "tonga_ih.h"
36fb4d8502Sjsg #include "gmc/gmc_8_2_d.h"
37fb4d8502Sjsg #include "gmc/gmc_8_2_sh_mask.h"
38fb4d8502Sjsg #include "oss/oss_3_0_d.h"
39fb4d8502Sjsg #include "oss/oss_3_0_sh_mask.h"
40fb4d8502Sjsg #include "dce/dce_10_0_d.h"
41fb4d8502Sjsg #include "dce/dce_10_0_sh_mask.h"
42fb4d8502Sjsg #include "smu/smu_7_1_3_d.h"
43fb4d8502Sjsg #include "mxgpu_vi.h"
44fb4d8502Sjsg
45*1bb76ff1Sjsg #include "amdgpu_reset.h"
46*1bb76ff1Sjsg
47fb4d8502Sjsg /* VI golden setting */
48fb4d8502Sjsg static const u32 xgpu_fiji_mgcg_cgcg_init[] = {
49fb4d8502Sjsg mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
50fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
51fb4d8502Sjsg mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
52fb4d8502Sjsg mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
53fb4d8502Sjsg mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
54fb4d8502Sjsg mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
55fb4d8502Sjsg mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
56fb4d8502Sjsg mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
57fb4d8502Sjsg mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
58fb4d8502Sjsg mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
59fb4d8502Sjsg mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
60fb4d8502Sjsg mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
61fb4d8502Sjsg mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
62fb4d8502Sjsg mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
63fb4d8502Sjsg mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
64fb4d8502Sjsg mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
65fb4d8502Sjsg mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
66fb4d8502Sjsg mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
67fb4d8502Sjsg mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
68fb4d8502Sjsg mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
69fb4d8502Sjsg mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
70fb4d8502Sjsg mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
71fb4d8502Sjsg mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
72fb4d8502Sjsg mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
73fb4d8502Sjsg mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
74fb4d8502Sjsg mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
75fb4d8502Sjsg mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
76fb4d8502Sjsg mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
77fb4d8502Sjsg mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
78fb4d8502Sjsg mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
79fb4d8502Sjsg mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
80fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
81fb4d8502Sjsg mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
82fb4d8502Sjsg mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
83fb4d8502Sjsg mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
84fb4d8502Sjsg mmPCIE_INDEX, 0xffffffff, 0x0140001c,
85fb4d8502Sjsg mmPCIE_DATA, 0x000f0000, 0x00000000,
86fb4d8502Sjsg mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
87fb4d8502Sjsg mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
88fb4d8502Sjsg mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
89fb4d8502Sjsg mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
90fb4d8502Sjsg mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
91fb4d8502Sjsg mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
92fb4d8502Sjsg mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
93fb4d8502Sjsg mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
94fb4d8502Sjsg mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
95fb4d8502Sjsg mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100,
96fb4d8502Sjsg };
97fb4d8502Sjsg
98fb4d8502Sjsg static const u32 xgpu_fiji_golden_settings_a10[] = {
99fb4d8502Sjsg mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
100fb4d8502Sjsg mmDB_DEBUG2, 0xf00fffff, 0x00000400,
101fb4d8502Sjsg mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
102fb4d8502Sjsg mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
103fb4d8502Sjsg mmFBC_MISC, 0x1f311fff, 0x12300000,
104fb4d8502Sjsg mmHDMI_CONTROL, 0x31000111, 0x00000011,
105fb4d8502Sjsg mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
106fb4d8502Sjsg mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
107fb4d8502Sjsg mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
108fb4d8502Sjsg mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
109fb4d8502Sjsg mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
110fb4d8502Sjsg mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
111fb4d8502Sjsg mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
112fb4d8502Sjsg mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
113fb4d8502Sjsg mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
114fb4d8502Sjsg mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
115fb4d8502Sjsg mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
116fb4d8502Sjsg mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
117fb4d8502Sjsg mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
118fb4d8502Sjsg mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
119fb4d8502Sjsg mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
120fb4d8502Sjsg mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
121fb4d8502Sjsg mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
122fb4d8502Sjsg mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
123fb4d8502Sjsg mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
124fb4d8502Sjsg };
125fb4d8502Sjsg
126fb4d8502Sjsg static const u32 xgpu_fiji_golden_common_all[] = {
127fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
128fb4d8502Sjsg mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
129fb4d8502Sjsg mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
130fb4d8502Sjsg mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
131fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
132fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
133fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
134fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
135fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
136fb4d8502Sjsg mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
137fb4d8502Sjsg };
138fb4d8502Sjsg
139fb4d8502Sjsg static const u32 xgpu_tonga_mgcg_cgcg_init[] = {
140fb4d8502Sjsg mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
141fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
142fb4d8502Sjsg mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
143fb4d8502Sjsg mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
144fb4d8502Sjsg mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
145fb4d8502Sjsg mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
146fb4d8502Sjsg mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
147fb4d8502Sjsg mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
148fb4d8502Sjsg mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
149fb4d8502Sjsg mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
150fb4d8502Sjsg mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
151fb4d8502Sjsg mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
152fb4d8502Sjsg mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
153fb4d8502Sjsg mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
154fb4d8502Sjsg mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
155fb4d8502Sjsg mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
156fb4d8502Sjsg mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
157fb4d8502Sjsg mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
158fb4d8502Sjsg mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
159fb4d8502Sjsg mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
160fb4d8502Sjsg mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
161fb4d8502Sjsg mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
162fb4d8502Sjsg mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
163fb4d8502Sjsg mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
164fb4d8502Sjsg mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
165fb4d8502Sjsg mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
166fb4d8502Sjsg mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
167fb4d8502Sjsg mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
168fb4d8502Sjsg mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
169fb4d8502Sjsg mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
170fb4d8502Sjsg mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
171fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
172fb4d8502Sjsg mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
173fb4d8502Sjsg mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
174fb4d8502Sjsg mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
175fb4d8502Sjsg mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
176fb4d8502Sjsg mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
177fb4d8502Sjsg mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
178fb4d8502Sjsg mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
179fb4d8502Sjsg mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
180fb4d8502Sjsg mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
181fb4d8502Sjsg mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
182fb4d8502Sjsg mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
183fb4d8502Sjsg mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
184fb4d8502Sjsg mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
185fb4d8502Sjsg mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
186fb4d8502Sjsg mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
187fb4d8502Sjsg mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
188fb4d8502Sjsg mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
189fb4d8502Sjsg mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
190fb4d8502Sjsg mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
191fb4d8502Sjsg mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
192fb4d8502Sjsg mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
193fb4d8502Sjsg mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
194fb4d8502Sjsg mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
195fb4d8502Sjsg mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
196fb4d8502Sjsg mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
197fb4d8502Sjsg mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
198fb4d8502Sjsg mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
199fb4d8502Sjsg mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
200fb4d8502Sjsg mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
201fb4d8502Sjsg mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
202fb4d8502Sjsg mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
203fb4d8502Sjsg mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
204fb4d8502Sjsg mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
205fb4d8502Sjsg mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
206fb4d8502Sjsg mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
207fb4d8502Sjsg mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
208fb4d8502Sjsg mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
209fb4d8502Sjsg mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
210fb4d8502Sjsg mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
211fb4d8502Sjsg mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
212fb4d8502Sjsg mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
213fb4d8502Sjsg mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
214fb4d8502Sjsg mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
215fb4d8502Sjsg mmPCIE_INDEX, 0xffffffff, 0x0140001c,
216fb4d8502Sjsg mmPCIE_DATA, 0x000f0000, 0x00000000,
217fb4d8502Sjsg mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
218fb4d8502Sjsg mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
219fb4d8502Sjsg mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
220fb4d8502Sjsg mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
221fb4d8502Sjsg mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
222fb4d8502Sjsg mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
223fb4d8502Sjsg mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
224fb4d8502Sjsg mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
225fb4d8502Sjsg mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
226fb4d8502Sjsg mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100,
227fb4d8502Sjsg };
228fb4d8502Sjsg
229fb4d8502Sjsg static const u32 xgpu_tonga_golden_settings_a11[] = {
230fb4d8502Sjsg mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
231fb4d8502Sjsg mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
232fb4d8502Sjsg mmDB_DEBUG2, 0xf00fffff, 0x00000400,
233fb4d8502Sjsg mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
234fb4d8502Sjsg mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
235fb4d8502Sjsg mmFBC_MISC, 0x1f311fff, 0x12300000,
236fb4d8502Sjsg mmGB_GPU_ID, 0x0000000f, 0x00000000,
237fb4d8502Sjsg mmHDMI_CONTROL, 0x31000111, 0x00000011,
238fb4d8502Sjsg mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
239fb4d8502Sjsg mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
240fb4d8502Sjsg mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
241fb4d8502Sjsg mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
242fb4d8502Sjsg mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
243fb4d8502Sjsg mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
244fb4d8502Sjsg mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
245fb4d8502Sjsg mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
246fb4d8502Sjsg mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
247fb4d8502Sjsg mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
248fb4d8502Sjsg mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
249fb4d8502Sjsg mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
250fb4d8502Sjsg mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
251fb4d8502Sjsg mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
252fb4d8502Sjsg mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
253fb4d8502Sjsg mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
254fb4d8502Sjsg mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
255fb4d8502Sjsg mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
256fb4d8502Sjsg mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
257fb4d8502Sjsg mmTCC_CTRL, 0x00100000, 0xf31fff7f,
258fb4d8502Sjsg mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
259fb4d8502Sjsg mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
260fb4d8502Sjsg mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
261fb4d8502Sjsg mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
262fb4d8502Sjsg mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
263fb4d8502Sjsg mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
264fb4d8502Sjsg mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
265fb4d8502Sjsg mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
266fb4d8502Sjsg mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
267fb4d8502Sjsg };
268fb4d8502Sjsg
269fb4d8502Sjsg static const u32 xgpu_tonga_golden_common_all[] = {
270fb4d8502Sjsg mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
271fb4d8502Sjsg mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
272fb4d8502Sjsg mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
273fb4d8502Sjsg mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
274fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
275fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
276fb4d8502Sjsg mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
277fb4d8502Sjsg };
278fb4d8502Sjsg
xgpu_vi_init_golden_registers(struct amdgpu_device * adev)279fb4d8502Sjsg void xgpu_vi_init_golden_registers(struct amdgpu_device *adev)
280fb4d8502Sjsg {
281fb4d8502Sjsg switch (adev->asic_type) {
282fb4d8502Sjsg case CHIP_FIJI:
283fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
284fb4d8502Sjsg xgpu_fiji_mgcg_cgcg_init,
285fb4d8502Sjsg ARRAY_SIZE(
286fb4d8502Sjsg xgpu_fiji_mgcg_cgcg_init));
287fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
288fb4d8502Sjsg xgpu_fiji_golden_settings_a10,
289fb4d8502Sjsg ARRAY_SIZE(
290fb4d8502Sjsg xgpu_fiji_golden_settings_a10));
291fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
292fb4d8502Sjsg xgpu_fiji_golden_common_all,
293fb4d8502Sjsg ARRAY_SIZE(
294fb4d8502Sjsg xgpu_fiji_golden_common_all));
295fb4d8502Sjsg break;
296fb4d8502Sjsg case CHIP_TONGA:
297fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
298fb4d8502Sjsg xgpu_tonga_mgcg_cgcg_init,
299fb4d8502Sjsg ARRAY_SIZE(
300fb4d8502Sjsg xgpu_tonga_mgcg_cgcg_init));
301fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
302fb4d8502Sjsg xgpu_tonga_golden_settings_a11,
303fb4d8502Sjsg ARRAY_SIZE(
304fb4d8502Sjsg xgpu_tonga_golden_settings_a11));
305fb4d8502Sjsg amdgpu_device_program_register_sequence(adev,
306fb4d8502Sjsg xgpu_tonga_golden_common_all,
307fb4d8502Sjsg ARRAY_SIZE(
308fb4d8502Sjsg xgpu_tonga_golden_common_all));
309fb4d8502Sjsg break;
310fb4d8502Sjsg default:
311fb4d8502Sjsg BUG_ON("Doesn't support chip type.\n");
312fb4d8502Sjsg break;
313fb4d8502Sjsg }
314fb4d8502Sjsg }
315fb4d8502Sjsg
316fb4d8502Sjsg /*
317fb4d8502Sjsg * Mailbox communication between GPU hypervisor and VFs
318fb4d8502Sjsg */
xgpu_vi_mailbox_send_ack(struct amdgpu_device * adev)319fb4d8502Sjsg static void xgpu_vi_mailbox_send_ack(struct amdgpu_device *adev)
320fb4d8502Sjsg {
321fb4d8502Sjsg u32 reg;
322fb4d8502Sjsg int timeout = VI_MAILBOX_TIMEDOUT;
323fb4d8502Sjsg u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, RCV_MSG_VALID);
324fb4d8502Sjsg
325fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
326fb4d8502Sjsg reg = REG_SET_FIELD(reg, MAILBOX_CONTROL, RCV_MSG_ACK, 1);
327fb4d8502Sjsg WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg);
328fb4d8502Sjsg
329fb4d8502Sjsg /*Wait for RCV_MSG_VALID to be 0*/
330fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
331fb4d8502Sjsg while (reg & mask) {
332fb4d8502Sjsg if (timeout <= 0) {
333fb4d8502Sjsg pr_err("RCV_MSG_VALID is not cleared\n");
334fb4d8502Sjsg break;
335fb4d8502Sjsg }
336fb4d8502Sjsg mdelay(1);
337fb4d8502Sjsg timeout -= 1;
338fb4d8502Sjsg
339fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
340fb4d8502Sjsg }
341fb4d8502Sjsg }
342fb4d8502Sjsg
xgpu_vi_mailbox_set_valid(struct amdgpu_device * adev,bool val)343fb4d8502Sjsg static void xgpu_vi_mailbox_set_valid(struct amdgpu_device *adev, bool val)
344fb4d8502Sjsg {
345fb4d8502Sjsg u32 reg;
346fb4d8502Sjsg
347fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
348fb4d8502Sjsg reg = REG_SET_FIELD(reg, MAILBOX_CONTROL,
349fb4d8502Sjsg TRN_MSG_VALID, val ? 1 : 0);
350fb4d8502Sjsg WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg);
351fb4d8502Sjsg }
352fb4d8502Sjsg
xgpu_vi_mailbox_trans_msg(struct amdgpu_device * adev,enum idh_request req)353fb4d8502Sjsg static void xgpu_vi_mailbox_trans_msg(struct amdgpu_device *adev,
354fb4d8502Sjsg enum idh_request req)
355fb4d8502Sjsg {
356fb4d8502Sjsg u32 reg;
357fb4d8502Sjsg
358fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0);
359fb4d8502Sjsg reg = REG_SET_FIELD(reg, MAILBOX_MSGBUF_TRN_DW0,
360fb4d8502Sjsg MSGBUF_DATA, req);
361fb4d8502Sjsg WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, reg);
362fb4d8502Sjsg
363fb4d8502Sjsg xgpu_vi_mailbox_set_valid(adev, true);
364fb4d8502Sjsg }
365fb4d8502Sjsg
xgpu_vi_mailbox_rcv_msg(struct amdgpu_device * adev,enum idh_event event)366fb4d8502Sjsg static int xgpu_vi_mailbox_rcv_msg(struct amdgpu_device *adev,
367fb4d8502Sjsg enum idh_event event)
368fb4d8502Sjsg {
369fb4d8502Sjsg u32 reg;
370fb4d8502Sjsg u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, RCV_MSG_VALID);
371fb4d8502Sjsg
372fb4d8502Sjsg /* workaround: host driver doesn't set VALID for CMPL now */
373fb4d8502Sjsg if (event != IDH_FLR_NOTIFICATION_CMPL) {
374fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
375fb4d8502Sjsg if (!(reg & mask))
376fb4d8502Sjsg return -ENOENT;
377fb4d8502Sjsg }
378fb4d8502Sjsg
379fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
380fb4d8502Sjsg if (reg != event)
381fb4d8502Sjsg return -ENOENT;
382fb4d8502Sjsg
383fb4d8502Sjsg /* send ack to PF */
384fb4d8502Sjsg xgpu_vi_mailbox_send_ack(adev);
385fb4d8502Sjsg
386fb4d8502Sjsg return 0;
387fb4d8502Sjsg }
388fb4d8502Sjsg
xgpu_vi_poll_ack(struct amdgpu_device * adev)389fb4d8502Sjsg static int xgpu_vi_poll_ack(struct amdgpu_device *adev)
390fb4d8502Sjsg {
391fb4d8502Sjsg int r = 0, timeout = VI_MAILBOX_TIMEDOUT;
392fb4d8502Sjsg u32 mask = REG_FIELD_MASK(MAILBOX_CONTROL, TRN_MSG_ACK);
393fb4d8502Sjsg u32 reg;
394fb4d8502Sjsg
395fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
396fb4d8502Sjsg while (!(reg & mask)) {
397fb4d8502Sjsg if (timeout <= 0) {
398fb4d8502Sjsg pr_err("Doesn't get ack from pf.\n");
399fb4d8502Sjsg r = -ETIME;
400fb4d8502Sjsg break;
401fb4d8502Sjsg }
402fb4d8502Sjsg mdelay(5);
403fb4d8502Sjsg timeout -= 5;
404fb4d8502Sjsg
405fb4d8502Sjsg reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
406fb4d8502Sjsg }
407fb4d8502Sjsg
408fb4d8502Sjsg return r;
409fb4d8502Sjsg }
410fb4d8502Sjsg
xgpu_vi_poll_msg(struct amdgpu_device * adev,enum idh_event event)411fb4d8502Sjsg static int xgpu_vi_poll_msg(struct amdgpu_device *adev, enum idh_event event)
412fb4d8502Sjsg {
413fb4d8502Sjsg int r = 0, timeout = VI_MAILBOX_TIMEDOUT;
414fb4d8502Sjsg
415fb4d8502Sjsg r = xgpu_vi_mailbox_rcv_msg(adev, event);
416fb4d8502Sjsg while (r) {
417fb4d8502Sjsg if (timeout <= 0) {
418fb4d8502Sjsg pr_err("Doesn't get ack from pf.\n");
419fb4d8502Sjsg r = -ETIME;
420fb4d8502Sjsg break;
421fb4d8502Sjsg }
422fb4d8502Sjsg mdelay(5);
423fb4d8502Sjsg timeout -= 5;
424fb4d8502Sjsg
425fb4d8502Sjsg r = xgpu_vi_mailbox_rcv_msg(adev, event);
426fb4d8502Sjsg }
427fb4d8502Sjsg
428fb4d8502Sjsg return r;
429fb4d8502Sjsg }
430fb4d8502Sjsg
xgpu_vi_send_access_requests(struct amdgpu_device * adev,enum idh_request request)431fb4d8502Sjsg static int xgpu_vi_send_access_requests(struct amdgpu_device *adev,
432fb4d8502Sjsg enum idh_request request)
433fb4d8502Sjsg {
434fb4d8502Sjsg int r;
435fb4d8502Sjsg
436fb4d8502Sjsg xgpu_vi_mailbox_trans_msg(adev, request);
437fb4d8502Sjsg
438fb4d8502Sjsg /* start to poll ack */
439fb4d8502Sjsg r = xgpu_vi_poll_ack(adev);
440fb4d8502Sjsg if (r)
441fb4d8502Sjsg return r;
442fb4d8502Sjsg
443fb4d8502Sjsg xgpu_vi_mailbox_set_valid(adev, false);
444fb4d8502Sjsg
445fb4d8502Sjsg /* start to check msg if request is idh_req_gpu_init_access */
446fb4d8502Sjsg if (request == IDH_REQ_GPU_INIT_ACCESS ||
447fb4d8502Sjsg request == IDH_REQ_GPU_FINI_ACCESS ||
448fb4d8502Sjsg request == IDH_REQ_GPU_RESET_ACCESS) {
449fb4d8502Sjsg r = xgpu_vi_poll_msg(adev, IDH_READY_TO_ACCESS_GPU);
450fb4d8502Sjsg if (r) {
451fb4d8502Sjsg pr_err("Doesn't get ack from pf, give up\n");
452fb4d8502Sjsg return r;
453fb4d8502Sjsg }
454fb4d8502Sjsg }
455fb4d8502Sjsg
456fb4d8502Sjsg return 0;
457fb4d8502Sjsg }
458fb4d8502Sjsg
xgpu_vi_request_reset(struct amdgpu_device * adev)459fb4d8502Sjsg static int xgpu_vi_request_reset(struct amdgpu_device *adev)
460fb4d8502Sjsg {
461fb4d8502Sjsg return xgpu_vi_send_access_requests(adev, IDH_REQ_GPU_RESET_ACCESS);
462fb4d8502Sjsg }
463fb4d8502Sjsg
xgpu_vi_wait_reset_cmpl(struct amdgpu_device * adev)464fb4d8502Sjsg static int xgpu_vi_wait_reset_cmpl(struct amdgpu_device *adev)
465fb4d8502Sjsg {
466fb4d8502Sjsg return xgpu_vi_poll_msg(adev, IDH_FLR_NOTIFICATION_CMPL);
467fb4d8502Sjsg }
468fb4d8502Sjsg
xgpu_vi_request_full_gpu_access(struct amdgpu_device * adev,bool init)469fb4d8502Sjsg static int xgpu_vi_request_full_gpu_access(struct amdgpu_device *adev,
470fb4d8502Sjsg bool init)
471fb4d8502Sjsg {
472fb4d8502Sjsg enum idh_request req;
473fb4d8502Sjsg
474fb4d8502Sjsg req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
475fb4d8502Sjsg return xgpu_vi_send_access_requests(adev, req);
476fb4d8502Sjsg }
477fb4d8502Sjsg
xgpu_vi_release_full_gpu_access(struct amdgpu_device * adev,bool init)478fb4d8502Sjsg static int xgpu_vi_release_full_gpu_access(struct amdgpu_device *adev,
479fb4d8502Sjsg bool init)
480fb4d8502Sjsg {
481fb4d8502Sjsg enum idh_request req;
482fb4d8502Sjsg int r = 0;
483fb4d8502Sjsg
484fb4d8502Sjsg req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
485fb4d8502Sjsg r = xgpu_vi_send_access_requests(adev, req);
486fb4d8502Sjsg
487fb4d8502Sjsg return r;
488fb4d8502Sjsg }
489fb4d8502Sjsg
490fb4d8502Sjsg /* add support mailbox interrupts */
xgpu_vi_mailbox_ack_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)491fb4d8502Sjsg static int xgpu_vi_mailbox_ack_irq(struct amdgpu_device *adev,
492fb4d8502Sjsg struct amdgpu_irq_src *source,
493fb4d8502Sjsg struct amdgpu_iv_entry *entry)
494fb4d8502Sjsg {
495fb4d8502Sjsg DRM_DEBUG("get ack intr and do nothing.\n");
496fb4d8502Sjsg return 0;
497fb4d8502Sjsg }
498fb4d8502Sjsg
xgpu_vi_set_mailbox_ack_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)499fb4d8502Sjsg static int xgpu_vi_set_mailbox_ack_irq(struct amdgpu_device *adev,
500fb4d8502Sjsg struct amdgpu_irq_src *src,
501fb4d8502Sjsg unsigned type,
502fb4d8502Sjsg enum amdgpu_interrupt_state state)
503fb4d8502Sjsg {
504fb4d8502Sjsg u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
505fb4d8502Sjsg
506fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MAILBOX_INT_CNTL, ACK_INT_EN,
507fb4d8502Sjsg (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0);
508fb4d8502Sjsg WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
509fb4d8502Sjsg
510fb4d8502Sjsg return 0;
511fb4d8502Sjsg }
512fb4d8502Sjsg
xgpu_vi_mailbox_flr_work(struct work_struct * work)513fb4d8502Sjsg static void xgpu_vi_mailbox_flr_work(struct work_struct *work)
514fb4d8502Sjsg {
515fb4d8502Sjsg struct amdgpu_virt *virt = container_of(work, struct amdgpu_virt, flr_work);
516fb4d8502Sjsg struct amdgpu_device *adev = container_of(virt, struct amdgpu_device, virt);
517fb4d8502Sjsg
518fb4d8502Sjsg /* wait until RCV_MSG become 3 */
519fb4d8502Sjsg if (xgpu_vi_poll_msg(adev, IDH_FLR_NOTIFICATION_CMPL)) {
520c349dbc7Sjsg pr_err("failed to receive FLR_CMPL\n");
521fb4d8502Sjsg return;
522fb4d8502Sjsg }
523fb4d8502Sjsg
524fb4d8502Sjsg /* Trigger recovery due to world switch failure */
525*1bb76ff1Sjsg if (amdgpu_device_should_recover_gpu(adev)) {
526*1bb76ff1Sjsg struct amdgpu_reset_context reset_context;
527*1bb76ff1Sjsg memset(&reset_context, 0, sizeof(reset_context));
528*1bb76ff1Sjsg
529*1bb76ff1Sjsg reset_context.method = AMD_RESET_METHOD_NONE;
530*1bb76ff1Sjsg reset_context.reset_req_dev = adev;
531*1bb76ff1Sjsg clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
532*1bb76ff1Sjsg
533*1bb76ff1Sjsg amdgpu_device_gpu_recover(adev, NULL, &reset_context);
534*1bb76ff1Sjsg }
535fb4d8502Sjsg }
536fb4d8502Sjsg
xgpu_vi_set_mailbox_rcv_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)537fb4d8502Sjsg static int xgpu_vi_set_mailbox_rcv_irq(struct amdgpu_device *adev,
538fb4d8502Sjsg struct amdgpu_irq_src *src,
539fb4d8502Sjsg unsigned type,
540fb4d8502Sjsg enum amdgpu_interrupt_state state)
541fb4d8502Sjsg {
542fb4d8502Sjsg u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
543fb4d8502Sjsg
544fb4d8502Sjsg tmp = REG_SET_FIELD(tmp, MAILBOX_INT_CNTL, VALID_INT_EN,
545fb4d8502Sjsg (state == AMDGPU_IRQ_STATE_ENABLE) ? 1 : 0);
546fb4d8502Sjsg WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
547fb4d8502Sjsg
548fb4d8502Sjsg return 0;
549fb4d8502Sjsg }
550fb4d8502Sjsg
xgpu_vi_mailbox_rcv_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)551fb4d8502Sjsg static int xgpu_vi_mailbox_rcv_irq(struct amdgpu_device *adev,
552fb4d8502Sjsg struct amdgpu_irq_src *source,
553fb4d8502Sjsg struct amdgpu_iv_entry *entry)
554fb4d8502Sjsg {
555fb4d8502Sjsg int r;
556fb4d8502Sjsg
557*1bb76ff1Sjsg /* trigger gpu-reset by hypervisor only if TDR disabled */
558fb4d8502Sjsg if (!amdgpu_gpu_recovery) {
559fb4d8502Sjsg /* see what event we get */
560fb4d8502Sjsg r = xgpu_vi_mailbox_rcv_msg(adev, IDH_FLR_NOTIFICATION);
561fb4d8502Sjsg
562fb4d8502Sjsg /* only handle FLR_NOTIFY now */
563*1bb76ff1Sjsg if (!r && !amdgpu_in_reset(adev))
564*1bb76ff1Sjsg WARN_ONCE(!amdgpu_reset_domain_schedule(adev->reset_domain,
565*1bb76ff1Sjsg &adev->virt.flr_work),
566*1bb76ff1Sjsg "Failed to queue work! at %s",
567*1bb76ff1Sjsg __func__);
568fb4d8502Sjsg }
569fb4d8502Sjsg
570fb4d8502Sjsg return 0;
571fb4d8502Sjsg }
572fb4d8502Sjsg
573fb4d8502Sjsg static const struct amdgpu_irq_src_funcs xgpu_vi_mailbox_ack_irq_funcs = {
574fb4d8502Sjsg .set = xgpu_vi_set_mailbox_ack_irq,
575fb4d8502Sjsg .process = xgpu_vi_mailbox_ack_irq,
576fb4d8502Sjsg };
577fb4d8502Sjsg
578fb4d8502Sjsg static const struct amdgpu_irq_src_funcs xgpu_vi_mailbox_rcv_irq_funcs = {
579fb4d8502Sjsg .set = xgpu_vi_set_mailbox_rcv_irq,
580fb4d8502Sjsg .process = xgpu_vi_mailbox_rcv_irq,
581fb4d8502Sjsg };
582fb4d8502Sjsg
xgpu_vi_mailbox_set_irq_funcs(struct amdgpu_device * adev)583fb4d8502Sjsg void xgpu_vi_mailbox_set_irq_funcs(struct amdgpu_device *adev)
584fb4d8502Sjsg {
585fb4d8502Sjsg adev->virt.ack_irq.num_types = 1;
586fb4d8502Sjsg adev->virt.ack_irq.funcs = &xgpu_vi_mailbox_ack_irq_funcs;
587fb4d8502Sjsg adev->virt.rcv_irq.num_types = 1;
588fb4d8502Sjsg adev->virt.rcv_irq.funcs = &xgpu_vi_mailbox_rcv_irq_funcs;
589fb4d8502Sjsg }
590fb4d8502Sjsg
xgpu_vi_mailbox_add_irq_id(struct amdgpu_device * adev)591fb4d8502Sjsg int xgpu_vi_mailbox_add_irq_id(struct amdgpu_device *adev)
592fb4d8502Sjsg {
593fb4d8502Sjsg int r;
594fb4d8502Sjsg
595c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 135, &adev->virt.rcv_irq);
596fb4d8502Sjsg if (r)
597fb4d8502Sjsg return r;
598fb4d8502Sjsg
599c349dbc7Sjsg r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 138, &adev->virt.ack_irq);
600fb4d8502Sjsg if (r) {
601fb4d8502Sjsg amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
602fb4d8502Sjsg return r;
603fb4d8502Sjsg }
604fb4d8502Sjsg
605fb4d8502Sjsg return 0;
606fb4d8502Sjsg }
607fb4d8502Sjsg
xgpu_vi_mailbox_get_irq(struct amdgpu_device * adev)608fb4d8502Sjsg int xgpu_vi_mailbox_get_irq(struct amdgpu_device *adev)
609fb4d8502Sjsg {
610fb4d8502Sjsg int r;
611fb4d8502Sjsg
612fb4d8502Sjsg r = amdgpu_irq_get(adev, &adev->virt.rcv_irq, 0);
613fb4d8502Sjsg if (r)
614fb4d8502Sjsg return r;
615fb4d8502Sjsg r = amdgpu_irq_get(adev, &adev->virt.ack_irq, 0);
616fb4d8502Sjsg if (r) {
617fb4d8502Sjsg amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
618fb4d8502Sjsg return r;
619fb4d8502Sjsg }
620fb4d8502Sjsg
621fb4d8502Sjsg INIT_WORK(&adev->virt.flr_work, xgpu_vi_mailbox_flr_work);
622fb4d8502Sjsg
623fb4d8502Sjsg return 0;
624fb4d8502Sjsg }
625fb4d8502Sjsg
xgpu_vi_mailbox_put_irq(struct amdgpu_device * adev)626fb4d8502Sjsg void xgpu_vi_mailbox_put_irq(struct amdgpu_device *adev)
627fb4d8502Sjsg {
628fb4d8502Sjsg amdgpu_irq_put(adev, &adev->virt.ack_irq, 0);
629fb4d8502Sjsg amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
630fb4d8502Sjsg }
631fb4d8502Sjsg
632fb4d8502Sjsg const struct amdgpu_virt_ops xgpu_vi_virt_ops = {
633fb4d8502Sjsg .req_full_gpu = xgpu_vi_request_full_gpu_access,
634fb4d8502Sjsg .rel_full_gpu = xgpu_vi_release_full_gpu_access,
635fb4d8502Sjsg .reset_gpu = xgpu_vi_request_reset,
636fb4d8502Sjsg .wait_reset = xgpu_vi_wait_reset_cmpl,
637fb4d8502Sjsg .trans_msg = NULL, /* Does not need to trans VF errors to host. */
638fb4d8502Sjsg };
639